blob: 4d7dbb875e46d497c36cb7a238d786571a844beb [file] [log] [blame]
Evan Chenged5e3552011-07-06 22:01:53 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions -----------*- C++ -*-===//
Evan Chenga347f852011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenged5e3552011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000015#include "llvm/MC/MCInstrInfo.h"
Evan Chenga347f852011-06-24 01:44:41 +000016#include "llvm/MC/MCRegisterInfo.h"
Evan Chengce795dc2011-07-01 22:25:04 +000017#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengf5fa52e2011-06-24 20:42:09 +000018#include "llvm/Target/TargetRegistry.h"
Evan Cheng18fb1d32011-07-07 21:06:52 +000019#include "llvm/ADT/Triple.h"
20#include "llvm/Support/Host.h"
Evan Cheng73f50d92011-06-27 18:32:37 +000021
22#define GET_REGINFO_MC_DESC
23#include "X86GenRegisterInfo.inc"
Evan Cheng22fee2d2011-06-28 20:07:07 +000024
25#define GET_INSTRINFO_MC_DESC
26#include "X86GenInstrInfo.inc"
27
Evan Chengce795dc2011-07-01 22:25:04 +000028#define GET_SUBTARGETINFO_MC_DESC
Evan Cheng385e9302011-07-01 22:36:09 +000029#include "X86GenSubtargetInfo.inc"
Evan Chengce795dc2011-07-01 22:25:04 +000030
Evan Chenga347f852011-06-24 01:44:41 +000031using namespace llvm;
32
Evan Cheng18fb1d32011-07-07 21:06:52 +000033
34std::string X86_MC::ParseX86Triple(StringRef TT) {
35 Triple TheTriple(TT);
36 if (TheTriple.getArch() == Triple::x86_64)
37 return "+64bit-mode";
38 return "";
39}
40
41/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
42/// specified arguments. If we can't run cpuid on the host, return true.
43bool X86_MC::GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
44 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
45#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
46 #if defined(__GNUC__)
47 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
48 asm ("movq\t%%rbx, %%rsi\n\t"
49 "cpuid\n\t"
50 "xchgq\t%%rbx, %%rsi\n\t"
51 : "=a" (*rEAX),
52 "=S" (*rEBX),
53 "=c" (*rECX),
54 "=d" (*rEDX)
55 : "a" (value));
56 return false;
57 #elif defined(_MSC_VER)
58 int registers[4];
59 __cpuid(registers, value);
60 *rEAX = registers[0];
61 *rEBX = registers[1];
62 *rECX = registers[2];
63 *rEDX = registers[3];
64 return false;
65 #endif
66#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
67 #if defined(__GNUC__)
68 asm ("movl\t%%ebx, %%esi\n\t"
69 "cpuid\n\t"
70 "xchgl\t%%ebx, %%esi\n\t"
71 : "=a" (*rEAX),
72 "=S" (*rEBX),
73 "=c" (*rECX),
74 "=d" (*rEDX)
75 : "a" (value));
76 return false;
77 #elif defined(_MSC_VER)
78 __asm {
79 mov eax,value
80 cpuid
81 mov esi,rEAX
82 mov dword ptr [esi],eax
83 mov esi,rEBX
84 mov dword ptr [esi],ebx
85 mov esi,rECX
86 mov dword ptr [esi],ecx
87 mov esi,rEDX
88 mov dword ptr [esi],edx
89 }
90 return false;
91 #endif
92#endif
93 return true;
94}
95
96void X86_MC::DetectFamilyModel(unsigned EAX, unsigned &Family,
97 unsigned &Model) {
98 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
99 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
100 if (Family == 6 || Family == 0xf) {
101 if (Family == 0xf)
102 // Examine extended family ID if family ID is F.
103 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
104 // Examine extended model ID if family ID is 6 or F.
105 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
106 }
107}
108
109static bool hasX86_64() {
110 // FIXME: Code duplication. See X86Subtarget::AutoDetectSubtargetFeatures.
111 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
112 union {
113 unsigned u[3];
114 char c[12];
115 } text;
116
117 if (X86_MC::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
118 return false;
119
120 bool IsIntel = memcmp(text.c, "GenuineIntel", 12) == 0;
121 bool IsAMD = !IsIntel && memcmp(text.c, "AuthenticAMD", 12) == 0;
122 if (IsIntel || IsAMD) {
123 X86_MC::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
124 if ((EDX >> 29) & 0x1)
125 return true;
126 }
127
128 return false;
129}
130
Evan Cheng94b01f62011-06-28 20:29:03 +0000131MCInstrInfo *createX86MCInstrInfo() {
132 MCInstrInfo *X = new MCInstrInfo();
133 InitX86MCInstrInfo(X);
134 return X;
135}
136
Evan Chenga347f852011-06-24 01:44:41 +0000137MCRegisterInfo *createX86MCRegisterInfo() {
138 MCRegisterInfo *X = new MCRegisterInfo();
139 InitX86MCRegisterInfo(X);
140 return X;
141}
Evan Chengf5fa52e2011-06-24 20:42:09 +0000142
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000143MCSubtargetInfo *createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
144 StringRef FS) {
Evan Cheng18fb1d32011-07-07 21:06:52 +0000145 std::string ArchFS = X86_MC::ParseX86Triple(TT);
146 if (!FS.empty()) {
147 if (!ArchFS.empty())
148 ArchFS = ArchFS + "," + FS.str();
149 else
150 ArchFS = FS;
151 }
152
153 std::string CPUName = CPU;
154 if (CPUName.empty())
155 CPUName = sys::getHostCPUName();
156
157 if (ArchFS.empty() && CPUName.empty() && hasX86_64())
158 // Auto-detect if host is 64-bit capable, it's the default if true.
159 ArchFS = "+64bit-mode";
160
Evan Chengce795dc2011-07-01 22:25:04 +0000161 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Cheng18fb1d32011-07-07 21:06:52 +0000162 InitX86MCSubtargetInfo(X, CPU, ArchFS);
Evan Chengce795dc2011-07-01 22:25:04 +0000163 return X;
164}
165
Evan Chengf5fa52e2011-06-24 20:42:09 +0000166// Force static initialization.
Evan Chengce795dc2011-07-01 22:25:04 +0000167extern "C" void LLVMInitializeX86MCInstrInfo() {
168 RegisterMCInstrInfo<MCInstrInfo> X(TheX86_32Target);
169 RegisterMCInstrInfo<MCInstrInfo> Y(TheX86_64Target);
170
171 TargetRegistry::RegisterMCInstrInfo(TheX86_32Target, createX86MCInstrInfo);
172 TargetRegistry::RegisterMCInstrInfo(TheX86_64Target, createX86MCInstrInfo);
173}
174
Evan Chengf5fa52e2011-06-24 20:42:09 +0000175extern "C" void LLVMInitializeX86MCRegInfo() {
176 RegisterMCRegInfo<MCRegisterInfo> X(TheX86_32Target);
177 RegisterMCRegInfo<MCRegisterInfo> Y(TheX86_64Target);
178
179 TargetRegistry::RegisterMCRegInfo(TheX86_32Target, createX86MCRegisterInfo);
180 TargetRegistry::RegisterMCRegInfo(TheX86_64Target, createX86MCRegisterInfo);
181}
Evan Chengce795dc2011-07-01 22:25:04 +0000182
183extern "C" void LLVMInitializeX86MCSubtargetInfo() {
184 RegisterMCSubtargetInfo<MCSubtargetInfo> X(TheX86_32Target);
185 RegisterMCSubtargetInfo<MCSubtargetInfo> Y(TheX86_64Target);
186
187 TargetRegistry::RegisterMCSubtargetInfo(TheX86_32Target,
188 createX86MCSubtargetInfo);
189 TargetRegistry::RegisterMCSubtargetInfo(TheX86_64Target,
190 createX86MCSubtargetInfo);
191}