blob: b66adfc9048e0bc7b04c510167fb56f79b420a57 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
90 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000091 MCSymbolRefExpr::VariantKind Variant);
92
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000093
Jim Grosbach7ce05792011-08-03 23:50:40 +000094 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
95 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000096 bool parseDirectiveWord(unsigned Size, SMLoc L);
97 bool parseDirectiveThumb(SMLoc L);
98 bool parseDirectiveThumbFunc(SMLoc L);
99 bool parseDirectiveCode(SMLoc L);
100 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +0000101
Jim Grosbach1355cf12011-07-26 17:10:22 +0000102 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +0000103 bool &CarrySetting, unsigned &ProcessorIMod,
104 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000105 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000106 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000107
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumb() const {
109 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000110 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000111 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000112 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000113 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000114 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000115 bool isThumbTwo() const {
116 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
117 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000118 bool hasV6Ops() const {
119 return STI.getFeatureBits() & ARM::HasV6Ops;
120 }
Evan Cheng32869202011-07-08 22:36:29 +0000121 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000122 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
123 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000124 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000125
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000126 /// @name Auto-generated Match Functions
127 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000128
Chris Lattner0692ee62010-09-06 19:11:01 +0000129#define GET_ASSEMBLER_HEADER
130#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000131
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000132 /// }
133
Jim Grosbach89df9962011-08-26 21:43:41 +0000134 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000141 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000142 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000143 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000144 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000145 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
146 StringRef Op, int Low, int High);
147 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
148 return parsePKHImm(O, "lsl", 0, 31);
149 }
150 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
151 return parsePKHImm(O, "asr", 1, 32);
152 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000153 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000154 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000155 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000156 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000157 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000158 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000159
160 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000161 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000162 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000163 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000165 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000167 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000169 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000171 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
173 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
174 const SmallVectorImpl<MCParsedAsmOperand*> &);
175 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
177 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000179 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000181 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000183 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000185 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000187
188 bool validateInstruction(MCInst &Inst,
189 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000190 void processInstruction(MCInst &Inst,
191 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000192 bool shouldOmitCCOutOperand(StringRef Mnemonic,
193 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000194
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000195public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000196 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000197 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000198 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000199 Match_RequiresV6,
200 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000201 };
202
Evan Chengffc0e732011-07-09 05:47:46 +0000203 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000204 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000205 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000206
Evan Chengebdeeab2011-07-08 01:53:10 +0000207 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000208 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000209
210 // Not in an ITBlock to start with.
211 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000213
Jim Grosbach1355cf12011-07-26 17:10:22 +0000214 // Implementation of the MCTargetAsmParser interface:
215 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
216 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000217 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000218 bool ParseDirective(AsmToken DirectiveID);
219
Jim Grosbach47a0d522011-08-16 20:45:50 +0000220 unsigned checkTargetMatchPredicate(MCInst &Inst);
221
Jim Grosbach1355cf12011-07-26 17:10:22 +0000222 bool MatchAndEmitInstruction(SMLoc IDLoc,
223 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
224 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000225};
Jim Grosbach16c74252010-10-29 14:46:02 +0000226} // end anonymous namespace
227
Chris Lattner3a697562010-10-28 17:20:03 +0000228namespace {
229
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000230/// ARMOperand - Instances of this class represent a parsed ARM machine
231/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000232class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000233 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000234 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000235 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000236 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000237 CoprocNum,
238 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000239 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000240 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000241 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000242 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000243 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000244 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000245 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000246 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000247 DPRRegisterList,
248 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000249 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000250 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000251 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000252 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000253 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000254 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000255 } Kind;
256
Sean Callanan76264762010-04-02 22:27:05 +0000257 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000258 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000259
260 union {
261 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000262 ARMCC::CondCodes Val;
263 } CC;
264
265 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000266 unsigned Val;
267 } Cop;
268
269 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000270 unsigned Mask:4;
271 } ITMask;
272
273 struct {
274 ARM_MB::MemBOpt Val;
275 } MBOpt;
276
277 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000278 ARM_PROC::IFlags Val;
279 } IFlags;
280
281 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000282 unsigned Val;
283 } MMask;
284
285 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000286 const char *Data;
287 unsigned Length;
288 } Tok;
289
290 struct {
291 unsigned RegNum;
292 } Reg;
293
Bill Wendling8155e5b2010-11-06 22:19:43 +0000294 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000295 const MCExpr *Val;
296 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000297
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000298 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000299 struct {
300 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000301 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
302 // was specified.
303 const MCConstantExpr *OffsetImm; // Offset immediate value
304 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
305 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000306 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000307 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000308 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000309
310 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000311 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000312 bool isAdd;
313 ARM_AM::ShiftOpc ShiftTy;
314 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000315 } PostIdxReg;
316
317 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000318 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000319 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000320 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000321 struct {
322 ARM_AM::ShiftOpc ShiftTy;
323 unsigned SrcReg;
324 unsigned ShiftReg;
325 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000326 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000327 struct {
328 ARM_AM::ShiftOpc ShiftTy;
329 unsigned SrcReg;
330 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000331 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000332 struct {
333 unsigned Imm;
334 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000335 struct {
336 unsigned LSB;
337 unsigned Width;
338 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000339 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000340
Bill Wendling146018f2010-11-06 21:42:12 +0000341 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
342public:
Sean Callanan76264762010-04-02 22:27:05 +0000343 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
344 Kind = o.Kind;
345 StartLoc = o.StartLoc;
346 EndLoc = o.EndLoc;
347 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000348 case CondCode:
349 CC = o.CC;
350 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000351 case ITCondMask:
352 ITMask = o.ITMask;
353 break;
Sean Callanan76264762010-04-02 22:27:05 +0000354 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000355 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000356 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000357 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000358 case Register:
359 Reg = o.Reg;
360 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000361 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000362 case DPRRegisterList:
363 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000364 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000365 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000366 case CoprocNum:
367 case CoprocReg:
368 Cop = o.Cop;
369 break;
Sean Callanan76264762010-04-02 22:27:05 +0000370 case Immediate:
371 Imm = o.Imm;
372 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000373 case MemBarrierOpt:
374 MBOpt = o.MBOpt;
375 break;
Sean Callanan76264762010-04-02 22:27:05 +0000376 case Memory:
377 Mem = o.Mem;
378 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000379 case PostIndexRegister:
380 PostIdxReg = o.PostIdxReg;
381 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000382 case MSRMask:
383 MMask = o.MMask;
384 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000385 case ProcIFlags:
386 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000387 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000388 case ShifterImmediate:
389 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000390 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000391 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000392 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000393 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000394 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000395 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000396 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000397 case RotateImmediate:
398 RotImm = o.RotImm;
399 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000400 case BitfieldDescriptor:
401 Bitfield = o.Bitfield;
402 break;
Sean Callanan76264762010-04-02 22:27:05 +0000403 }
404 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000405
Sean Callanan76264762010-04-02 22:27:05 +0000406 /// getStartLoc - Get the location of the first token of this operand.
407 SMLoc getStartLoc() const { return StartLoc; }
408 /// getEndLoc - Get the location of the last token of this operand.
409 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000410
Daniel Dunbar8462b302010-08-11 06:36:53 +0000411 ARMCC::CondCodes getCondCode() const {
412 assert(Kind == CondCode && "Invalid access!");
413 return CC.Val;
414 }
415
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000416 unsigned getCoproc() const {
417 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
418 return Cop.Val;
419 }
420
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000421 StringRef getToken() const {
422 assert(Kind == Token && "Invalid access!");
423 return StringRef(Tok.Data, Tok.Length);
424 }
425
426 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000427 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000428 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000429 }
430
Bill Wendling5fa22a12010-11-09 23:28:44 +0000431 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000432 assert((Kind == RegisterList || Kind == DPRRegisterList ||
433 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000434 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000435 }
436
Kevin Enderbycfe07242009-10-13 22:19:02 +0000437 const MCExpr *getImm() const {
438 assert(Kind == Immediate && "Invalid access!");
439 return Imm.Val;
440 }
441
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000442 ARM_MB::MemBOpt getMemBarrierOpt() const {
443 assert(Kind == MemBarrierOpt && "Invalid access!");
444 return MBOpt.Val;
445 }
446
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000447 ARM_PROC::IFlags getProcIFlags() const {
448 assert(Kind == ProcIFlags && "Invalid access!");
449 return IFlags.Val;
450 }
451
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000452 unsigned getMSRMask() const {
453 assert(Kind == MSRMask && "Invalid access!");
454 return MMask.Val;
455 }
456
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000457 bool isCoprocNum() const { return Kind == CoprocNum; }
458 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000459 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000460 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000461 bool isITMask() const { return Kind == ITCondMask; }
462 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000463 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000464 bool isImm0_1020s4() const {
465 if (Kind != Immediate)
466 return false;
467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
468 if (!CE) return false;
469 int64_t Value = CE->getValue();
470 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
471 }
472 bool isImm0_508s4() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
479 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000480 bool isImm0_255() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 256;
487 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000488 bool isImm0_7() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value >= 0 && Value < 8;
495 }
496 bool isImm0_15() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return Value >= 0 && Value < 16;
503 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000504 bool isImm0_31() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return Value >= 0 && Value < 32;
511 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000512 bool isImm1_16() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value > 0 && Value < 17;
519 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000520 bool isImm1_32() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return Value > 0 && Value < 33;
527 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000528 bool isImm0_65535() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value >= 0 && Value < 65536;
535 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000536 bool isImm0_65535Expr() const {
537 if (Kind != Immediate)
538 return false;
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
540 // If it's not a constant expression, it'll generate a fixup and be
541 // handled later.
542 if (!CE) return true;
543 int64_t Value = CE->getValue();
544 return Value >= 0 && Value < 65536;
545 }
Jim Grosbached838482011-07-26 16:24:27 +0000546 bool isImm24bit() const {
547 if (Kind != Immediate)
548 return false;
549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
550 if (!CE) return false;
551 int64_t Value = CE->getValue();
552 return Value >= 0 && Value <= 0xffffff;
553 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000554 bool isImmThumbSR() const {
555 if (Kind != Immediate)
556 return false;
557 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
558 if (!CE) return false;
559 int64_t Value = CE->getValue();
560 return Value > 0 && Value < 33;
561 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000562 bool isPKHLSLImm() const {
563 if (Kind != Immediate)
564 return false;
565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
566 if (!CE) return false;
567 int64_t Value = CE->getValue();
568 return Value >= 0 && Value < 32;
569 }
570 bool isPKHASRImm() const {
571 if (Kind != Immediate)
572 return false;
573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
574 if (!CE) return false;
575 int64_t Value = CE->getValue();
576 return Value > 0 && Value <= 32;
577 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000578 bool isARMSOImm() const {
579 if (Kind != Immediate)
580 return false;
581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
582 if (!CE) return false;
583 int64_t Value = CE->getValue();
584 return ARM_AM::getSOImmVal(Value) != -1;
585 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000586 bool isT2SOImm() const {
587 if (Kind != Immediate)
588 return false;
589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
590 if (!CE) return false;
591 int64_t Value = CE->getValue();
592 return ARM_AM::getT2SOImmVal(Value) != -1;
593 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000594 bool isSetEndImm() const {
595 if (Kind != Immediate)
596 return false;
597 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
598 if (!CE) return false;
599 int64_t Value = CE->getValue();
600 return Value == 1 || Value == 0;
601 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000602 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000603 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000604 bool isDPRRegList() const { return Kind == DPRRegisterList; }
605 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000606 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000607 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000608 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000609 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000610 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
611 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000612 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000613 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000614 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
615 bool isPostIdxReg() const {
616 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
617 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 bool isMemNoOffset() const {
619 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000620 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 // No offset of any kind.
622 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000623 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000624 bool isAddrMode2() const {
625 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000626 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 // Check for register offset.
628 if (Mem.OffsetRegNum) return true;
629 // Immediate offset in range [-4095, 4095].
630 if (!Mem.OffsetImm) return true;
631 int64_t Val = Mem.OffsetImm->getValue();
632 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000633 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000634 bool isAM2OffsetImm() const {
635 if (Kind != Immediate)
636 return false;
637 // Immediate offset in range [-4095, 4095].
638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
639 if (!CE) return false;
640 int64_t Val = CE->getValue();
641 return Val > -4096 && Val < 4096;
642 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000643 bool isAddrMode3() const {
644 if (Kind != Memory)
645 return false;
646 // No shifts are legal for AM3.
647 if (Mem.ShiftType != ARM_AM::no_shift) return false;
648 // Check for register offset.
649 if (Mem.OffsetRegNum) return true;
650 // Immediate offset in range [-255, 255].
651 if (!Mem.OffsetImm) return true;
652 int64_t Val = Mem.OffsetImm->getValue();
653 return Val > -256 && Val < 256;
654 }
655 bool isAM3Offset() const {
656 if (Kind != Immediate && Kind != PostIndexRegister)
657 return false;
658 if (Kind == PostIndexRegister)
659 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
660 // Immediate offset in range [-255, 255].
661 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
662 if (!CE) return false;
663 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000664 // Special case, #-0 is INT32_MIN.
665 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000666 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667 bool isAddrMode5() const {
668 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000669 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000670 // Check for register offset.
671 if (Mem.OffsetRegNum) return false;
672 // Immediate offset in range [-1020, 1020] and a multiple of 4.
673 if (!Mem.OffsetImm) return true;
674 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000675 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
676 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000677 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678 bool isMemRegOffset() const {
679 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000680 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000681 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000682 }
Jim Grosbachab899c12011-09-07 23:10:15 +0000683 bool isT2MemRegOffset() const {
684 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative)
685 return false;
686 // Only lsl #{0, 1, 2, 3} allowed.
687 if (Mem.ShiftType == ARM_AM::no_shift)
688 return true;
689 if (Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm > 3)
690 return false;
691 return true;
692 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693 bool isMemThumbRR() const {
694 // Thumb reg+reg addressing is simple. Just two registers, a base and
695 // an offset. No shifts, negations or any other complicating factors.
696 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
697 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000698 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000699 return isARMLowRegister(Mem.BaseRegNum) &&
700 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
701 }
702 bool isMemThumbRIs4() const {
703 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
704 !isARMLowRegister(Mem.BaseRegNum))
705 return false;
706 // Immediate offset, multiple of 4 in range [0, 124].
707 if (!Mem.OffsetImm) return true;
708 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000709 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
710 }
Jim Grosbach38466302011-08-19 18:55:51 +0000711 bool isMemThumbRIs2() const {
712 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
713 !isARMLowRegister(Mem.BaseRegNum))
714 return false;
715 // Immediate offset, multiple of 4 in range [0, 62].
716 if (!Mem.OffsetImm) return true;
717 int64_t Val = Mem.OffsetImm->getValue();
718 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
719 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000720 bool isMemThumbRIs1() const {
721 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
722 !isARMLowRegister(Mem.BaseRegNum))
723 return false;
724 // Immediate offset in range [0, 31].
725 if (!Mem.OffsetImm) return true;
726 int64_t Val = Mem.OffsetImm->getValue();
727 return Val >= 0 && Val <= 31;
728 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000729 bool isMemThumbSPI() const {
730 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
731 return false;
732 // Immediate offset, multiple of 4 in range [0, 1020].
733 if (!Mem.OffsetImm) return true;
734 int64_t Val = Mem.OffsetImm->getValue();
735 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000736 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000737 bool isMemImm8Offset() const {
738 if (Kind != Memory || Mem.OffsetRegNum != 0)
739 return false;
740 // Immediate offset in range [-255, 255].
741 if (!Mem.OffsetImm) return true;
742 int64_t Val = Mem.OffsetImm->getValue();
743 return Val > -256 && Val < 256;
744 }
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000745 bool isMemPosImm8Offset() const {
746 if (Kind != Memory || Mem.OffsetRegNum != 0)
747 return false;
748 // Immediate offset in range [0, 255].
749 if (!Mem.OffsetImm) return true;
750 int64_t Val = Mem.OffsetImm->getValue();
751 return Val >= 0 && Val < 256;
752 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000753 bool isMemNegImm8Offset() const {
754 if (Kind != Memory || Mem.OffsetRegNum != 0)
755 return false;
756 // Immediate offset in range [-255, -1].
757 if (!Mem.OffsetImm) return true;
758 int64_t Val = Mem.OffsetImm->getValue();
759 return Val > -256 && Val < 0;
760 }
761 bool isMemUImm12Offset() const {
762 // If we have an immediate that's not a constant, treat it as a label
763 // reference needing a fixup. If it is a constant, it's something else
764 // and we reject it.
765 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
766 return true;
767
768 if (Kind != Memory || Mem.OffsetRegNum != 0)
769 return false;
770 // Immediate offset in range [0, 4095].
771 if (!Mem.OffsetImm) return true;
772 int64_t Val = Mem.OffsetImm->getValue();
773 return (Val >= 0 && Val < 4096);
774 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000775 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000776 // If we have an immediate that's not a constant, treat it as a label
777 // reference needing a fixup. If it is a constant, it's something else
778 // and we reject it.
779 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
780 return true;
781
Jim Grosbach7ce05792011-08-03 23:50:40 +0000782 if (Kind != Memory || Mem.OffsetRegNum != 0)
783 return false;
784 // Immediate offset in range [-4095, 4095].
785 if (!Mem.OffsetImm) return true;
786 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000787 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000788 }
789 bool isPostIdxImm8() const {
790 if (Kind != Immediate)
791 return false;
792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
793 if (!CE) return false;
794 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000795 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000796 }
797
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000798 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000799 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000800
801 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000802 // Add as immediates when possible. Null MCExpr = 0.
803 if (Expr == 0)
804 Inst.addOperand(MCOperand::CreateImm(0));
805 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000806 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
807 else
808 Inst.addOperand(MCOperand::CreateExpr(Expr));
809 }
810
Daniel Dunbar8462b302010-08-11 06:36:53 +0000811 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000812 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000813 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000814 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
815 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000816 }
817
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000818 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
819 assert(N == 1 && "Invalid number of operands!");
820 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
821 }
822
Jim Grosbach89df9962011-08-26 21:43:41 +0000823 void addITMaskOperands(MCInst &Inst, unsigned N) const {
824 assert(N == 1 && "Invalid number of operands!");
825 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
826 }
827
828 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
829 assert(N == 1 && "Invalid number of operands!");
830 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
831 }
832
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000833 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
834 assert(N == 1 && "Invalid number of operands!");
835 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
836 }
837
Jim Grosbachd67641b2010-12-06 18:21:12 +0000838 void addCCOutOperands(MCInst &Inst, unsigned N) const {
839 assert(N == 1 && "Invalid number of operands!");
840 Inst.addOperand(MCOperand::CreateReg(getReg()));
841 }
842
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000843 void addRegOperands(MCInst &Inst, unsigned N) const {
844 assert(N == 1 && "Invalid number of operands!");
845 Inst.addOperand(MCOperand::CreateReg(getReg()));
846 }
847
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000848 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000849 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000850 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
851 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
852 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000853 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000854 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000855 }
856
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000857 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000858 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000859 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
860 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000861 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000862 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000863 }
864
Jim Grosbach580f4a92011-07-25 22:20:28 +0000865 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000866 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000867 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
868 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000869 }
870
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000871 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000872 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000873 const SmallVectorImpl<unsigned> &RegList = getRegList();
874 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000875 I = RegList.begin(), E = RegList.end(); I != E; ++I)
876 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000877 }
878
Bill Wendling0f630752010-11-17 04:32:08 +0000879 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
880 addRegListOperands(Inst, N);
881 }
882
883 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
884 addRegListOperands(Inst, N);
885 }
886
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000887 void addRotImmOperands(MCInst &Inst, unsigned N) const {
888 assert(N == 1 && "Invalid number of operands!");
889 // Encoded as val>>3. The printer handles display as 8, 16, 24.
890 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
891 }
892
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000893 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
894 assert(N == 1 && "Invalid number of operands!");
895 // Munge the lsb/width into a bitfield mask.
896 unsigned lsb = Bitfield.LSB;
897 unsigned width = Bitfield.Width;
898 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
899 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
900 (32 - (lsb + width)));
901 Inst.addOperand(MCOperand::CreateImm(Mask));
902 }
903
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000904 void addImmOperands(MCInst &Inst, unsigned N) const {
905 assert(N == 1 && "Invalid number of operands!");
906 addExpr(Inst, getImm());
907 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000908
Jim Grosbach72f39f82011-08-24 21:22:15 +0000909 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
910 assert(N == 1 && "Invalid number of operands!");
911 // The immediate is scaled by four in the encoding and is stored
912 // in the MCInst as such. Lop off the low two bits here.
913 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
914 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
915 }
916
917 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
918 assert(N == 1 && "Invalid number of operands!");
919 // The immediate is scaled by four in the encoding and is stored
920 // in the MCInst as such. Lop off the low two bits here.
921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
922 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
923 }
924
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000925 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
926 assert(N == 1 && "Invalid number of operands!");
927 addExpr(Inst, getImm());
928 }
929
Jim Grosbach83ab0702011-07-13 22:01:08 +0000930 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
931 assert(N == 1 && "Invalid number of operands!");
932 addExpr(Inst, getImm());
933 }
934
935 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
936 assert(N == 1 && "Invalid number of operands!");
937 addExpr(Inst, getImm());
938 }
939
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000940 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
941 assert(N == 1 && "Invalid number of operands!");
942 addExpr(Inst, getImm());
943 }
944
Jim Grosbachf4943352011-07-25 23:09:14 +0000945 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
946 assert(N == 1 && "Invalid number of operands!");
947 // The constant encodes as the immediate-1, and we store in the instruction
948 // the bits as encoded, so subtract off one here.
949 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
950 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
951 }
952
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000953 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
954 assert(N == 1 && "Invalid number of operands!");
955 // The constant encodes as the immediate-1, and we store in the instruction
956 // the bits as encoded, so subtract off one here.
957 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
958 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
959 }
960
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000961 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
962 assert(N == 1 && "Invalid number of operands!");
963 addExpr(Inst, getImm());
964 }
965
Jim Grosbachffa32252011-07-19 19:13:28 +0000966 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
967 assert(N == 1 && "Invalid number of operands!");
968 addExpr(Inst, getImm());
969 }
970
Jim Grosbached838482011-07-26 16:24:27 +0000971 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
972 assert(N == 1 && "Invalid number of operands!");
973 addExpr(Inst, getImm());
974 }
975
Jim Grosbach70939ee2011-08-17 21:51:27 +0000976 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
977 assert(N == 1 && "Invalid number of operands!");
978 // The constant encodes as the immediate, except for 32, which encodes as
979 // zero.
980 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
981 unsigned Imm = CE->getValue();
982 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
983 }
984
Jim Grosbachf6c05252011-07-21 17:23:04 +0000985 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
986 assert(N == 1 && "Invalid number of operands!");
987 addExpr(Inst, getImm());
988 }
989
990 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
991 assert(N == 1 && "Invalid number of operands!");
992 // An ASR value of 32 encodes as 0, so that's how we want to add it to
993 // the instruction as well.
994 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
995 int Val = CE->getValue();
996 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
997 }
998
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000999 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
1000 assert(N == 1 && "Invalid number of operands!");
1001 addExpr(Inst, getImm());
1002 }
1003
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001004 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
1005 assert(N == 1 && "Invalid number of operands!");
1006 addExpr(Inst, getImm());
1007 }
1008
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001009 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
1010 assert(N == 1 && "Invalid number of operands!");
1011 addExpr(Inst, getImm());
1012 }
1013
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001014 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1015 assert(N == 1 && "Invalid number of operands!");
1016 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1017 }
1018
Jim Grosbach7ce05792011-08-03 23:50:40 +00001019 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1020 assert(N == 1 && "Invalid number of operands!");
1021 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001022 }
1023
Jim Grosbach7ce05792011-08-03 23:50:40 +00001024 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1025 assert(N == 3 && "Invalid number of operands!");
1026 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1027 if (!Mem.OffsetRegNum) {
1028 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1029 // Special case for #-0
1030 if (Val == INT32_MIN) Val = 0;
1031 if (Val < 0) Val = -Val;
1032 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1033 } else {
1034 // For register offset, we encode the shift type and negation flag
1035 // here.
1036 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +00001037 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001038 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001039 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1040 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1041 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001042 }
1043
Jim Grosbach039c2e12011-08-04 23:01:30 +00001044 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1045 assert(N == 2 && "Invalid number of operands!");
1046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1047 assert(CE && "non-constant AM2OffsetImm operand!");
1048 int32_t Val = CE->getValue();
1049 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1050 // Special case for #-0
1051 if (Val == INT32_MIN) Val = 0;
1052 if (Val < 0) Val = -Val;
1053 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1054 Inst.addOperand(MCOperand::CreateReg(0));
1055 Inst.addOperand(MCOperand::CreateImm(Val));
1056 }
1057
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001058 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1059 assert(N == 3 && "Invalid number of operands!");
1060 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1061 if (!Mem.OffsetRegNum) {
1062 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1063 // Special case for #-0
1064 if (Val == INT32_MIN) Val = 0;
1065 if (Val < 0) Val = -Val;
1066 Val = ARM_AM::getAM3Opc(AddSub, Val);
1067 } else {
1068 // For register offset, we encode the shift type and negation flag
1069 // here.
1070 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1071 }
1072 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1073 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1074 Inst.addOperand(MCOperand::CreateImm(Val));
1075 }
1076
1077 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1078 assert(N == 2 && "Invalid number of operands!");
1079 if (Kind == PostIndexRegister) {
1080 int32_t Val =
1081 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1082 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1083 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001084 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001085 }
1086
1087 // Constant offset.
1088 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1089 int32_t Val = CE->getValue();
1090 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1091 // Special case for #-0
1092 if (Val == INT32_MIN) Val = 0;
1093 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001094 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001095 Inst.addOperand(MCOperand::CreateReg(0));
1096 Inst.addOperand(MCOperand::CreateImm(Val));
1097 }
1098
Jim Grosbach7ce05792011-08-03 23:50:40 +00001099 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1100 assert(N == 2 && "Invalid number of operands!");
1101 // The lower two bits are always zero and as such are not encoded.
1102 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1103 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1104 // Special case for #-0
1105 if (Val == INT32_MIN) Val = 0;
1106 if (Val < 0) Val = -Val;
1107 Val = ARM_AM::getAM5Opc(AddSub, Val);
1108 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1109 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001110 }
1111
Jim Grosbach7ce05792011-08-03 23:50:40 +00001112 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1113 assert(N == 2 && "Invalid number of operands!");
1114 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1115 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1116 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001117 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001118
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001119 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1120 addMemImm8OffsetOperands(Inst, N);
1121 }
1122
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001123 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001124 addMemImm8OffsetOperands(Inst, N);
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001125 }
1126
1127 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1128 assert(N == 2 && "Invalid number of operands!");
1129 // If this is an immediate, it's a label reference.
1130 if (Kind == Immediate) {
1131 addExpr(Inst, getImm());
1132 Inst.addOperand(MCOperand::CreateImm(0));
1133 return;
1134 }
1135
1136 // Otherwise, it's a normal memory reg+offset.
1137 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1138 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1139 Inst.addOperand(MCOperand::CreateImm(Val));
1140 }
1141
Jim Grosbach7ce05792011-08-03 23:50:40 +00001142 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1143 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001144 // If this is an immediate, it's a label reference.
1145 if (Kind == Immediate) {
1146 addExpr(Inst, getImm());
1147 Inst.addOperand(MCOperand::CreateImm(0));
1148 return;
1149 }
1150
1151 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001152 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1153 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1154 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001155 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001156
Jim Grosbach7ce05792011-08-03 23:50:40 +00001157 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1158 assert(N == 3 && "Invalid number of operands!");
1159 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001160 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001161 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1162 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1163 Inst.addOperand(MCOperand::CreateImm(Val));
1164 }
1165
Jim Grosbachab899c12011-09-07 23:10:15 +00001166 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1167 assert(N == 3 && "Invalid number of operands!");
1168 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1169 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1170 Inst.addOperand(MCOperand::CreateImm(Mem.ShiftImm));
1171 }
1172
Jim Grosbach7ce05792011-08-03 23:50:40 +00001173 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1174 assert(N == 2 && "Invalid number of operands!");
1175 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1176 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1177 }
1178
Jim Grosbach60f91a32011-08-19 17:55:24 +00001179 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1180 assert(N == 2 && "Invalid number of operands!");
1181 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1182 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1183 Inst.addOperand(MCOperand::CreateImm(Val));
1184 }
1185
Jim Grosbach38466302011-08-19 18:55:51 +00001186 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1187 assert(N == 2 && "Invalid number of operands!");
1188 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1189 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1190 Inst.addOperand(MCOperand::CreateImm(Val));
1191 }
1192
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001193 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1194 assert(N == 2 && "Invalid number of operands!");
1195 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1196 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1197 Inst.addOperand(MCOperand::CreateImm(Val));
1198 }
1199
Jim Grosbachecd85892011-08-19 18:13:48 +00001200 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1201 assert(N == 2 && "Invalid number of operands!");
1202 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1203 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1204 Inst.addOperand(MCOperand::CreateImm(Val));
1205 }
1206
Jim Grosbach7ce05792011-08-03 23:50:40 +00001207 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1208 assert(N == 1 && "Invalid number of operands!");
1209 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1210 assert(CE && "non-constant post-idx-imm8 operand!");
1211 int Imm = CE->getValue();
1212 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001213 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001214 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1215 Inst.addOperand(MCOperand::CreateImm(Imm));
1216 }
1217
1218 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1219 assert(N == 2 && "Invalid number of operands!");
1220 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001221 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1222 }
1223
1224 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1225 assert(N == 2 && "Invalid number of operands!");
1226 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1227 // The sign, shift type, and shift amount are encoded in a single operand
1228 // using the AM2 encoding helpers.
1229 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1230 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1231 PostIdxReg.ShiftTy);
1232 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001233 }
1234
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001235 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1236 assert(N == 1 && "Invalid number of operands!");
1237 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1238 }
1239
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001240 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1241 assert(N == 1 && "Invalid number of operands!");
1242 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1243 }
1244
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001245 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001246
Jim Grosbach89df9962011-08-26 21:43:41 +00001247 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1248 ARMOperand *Op = new ARMOperand(ITCondMask);
1249 Op->ITMask.Mask = Mask;
1250 Op->StartLoc = S;
1251 Op->EndLoc = S;
1252 return Op;
1253 }
1254
Chris Lattner3a697562010-10-28 17:20:03 +00001255 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1256 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001257 Op->CC.Val = CC;
1258 Op->StartLoc = S;
1259 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001260 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001261 }
1262
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001263 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1264 ARMOperand *Op = new ARMOperand(CoprocNum);
1265 Op->Cop.Val = CopVal;
1266 Op->StartLoc = S;
1267 Op->EndLoc = S;
1268 return Op;
1269 }
1270
1271 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1272 ARMOperand *Op = new ARMOperand(CoprocReg);
1273 Op->Cop.Val = CopVal;
1274 Op->StartLoc = S;
1275 Op->EndLoc = S;
1276 return Op;
1277 }
1278
Jim Grosbachd67641b2010-12-06 18:21:12 +00001279 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1280 ARMOperand *Op = new ARMOperand(CCOut);
1281 Op->Reg.RegNum = RegNum;
1282 Op->StartLoc = S;
1283 Op->EndLoc = S;
1284 return Op;
1285 }
1286
Chris Lattner3a697562010-10-28 17:20:03 +00001287 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1288 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001289 Op->Tok.Data = Str.data();
1290 Op->Tok.Length = Str.size();
1291 Op->StartLoc = S;
1292 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001293 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001294 }
1295
Bill Wendling50d0f582010-11-18 23:43:05 +00001296 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001297 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001298 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001299 Op->StartLoc = S;
1300 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001301 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001302 }
1303
Jim Grosbache8606dc2011-07-13 17:50:29 +00001304 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1305 unsigned SrcReg,
1306 unsigned ShiftReg,
1307 unsigned ShiftImm,
1308 SMLoc S, SMLoc E) {
1309 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001310 Op->RegShiftedReg.ShiftTy = ShTy;
1311 Op->RegShiftedReg.SrcReg = SrcReg;
1312 Op->RegShiftedReg.ShiftReg = ShiftReg;
1313 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001314 Op->StartLoc = S;
1315 Op->EndLoc = E;
1316 return Op;
1317 }
1318
Owen Anderson92a20222011-07-21 18:54:16 +00001319 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1320 unsigned SrcReg,
1321 unsigned ShiftImm,
1322 SMLoc S, SMLoc E) {
1323 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001324 Op->RegShiftedImm.ShiftTy = ShTy;
1325 Op->RegShiftedImm.SrcReg = SrcReg;
1326 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001327 Op->StartLoc = S;
1328 Op->EndLoc = E;
1329 return Op;
1330 }
1331
Jim Grosbach580f4a92011-07-25 22:20:28 +00001332 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001333 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001334 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1335 Op->ShifterImm.isASR = isASR;
1336 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001337 Op->StartLoc = S;
1338 Op->EndLoc = E;
1339 return Op;
1340 }
1341
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001342 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1343 ARMOperand *Op = new ARMOperand(RotateImmediate);
1344 Op->RotImm.Imm = Imm;
1345 Op->StartLoc = S;
1346 Op->EndLoc = E;
1347 return Op;
1348 }
1349
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001350 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1351 SMLoc S, SMLoc E) {
1352 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1353 Op->Bitfield.LSB = LSB;
1354 Op->Bitfield.Width = Width;
1355 Op->StartLoc = S;
1356 Op->EndLoc = E;
1357 return Op;
1358 }
1359
Bill Wendling7729e062010-11-09 22:44:22 +00001360 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001361 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001362 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001363 KindTy Kind = RegisterList;
1364
Evan Cheng275944a2011-07-25 21:32:49 +00001365 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1366 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001367 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001368 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1369 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001370 Kind = SPRRegisterList;
1371
1372 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001373 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001374 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001375 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001376 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001377 Op->StartLoc = StartLoc;
1378 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001379 return Op;
1380 }
1381
Chris Lattner3a697562010-10-28 17:20:03 +00001382 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1383 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001384 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001385 Op->StartLoc = S;
1386 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001387 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001388 }
1389
Jim Grosbach7ce05792011-08-03 23:50:40 +00001390 static ARMOperand *CreateMem(unsigned BaseRegNum,
1391 const MCConstantExpr *OffsetImm,
1392 unsigned OffsetRegNum,
1393 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001394 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001395 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001396 SMLoc S, SMLoc E) {
1397 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001398 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001399 Op->Mem.OffsetImm = OffsetImm;
1400 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001401 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001402 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001403 Op->Mem.isNegative = isNegative;
1404 Op->StartLoc = S;
1405 Op->EndLoc = E;
1406 return Op;
1407 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001408
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001409 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1410 ARM_AM::ShiftOpc ShiftTy,
1411 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001412 SMLoc S, SMLoc E) {
1413 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1414 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001415 Op->PostIdxReg.isAdd = isAdd;
1416 Op->PostIdxReg.ShiftTy = ShiftTy;
1417 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001418 Op->StartLoc = S;
1419 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001420 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001421 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001422
1423 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1424 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1425 Op->MBOpt.Val = Opt;
1426 Op->StartLoc = S;
1427 Op->EndLoc = S;
1428 return Op;
1429 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001430
1431 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1432 ARMOperand *Op = new ARMOperand(ProcIFlags);
1433 Op->IFlags.Val = IFlags;
1434 Op->StartLoc = S;
1435 Op->EndLoc = S;
1436 return Op;
1437 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001438
1439 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1440 ARMOperand *Op = new ARMOperand(MSRMask);
1441 Op->MMask.Val = MMask;
1442 Op->StartLoc = S;
1443 Op->EndLoc = S;
1444 return Op;
1445 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001446};
1447
1448} // end anonymous namespace.
1449
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001450void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001451 switch (Kind) {
1452 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001453 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001454 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001455 case CCOut:
1456 OS << "<ccout " << getReg() << ">";
1457 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001458 case ITCondMask: {
1459 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1460 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1461 "(tee)", "(eee)" };
1462 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1463 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1464 break;
1465 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001466 case CoprocNum:
1467 OS << "<coprocessor number: " << getCoproc() << ">";
1468 break;
1469 case CoprocReg:
1470 OS << "<coprocessor register: " << getCoproc() << ">";
1471 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001472 case MSRMask:
1473 OS << "<mask: " << getMSRMask() << ">";
1474 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001475 case Immediate:
1476 getImm()->print(OS);
1477 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001478 case MemBarrierOpt:
1479 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1480 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001481 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001482 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001483 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001484 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001485 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001486 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001487 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1488 << PostIdxReg.RegNum;
1489 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1490 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1491 << PostIdxReg.ShiftImm;
1492 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001493 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001494 case ProcIFlags: {
1495 OS << "<ARM_PROC::";
1496 unsigned IFlags = getProcIFlags();
1497 for (int i=2; i >= 0; --i)
1498 if (IFlags & (1 << i))
1499 OS << ARM_PROC::IFlagsToString(1 << i);
1500 OS << ">";
1501 break;
1502 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001503 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001504 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001505 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001506 case ShifterImmediate:
1507 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1508 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001509 break;
1510 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001511 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001512 << RegShiftedReg.SrcReg
1513 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1514 << ", " << RegShiftedReg.ShiftReg << ", "
1515 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001516 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001517 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001518 case ShiftedImmediate:
1519 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001520 << RegShiftedImm.SrcReg
1521 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1522 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001523 << ">";
1524 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001525 case RotateImmediate:
1526 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1527 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001528 case BitfieldDescriptor:
1529 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1530 << ", width: " << Bitfield.Width << ">";
1531 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001532 case RegisterList:
1533 case DPRRegisterList:
1534 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001535 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001536
Bill Wendling5fa22a12010-11-09 23:28:44 +00001537 const SmallVectorImpl<unsigned> &RegList = getRegList();
1538 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001539 I = RegList.begin(), E = RegList.end(); I != E; ) {
1540 OS << *I;
1541 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001542 }
1543
1544 OS << ">";
1545 break;
1546 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001547 case Token:
1548 OS << "'" << getToken() << "'";
1549 break;
1550 }
1551}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001552
1553/// @name Auto-generated Match Functions
1554/// {
1555
1556static unsigned MatchRegisterName(StringRef Name);
1557
1558/// }
1559
Bob Wilson69df7232011-02-03 21:46:10 +00001560bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1561 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001562 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001563
1564 return (RegNo == (unsigned)-1);
1565}
1566
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001567/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001568/// and if it is a register name the token is eaten and the register number is
1569/// returned. Otherwise return -1.
1570///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001571int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001572 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001573 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001574
Chris Lattnere5658fa2010-10-30 04:09:10 +00001575 // FIXME: Validate register for the current architecture; we have to do
1576 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001577 std::string upperCase = Tok.getString().str();
1578 std::string lowerCase = LowercaseString(upperCase);
1579 unsigned RegNum = MatchRegisterName(lowerCase);
1580 if (!RegNum) {
1581 RegNum = StringSwitch<unsigned>(lowerCase)
1582 .Case("r13", ARM::SP)
1583 .Case("r14", ARM::LR)
1584 .Case("r15", ARM::PC)
1585 .Case("ip", ARM::R12)
1586 .Default(0);
1587 }
1588 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001589
Chris Lattnere5658fa2010-10-30 04:09:10 +00001590 Parser.Lex(); // Eat identifier token.
1591 return RegNum;
1592}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001593
Jim Grosbach19906722011-07-13 18:49:30 +00001594// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1595// If a recoverable error occurs, return 1. If an irrecoverable error
1596// occurs, return -1. An irrecoverable error is one where tokens have been
1597// consumed in the process of trying to parse the shifter (i.e., when it is
1598// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001599int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001600 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1601 SMLoc S = Parser.getTok().getLoc();
1602 const AsmToken &Tok = Parser.getTok();
1603 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1604
1605 std::string upperCase = Tok.getString().str();
1606 std::string lowerCase = LowercaseString(upperCase);
1607 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1608 .Case("lsl", ARM_AM::lsl)
1609 .Case("lsr", ARM_AM::lsr)
1610 .Case("asr", ARM_AM::asr)
1611 .Case("ror", ARM_AM::ror)
1612 .Case("rrx", ARM_AM::rrx)
1613 .Default(ARM_AM::no_shift);
1614
1615 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001616 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001617
Jim Grosbache8606dc2011-07-13 17:50:29 +00001618 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001619
Jim Grosbache8606dc2011-07-13 17:50:29 +00001620 // The source register for the shift has already been added to the
1621 // operand list, so we need to pop it off and combine it into the shifted
1622 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001623 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001624 if (!PrevOp->isReg())
1625 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1626 int SrcReg = PrevOp->getReg();
1627 int64_t Imm = 0;
1628 int ShiftReg = 0;
1629 if (ShiftTy == ARM_AM::rrx) {
1630 // RRX Doesn't have an explicit shift amount. The encoder expects
1631 // the shift register to be the same as the source register. Seems odd,
1632 // but OK.
1633 ShiftReg = SrcReg;
1634 } else {
1635 // Figure out if this is shifted by a constant or a register (for non-RRX).
1636 if (Parser.getTok().is(AsmToken::Hash)) {
1637 Parser.Lex(); // Eat hash.
1638 SMLoc ImmLoc = Parser.getTok().getLoc();
1639 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001640 if (getParser().ParseExpression(ShiftExpr)) {
1641 Error(ImmLoc, "invalid immediate shift value");
1642 return -1;
1643 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001644 // The expression must be evaluatable as an immediate.
1645 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001646 if (!CE) {
1647 Error(ImmLoc, "invalid immediate shift value");
1648 return -1;
1649 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001650 // Range check the immediate.
1651 // lsl, ror: 0 <= imm <= 31
1652 // lsr, asr: 0 <= imm <= 32
1653 Imm = CE->getValue();
1654 if (Imm < 0 ||
1655 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1656 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001657 Error(ImmLoc, "immediate shift value out of range");
1658 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001659 }
1660 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001661 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001662 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001663 if (ShiftReg == -1) {
1664 Error (L, "expected immediate or register in shift operand");
1665 return -1;
1666 }
1667 } else {
1668 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001669 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001670 return -1;
1671 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001672 }
1673
Owen Anderson92a20222011-07-21 18:54:16 +00001674 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1675 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001676 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001677 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001678 else
1679 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1680 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001681
Jim Grosbach19906722011-07-13 18:49:30 +00001682 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001683}
1684
1685
Bill Wendling50d0f582010-11-18 23:43:05 +00001686/// Try to parse a register name. The token must be an Identifier when called.
1687/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1688/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001689///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001690/// TODO this is likely to change to allow different register types and or to
1691/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001692bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001693tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001694 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001695 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001696 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001697 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001698
Bill Wendling50d0f582010-11-18 23:43:05 +00001699 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001700
Chris Lattnere5658fa2010-10-30 04:09:10 +00001701 const AsmToken &ExclaimTok = Parser.getTok();
1702 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001703 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1704 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001705 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001706 }
1707
Bill Wendling50d0f582010-11-18 23:43:05 +00001708 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001709}
1710
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001711/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1712/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1713/// "c5", ...
1714static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001715 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1716 // but efficient.
1717 switch (Name.size()) {
1718 default: break;
1719 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001720 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001721 return -1;
1722 switch (Name[1]) {
1723 default: return -1;
1724 case '0': return 0;
1725 case '1': return 1;
1726 case '2': return 2;
1727 case '3': return 3;
1728 case '4': return 4;
1729 case '5': return 5;
1730 case '6': return 6;
1731 case '7': return 7;
1732 case '8': return 8;
1733 case '9': return 9;
1734 }
1735 break;
1736 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001737 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001738 return -1;
1739 switch (Name[2]) {
1740 default: return -1;
1741 case '0': return 10;
1742 case '1': return 11;
1743 case '2': return 12;
1744 case '3': return 13;
1745 case '4': return 14;
1746 case '5': return 15;
1747 }
1748 break;
1749 }
1750
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001751 return -1;
1752}
1753
Jim Grosbach89df9962011-08-26 21:43:41 +00001754/// parseITCondCode - Try to parse a condition code for an IT instruction.
1755ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1756parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1757 SMLoc S = Parser.getTok().getLoc();
1758 const AsmToken &Tok = Parser.getTok();
1759 if (!Tok.is(AsmToken::Identifier))
1760 return MatchOperand_NoMatch;
1761 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1762 .Case("eq", ARMCC::EQ)
1763 .Case("ne", ARMCC::NE)
1764 .Case("hs", ARMCC::HS)
1765 .Case("cs", ARMCC::HS)
1766 .Case("lo", ARMCC::LO)
1767 .Case("cc", ARMCC::LO)
1768 .Case("mi", ARMCC::MI)
1769 .Case("pl", ARMCC::PL)
1770 .Case("vs", ARMCC::VS)
1771 .Case("vc", ARMCC::VC)
1772 .Case("hi", ARMCC::HI)
1773 .Case("ls", ARMCC::LS)
1774 .Case("ge", ARMCC::GE)
1775 .Case("lt", ARMCC::LT)
1776 .Case("gt", ARMCC::GT)
1777 .Case("le", ARMCC::LE)
1778 .Case("al", ARMCC::AL)
1779 .Default(~0U);
1780 if (CC == ~0U)
1781 return MatchOperand_NoMatch;
1782 Parser.Lex(); // Eat the token.
1783
1784 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1785
1786 return MatchOperand_Success;
1787}
1788
Jim Grosbach43904292011-07-25 20:14:50 +00001789/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001790/// token must be an Identifier when called, and if it is a coprocessor
1791/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001792ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001793parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001794 SMLoc S = Parser.getTok().getLoc();
1795 const AsmToken &Tok = Parser.getTok();
1796 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1797
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001798 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001799 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001800 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001801
1802 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001803 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001804 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001805}
1806
Jim Grosbach43904292011-07-25 20:14:50 +00001807/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001808/// token must be an Identifier when called, and if it is a coprocessor
1809/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001810ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001811parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001812 SMLoc S = Parser.getTok().getLoc();
1813 const AsmToken &Tok = Parser.getTok();
1814 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1815
1816 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1817 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001818 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001819
1820 Parser.Lex(); // Eat identifier token.
1821 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001822 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001823}
1824
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001825/// Parse a register list, return it if successful else return null. The first
1826/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001827bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001828parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001829 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001830 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001831 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001832
Bill Wendling7729e062010-11-09 22:44:22 +00001833 // Read the rest of the registers in the list.
1834 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001835 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001836
Bill Wendling7729e062010-11-09 22:44:22 +00001837 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001838 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001839 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001840
Sean Callanan18b83232010-01-19 21:44:56 +00001841 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001842 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001843 if (RegTok.isNot(AsmToken::Identifier)) {
1844 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001845 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001846 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001847
Jim Grosbach1355cf12011-07-26 17:10:22 +00001848 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001849 if (RegNum == -1) {
1850 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001851 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001852 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001853
Bill Wendlinge7176102010-11-06 22:36:58 +00001854 if (IsRange) {
1855 int Reg = PrevRegNum;
1856 do {
1857 ++Reg;
1858 Registers.push_back(std::make_pair(Reg, RegLoc));
1859 } while (Reg != RegNum);
1860 } else {
1861 Registers.push_back(std::make_pair(RegNum, RegLoc));
1862 }
1863
1864 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001865 } while (Parser.getTok().is(AsmToken::Comma) ||
1866 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001867
1868 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001869 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001870 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1871 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001872 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001873 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001874
Bill Wendlinge7176102010-11-06 22:36:58 +00001875 SMLoc E = RCurlyTok.getLoc();
1876 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001877
Bill Wendlinge7176102010-11-06 22:36:58 +00001878 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001879 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001880 unsigned HighRegNum = 0;
1881 BitVector RegMap(32);
1882 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1883 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001884 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001885
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001886 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001887 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001888 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001889 }
1890
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001891 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001892 Warning(RegInfo.second,
1893 "register not in ascending order in register list");
1894
Jim Grosbach11e03e72011-08-22 18:50:36 +00001895 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001896 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001897 }
1898
Bill Wendling50d0f582010-11-18 23:43:05 +00001899 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1900 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001901}
1902
Jim Grosbach43904292011-07-25 20:14:50 +00001903/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001904ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001905parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001906 SMLoc S = Parser.getTok().getLoc();
1907 const AsmToken &Tok = Parser.getTok();
1908 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1909 StringRef OptStr = Tok.getString();
1910
1911 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1912 .Case("sy", ARM_MB::SY)
1913 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001914 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001915 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001916 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001917 .Case("ishst", ARM_MB::ISHST)
1918 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001919 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001920 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001921 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001922 .Case("osh", ARM_MB::OSH)
1923 .Case("oshst", ARM_MB::OSHST)
1924 .Default(~0U);
1925
1926 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001927 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001928
1929 Parser.Lex(); // Eat identifier token.
1930 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001931 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001932}
1933
Jim Grosbach43904292011-07-25 20:14:50 +00001934/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001935ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001936parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001937 SMLoc S = Parser.getTok().getLoc();
1938 const AsmToken &Tok = Parser.getTok();
1939 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1940 StringRef IFlagsStr = Tok.getString();
1941
1942 unsigned IFlags = 0;
1943 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1944 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1945 .Case("a", ARM_PROC::A)
1946 .Case("i", ARM_PROC::I)
1947 .Case("f", ARM_PROC::F)
1948 .Default(~0U);
1949
1950 // If some specific iflag is already set, it means that some letter is
1951 // present more than once, this is not acceptable.
1952 if (Flag == ~0U || (IFlags & Flag))
1953 return MatchOperand_NoMatch;
1954
1955 IFlags |= Flag;
1956 }
1957
1958 Parser.Lex(); // Eat identifier token.
1959 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1960 return MatchOperand_Success;
1961}
1962
Jim Grosbach43904292011-07-25 20:14:50 +00001963/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001964ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001965parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001966 SMLoc S = Parser.getTok().getLoc();
1967 const AsmToken &Tok = Parser.getTok();
1968 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1969 StringRef Mask = Tok.getString();
1970
1971 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1972 size_t Start = 0, Next = Mask.find('_');
1973 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001974 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001975 if (Next != StringRef::npos)
1976 Flags = Mask.slice(Next+1, Mask.size());
1977
1978 // FlagsVal contains the complete mask:
1979 // 3-0: Mask
1980 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1981 unsigned FlagsVal = 0;
1982
1983 if (SpecReg == "apsr") {
1984 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001985 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001986 .Case("g", 0x4) // same as CPSR_s
1987 .Case("nzcvqg", 0xc) // same as CPSR_fs
1988 .Default(~0U);
1989
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001990 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001991 if (!Flags.empty())
1992 return MatchOperand_NoMatch;
1993 else
1994 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001995 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001996 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001997 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1998 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001999 for (int i = 0, e = Flags.size(); i != e; ++i) {
2000 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
2001 .Case("c", 1)
2002 .Case("x", 2)
2003 .Case("s", 4)
2004 .Case("f", 8)
2005 .Default(~0U);
2006
2007 // If some specific flag is already set, it means that some letter is
2008 // present more than once, this is not acceptable.
2009 if (FlagsVal == ~0U || (FlagsVal & Flag))
2010 return MatchOperand_NoMatch;
2011 FlagsVal |= Flag;
2012 }
2013 } else // No match for special register.
2014 return MatchOperand_NoMatch;
2015
2016 // Special register without flags are equivalent to "fc" flags.
2017 if (!FlagsVal)
2018 FlagsVal = 0x9;
2019
2020 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2021 if (SpecReg == "spsr")
2022 FlagsVal |= 16;
2023
2024 Parser.Lex(); // Eat identifier token.
2025 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
2026 return MatchOperand_Success;
2027}
2028
Jim Grosbachf6c05252011-07-21 17:23:04 +00002029ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2030parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
2031 int Low, int High) {
2032 const AsmToken &Tok = Parser.getTok();
2033 if (Tok.isNot(AsmToken::Identifier)) {
2034 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2035 return MatchOperand_ParseFail;
2036 }
2037 StringRef ShiftName = Tok.getString();
2038 std::string LowerOp = LowercaseString(Op);
2039 std::string UpperOp = UppercaseString(Op);
2040 if (ShiftName != LowerOp && ShiftName != UpperOp) {
2041 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2042 return MatchOperand_ParseFail;
2043 }
2044 Parser.Lex(); // Eat shift type token.
2045
2046 // There must be a '#' and a shift amount.
2047 if (Parser.getTok().isNot(AsmToken::Hash)) {
2048 Error(Parser.getTok().getLoc(), "'#' expected");
2049 return MatchOperand_ParseFail;
2050 }
2051 Parser.Lex(); // Eat hash token.
2052
2053 const MCExpr *ShiftAmount;
2054 SMLoc Loc = Parser.getTok().getLoc();
2055 if (getParser().ParseExpression(ShiftAmount)) {
2056 Error(Loc, "illegal expression");
2057 return MatchOperand_ParseFail;
2058 }
2059 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2060 if (!CE) {
2061 Error(Loc, "constant expression expected");
2062 return MatchOperand_ParseFail;
2063 }
2064 int Val = CE->getValue();
2065 if (Val < Low || Val > High) {
2066 Error(Loc, "immediate value out of range");
2067 return MatchOperand_ParseFail;
2068 }
2069
2070 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2071
2072 return MatchOperand_Success;
2073}
2074
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002075ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2076parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2077 const AsmToken &Tok = Parser.getTok();
2078 SMLoc S = Tok.getLoc();
2079 if (Tok.isNot(AsmToken::Identifier)) {
2080 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2081 return MatchOperand_ParseFail;
2082 }
2083 int Val = StringSwitch<int>(Tok.getString())
2084 .Case("be", 1)
2085 .Case("le", 0)
2086 .Default(-1);
2087 Parser.Lex(); // Eat the token.
2088
2089 if (Val == -1) {
2090 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2091 return MatchOperand_ParseFail;
2092 }
2093 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2094 getContext()),
2095 S, Parser.getTok().getLoc()));
2096 return MatchOperand_Success;
2097}
2098
Jim Grosbach580f4a92011-07-25 22:20:28 +00002099/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2100/// instructions. Legal values are:
2101/// lsl #n 'n' in [0,31]
2102/// asr #n 'n' in [1,32]
2103/// n == 32 encoded as n == 0.
2104ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2105parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2106 const AsmToken &Tok = Parser.getTok();
2107 SMLoc S = Tok.getLoc();
2108 if (Tok.isNot(AsmToken::Identifier)) {
2109 Error(S, "shift operator 'asr' or 'lsl' expected");
2110 return MatchOperand_ParseFail;
2111 }
2112 StringRef ShiftName = Tok.getString();
2113 bool isASR;
2114 if (ShiftName == "lsl" || ShiftName == "LSL")
2115 isASR = false;
2116 else if (ShiftName == "asr" || ShiftName == "ASR")
2117 isASR = true;
2118 else {
2119 Error(S, "shift operator 'asr' or 'lsl' expected");
2120 return MatchOperand_ParseFail;
2121 }
2122 Parser.Lex(); // Eat the operator.
2123
2124 // A '#' and a shift amount.
2125 if (Parser.getTok().isNot(AsmToken::Hash)) {
2126 Error(Parser.getTok().getLoc(), "'#' expected");
2127 return MatchOperand_ParseFail;
2128 }
2129 Parser.Lex(); // Eat hash token.
2130
2131 const MCExpr *ShiftAmount;
2132 SMLoc E = Parser.getTok().getLoc();
2133 if (getParser().ParseExpression(ShiftAmount)) {
2134 Error(E, "malformed shift expression");
2135 return MatchOperand_ParseFail;
2136 }
2137 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2138 if (!CE) {
2139 Error(E, "shift amount must be an immediate");
2140 return MatchOperand_ParseFail;
2141 }
2142
2143 int64_t Val = CE->getValue();
2144 if (isASR) {
2145 // Shift amount must be in [1,32]
2146 if (Val < 1 || Val > 32) {
2147 Error(E, "'asr' shift amount must be in range [1,32]");
2148 return MatchOperand_ParseFail;
2149 }
2150 // asr #32 encoded as asr #0.
2151 if (Val == 32) Val = 0;
2152 } else {
2153 // Shift amount must be in [1,32]
2154 if (Val < 0 || Val > 31) {
2155 Error(E, "'lsr' shift amount must be in range [0,31]");
2156 return MatchOperand_ParseFail;
2157 }
2158 }
2159
2160 E = Parser.getTok().getLoc();
2161 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2162
2163 return MatchOperand_Success;
2164}
2165
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002166/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2167/// of instructions. Legal values are:
2168/// ror #n 'n' in {0, 8, 16, 24}
2169ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2170parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2171 const AsmToken &Tok = Parser.getTok();
2172 SMLoc S = Tok.getLoc();
2173 if (Tok.isNot(AsmToken::Identifier)) {
2174 Error(S, "rotate operator 'ror' expected");
2175 return MatchOperand_ParseFail;
2176 }
2177 StringRef ShiftName = Tok.getString();
2178 if (ShiftName != "ror" && ShiftName != "ROR") {
2179 Error(S, "rotate operator 'ror' expected");
2180 return MatchOperand_ParseFail;
2181 }
2182 Parser.Lex(); // Eat the operator.
2183
2184 // A '#' and a rotate amount.
2185 if (Parser.getTok().isNot(AsmToken::Hash)) {
2186 Error(Parser.getTok().getLoc(), "'#' expected");
2187 return MatchOperand_ParseFail;
2188 }
2189 Parser.Lex(); // Eat hash token.
2190
2191 const MCExpr *ShiftAmount;
2192 SMLoc E = Parser.getTok().getLoc();
2193 if (getParser().ParseExpression(ShiftAmount)) {
2194 Error(E, "malformed rotate expression");
2195 return MatchOperand_ParseFail;
2196 }
2197 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2198 if (!CE) {
2199 Error(E, "rotate amount must be an immediate");
2200 return MatchOperand_ParseFail;
2201 }
2202
2203 int64_t Val = CE->getValue();
2204 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2205 // normally, zero is represented in asm by omitting the rotate operand
2206 // entirely.
2207 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2208 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2209 return MatchOperand_ParseFail;
2210 }
2211
2212 E = Parser.getTok().getLoc();
2213 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2214
2215 return MatchOperand_Success;
2216}
2217
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002218ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2219parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2220 SMLoc S = Parser.getTok().getLoc();
2221 // The bitfield descriptor is really two operands, the LSB and the width.
2222 if (Parser.getTok().isNot(AsmToken::Hash)) {
2223 Error(Parser.getTok().getLoc(), "'#' expected");
2224 return MatchOperand_ParseFail;
2225 }
2226 Parser.Lex(); // Eat hash token.
2227
2228 const MCExpr *LSBExpr;
2229 SMLoc E = Parser.getTok().getLoc();
2230 if (getParser().ParseExpression(LSBExpr)) {
2231 Error(E, "malformed immediate expression");
2232 return MatchOperand_ParseFail;
2233 }
2234 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2235 if (!CE) {
2236 Error(E, "'lsb' operand must be an immediate");
2237 return MatchOperand_ParseFail;
2238 }
2239
2240 int64_t LSB = CE->getValue();
2241 // The LSB must be in the range [0,31]
2242 if (LSB < 0 || LSB > 31) {
2243 Error(E, "'lsb' operand must be in the range [0,31]");
2244 return MatchOperand_ParseFail;
2245 }
2246 E = Parser.getTok().getLoc();
2247
2248 // Expect another immediate operand.
2249 if (Parser.getTok().isNot(AsmToken::Comma)) {
2250 Error(Parser.getTok().getLoc(), "too few operands");
2251 return MatchOperand_ParseFail;
2252 }
2253 Parser.Lex(); // Eat hash token.
2254 if (Parser.getTok().isNot(AsmToken::Hash)) {
2255 Error(Parser.getTok().getLoc(), "'#' expected");
2256 return MatchOperand_ParseFail;
2257 }
2258 Parser.Lex(); // Eat hash token.
2259
2260 const MCExpr *WidthExpr;
2261 if (getParser().ParseExpression(WidthExpr)) {
2262 Error(E, "malformed immediate expression");
2263 return MatchOperand_ParseFail;
2264 }
2265 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2266 if (!CE) {
2267 Error(E, "'width' operand must be an immediate");
2268 return MatchOperand_ParseFail;
2269 }
2270
2271 int64_t Width = CE->getValue();
2272 // The LSB must be in the range [1,32-lsb]
2273 if (Width < 1 || Width > 32 - LSB) {
2274 Error(E, "'width' operand must be in the range [1,32-lsb]");
2275 return MatchOperand_ParseFail;
2276 }
2277 E = Parser.getTok().getLoc();
2278
2279 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2280
2281 return MatchOperand_Success;
2282}
2283
Jim Grosbach7ce05792011-08-03 23:50:40 +00002284ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2285parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2286 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002287 // postidx_reg := '+' register {, shift}
2288 // | '-' register {, shift}
2289 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002290
2291 // This method must return MatchOperand_NoMatch without consuming any tokens
2292 // in the case where there is no match, as other alternatives take other
2293 // parse methods.
2294 AsmToken Tok = Parser.getTok();
2295 SMLoc S = Tok.getLoc();
2296 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002297 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002298 int Reg = -1;
2299 if (Tok.is(AsmToken::Plus)) {
2300 Parser.Lex(); // Eat the '+' token.
2301 haveEaten = true;
2302 } else if (Tok.is(AsmToken::Minus)) {
2303 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002304 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002305 haveEaten = true;
2306 }
2307 if (Parser.getTok().is(AsmToken::Identifier))
2308 Reg = tryParseRegister();
2309 if (Reg == -1) {
2310 if (!haveEaten)
2311 return MatchOperand_NoMatch;
2312 Error(Parser.getTok().getLoc(), "register expected");
2313 return MatchOperand_ParseFail;
2314 }
2315 SMLoc E = Parser.getTok().getLoc();
2316
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002317 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2318 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002319 if (Parser.getTok().is(AsmToken::Comma)) {
2320 Parser.Lex(); // Eat the ','.
2321 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2322 return MatchOperand_ParseFail;
2323 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002324
2325 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2326 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002327
2328 return MatchOperand_Success;
2329}
2330
Jim Grosbach251bf252011-08-10 21:56:18 +00002331ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2332parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2333 // Check for a post-index addressing register operand. Specifically:
2334 // am3offset := '+' register
2335 // | '-' register
2336 // | register
2337 // | # imm
2338 // | # + imm
2339 // | # - imm
2340
2341 // This method must return MatchOperand_NoMatch without consuming any tokens
2342 // in the case where there is no match, as other alternatives take other
2343 // parse methods.
2344 AsmToken Tok = Parser.getTok();
2345 SMLoc S = Tok.getLoc();
2346
2347 // Do immediates first, as we always parse those if we have a '#'.
2348 if (Parser.getTok().is(AsmToken::Hash)) {
2349 Parser.Lex(); // Eat the '#'.
2350 // Explicitly look for a '-', as we need to encode negative zero
2351 // differently.
2352 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2353 const MCExpr *Offset;
2354 if (getParser().ParseExpression(Offset))
2355 return MatchOperand_ParseFail;
2356 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2357 if (!CE) {
2358 Error(S, "constant expression expected");
2359 return MatchOperand_ParseFail;
2360 }
2361 SMLoc E = Tok.getLoc();
2362 // Negative zero is encoded as the flag value INT32_MIN.
2363 int32_t Val = CE->getValue();
2364 if (isNegative && Val == 0)
2365 Val = INT32_MIN;
2366
2367 Operands.push_back(
2368 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2369
2370 return MatchOperand_Success;
2371 }
2372
2373
2374 bool haveEaten = false;
2375 bool isAdd = true;
2376 int Reg = -1;
2377 if (Tok.is(AsmToken::Plus)) {
2378 Parser.Lex(); // Eat the '+' token.
2379 haveEaten = true;
2380 } else if (Tok.is(AsmToken::Minus)) {
2381 Parser.Lex(); // Eat the '-' token.
2382 isAdd = false;
2383 haveEaten = true;
2384 }
2385 if (Parser.getTok().is(AsmToken::Identifier))
2386 Reg = tryParseRegister();
2387 if (Reg == -1) {
2388 if (!haveEaten)
2389 return MatchOperand_NoMatch;
2390 Error(Parser.getTok().getLoc(), "register expected");
2391 return MatchOperand_ParseFail;
2392 }
2393 SMLoc E = Parser.getTok().getLoc();
2394
2395 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2396 0, S, E));
2397
2398 return MatchOperand_Success;
2399}
2400
Jim Grosbach1355cf12011-07-26 17:10:22 +00002401/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002402/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2403/// when they refer multiple MIOperands inside a single one.
2404bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002405cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002406 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2407 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2408
2409 // Create a writeback register dummy placeholder.
2410 Inst.addOperand(MCOperand::CreateImm(0));
2411
Jim Grosbach7ce05792011-08-03 23:50:40 +00002412 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002413 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2414 return true;
2415}
2416
Owen Anderson9ab0f252011-08-26 20:43:14 +00002417/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2418/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2419/// when they refer multiple MIOperands inside a single one.
2420bool ARMAsmParser::
2421cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2422 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2423 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2424
2425 // Create a writeback register dummy placeholder.
2426 Inst.addOperand(MCOperand::CreateImm(0));
2427
2428 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2429 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2430 return true;
2431}
2432
2433
Jim Grosbach548340c2011-08-11 19:22:40 +00002434/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2435/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2436/// when they refer multiple MIOperands inside a single one.
2437bool ARMAsmParser::
2438cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2439 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2440 // Create a writeback register dummy placeholder.
2441 Inst.addOperand(MCOperand::CreateImm(0));
2442 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2443 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2444 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2445 return true;
2446}
2447
Jim Grosbach1355cf12011-07-26 17:10:22 +00002448/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002449/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2450/// when they refer multiple MIOperands inside a single one.
2451bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002452cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002453 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2454 // Create a writeback register dummy placeholder.
2455 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002456 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2457 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2458 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002459 return true;
2460}
2461
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002462/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2463/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2464/// when they refer multiple MIOperands inside a single one.
2465bool ARMAsmParser::
2466cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2467 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2468 // Create a writeback register dummy placeholder.
2469 Inst.addOperand(MCOperand::CreateImm(0));
2470 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2471 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2472 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2473 return true;
2474}
2475
Jim Grosbach7ce05792011-08-03 23:50:40 +00002476/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2477/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2478/// when they refer multiple MIOperands inside a single one.
2479bool ARMAsmParser::
2480cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2481 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2482 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002483 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002484 // Create a writeback register dummy placeholder.
2485 Inst.addOperand(MCOperand::CreateImm(0));
2486 // addr
2487 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2488 // offset
2489 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2490 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002491 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2492 return true;
2493}
2494
Jim Grosbach7ce05792011-08-03 23:50:40 +00002495/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002496/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2497/// when they refer multiple MIOperands inside a single one.
2498bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002499cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2500 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2501 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002502 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002503 // Create a writeback register dummy placeholder.
2504 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002505 // addr
2506 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2507 // offset
2508 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2509 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002510 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2511 return true;
2512}
2513
Jim Grosbach7ce05792011-08-03 23:50:40 +00002514/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002515/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2516/// when they refer multiple MIOperands inside a single one.
2517bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002518cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2519 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002520 // Create a writeback register dummy placeholder.
2521 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002522 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002523 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002524 // addr
2525 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2526 // offset
2527 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2528 // pred
2529 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2530 return true;
2531}
2532
2533/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2534/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2535/// when they refer multiple MIOperands inside a single one.
2536bool ARMAsmParser::
2537cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2538 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2539 // Create a writeback register dummy placeholder.
2540 Inst.addOperand(MCOperand::CreateImm(0));
2541 // Rt
2542 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2543 // addr
2544 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2545 // offset
2546 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2547 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002548 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2549 return true;
2550}
2551
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002552/// cvtLdrdPre - Convert parsed operands to MCInst.
2553/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2554/// when they refer multiple MIOperands inside a single one.
2555bool ARMAsmParser::
2556cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2557 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2558 // Rt, Rt2
2559 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2560 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2561 // Create a writeback register dummy placeholder.
2562 Inst.addOperand(MCOperand::CreateImm(0));
2563 // addr
2564 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2565 // pred
2566 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2567 return true;
2568}
2569
Jim Grosbach14605d12011-08-11 20:28:23 +00002570/// cvtStrdPre - Convert parsed operands to MCInst.
2571/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2572/// when they refer multiple MIOperands inside a single one.
2573bool ARMAsmParser::
2574cvtStrdPre(MCInst &Inst, unsigned Opcode,
2575 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2576 // Create a writeback register dummy placeholder.
2577 Inst.addOperand(MCOperand::CreateImm(0));
2578 // Rt, Rt2
2579 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2580 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2581 // addr
2582 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2583 // pred
2584 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2585 return true;
2586}
2587
Jim Grosbach623a4542011-08-10 22:42:16 +00002588/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2589/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2590/// when they refer multiple MIOperands inside a single one.
2591bool ARMAsmParser::
2592cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2593 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2594 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2595 // Create a writeback register dummy placeholder.
2596 Inst.addOperand(MCOperand::CreateImm(0));
2597 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2598 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2599 return true;
2600}
2601
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002602/// cvtThumbMultiple- Convert parsed operands to MCInst.
2603/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2604/// when they refer multiple MIOperands inside a single one.
2605bool ARMAsmParser::
2606cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2607 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2608 // The second source operand must be the same register as the destination
2609 // operand.
2610 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002611 (((ARMOperand*)Operands[3])->getReg() !=
2612 ((ARMOperand*)Operands[5])->getReg()) &&
2613 (((ARMOperand*)Operands[3])->getReg() !=
2614 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002615 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002616 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002617 return false;
2618 }
2619 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2620 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2621 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002622 // If we have a three-operand form, use that, else the second source operand
2623 // is just the destination operand again.
2624 if (Operands.size() == 6)
2625 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2626 else
2627 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002628 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2629
2630 return true;
2631}
Jim Grosbach623a4542011-08-10 22:42:16 +00002632
Bill Wendlinge7176102010-11-06 22:36:58 +00002633/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002634/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002635bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002636parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002637 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002638 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002639 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002640 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002641 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002642
Sean Callanan18b83232010-01-19 21:44:56 +00002643 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002644 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002645 if (BaseRegNum == -1)
2646 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002647
Daniel Dunbar05710932011-01-18 05:34:17 +00002648 // The next token must either be a comma or a closing bracket.
2649 const AsmToken &Tok = Parser.getTok();
2650 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002651 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002652
Jim Grosbach7ce05792011-08-03 23:50:40 +00002653 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002654 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002655 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002656
Jim Grosbach7ce05792011-08-03 23:50:40 +00002657 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2658 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002659
Jim Grosbach7ce05792011-08-03 23:50:40 +00002660 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002661 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002662
Jim Grosbach7ce05792011-08-03 23:50:40 +00002663 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2664 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002665
Jim Grosbach7ce05792011-08-03 23:50:40 +00002666 // If we have a '#' it's an immediate offset, else assume it's a register
2667 // offset.
2668 if (Parser.getTok().is(AsmToken::Hash)) {
2669 Parser.Lex(); // Eat the '#'.
2670 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002671
Owen Anderson0da10cf2011-08-29 19:36:44 +00002672 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002673 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002674 if (getParser().ParseExpression(Offset))
2675 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002676
2677 // The expression has to be a constant. Memory references with relocations
2678 // don't come through here, as they use the <label> forms of the relevant
2679 // instructions.
2680 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2681 if (!CE)
2682 return Error (E, "constant expression expected");
2683
Owen Anderson0da10cf2011-08-29 19:36:44 +00002684 // If the constant was #-0, represent it as INT32_MIN.
2685 int32_t Val = CE->getValue();
2686 if (isNegative && Val == 0)
2687 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2688
Jim Grosbach7ce05792011-08-03 23:50:40 +00002689 // Now we should have the closing ']'
2690 E = Parser.getTok().getLoc();
2691 if (Parser.getTok().isNot(AsmToken::RBrac))
2692 return Error(E, "']' expected");
2693 Parser.Lex(); // Eat right bracket token.
2694
2695 // Don't worry about range checking the value here. That's handled by
2696 // the is*() predicates.
2697 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2698 ARM_AM::no_shift, 0, false, S,E));
2699
2700 // If there's a pre-indexing writeback marker, '!', just add it as a token
2701 // operand.
2702 if (Parser.getTok().is(AsmToken::Exclaim)) {
2703 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2704 Parser.Lex(); // Eat the '!'.
2705 }
2706
2707 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002708 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002709
2710 // The register offset is optionally preceded by a '+' or '-'
2711 bool isNegative = false;
2712 if (Parser.getTok().is(AsmToken::Minus)) {
2713 isNegative = true;
2714 Parser.Lex(); // Eat the '-'.
2715 } else if (Parser.getTok().is(AsmToken::Plus)) {
2716 // Nothing to do.
2717 Parser.Lex(); // Eat the '+'.
2718 }
2719
2720 E = Parser.getTok().getLoc();
2721 int OffsetRegNum = tryParseRegister();
2722 if (OffsetRegNum == -1)
2723 return Error(E, "register expected");
2724
2725 // If there's a shift operator, handle it.
2726 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002727 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002728 if (Parser.getTok().is(AsmToken::Comma)) {
2729 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002730 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002731 return true;
2732 }
2733
2734 // Now we should have the closing ']'
2735 E = Parser.getTok().getLoc();
2736 if (Parser.getTok().isNot(AsmToken::RBrac))
2737 return Error(E, "']' expected");
2738 Parser.Lex(); // Eat right bracket token.
2739
2740 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002741 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002742 S, E));
2743
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002744 // If there's a pre-indexing writeback marker, '!', just add it as a token
2745 // operand.
2746 if (Parser.getTok().is(AsmToken::Exclaim)) {
2747 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2748 Parser.Lex(); // Eat the '!'.
2749 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002750
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002751 return false;
2752}
2753
Jim Grosbach7ce05792011-08-03 23:50:40 +00002754/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002755/// ( lsl | lsr | asr | ror ) , # shift_amount
2756/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002757/// return true if it parses a shift otherwise it returns false.
2758bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2759 unsigned &Amount) {
2760 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002761 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002762 if (Tok.isNot(AsmToken::Identifier))
2763 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002764 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002765 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002766 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002767 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002768 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002769 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002770 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002771 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002772 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002773 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002774 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002775 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002776 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002777 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002778
Jim Grosbach7ce05792011-08-03 23:50:40 +00002779 // rrx stands alone.
2780 Amount = 0;
2781 if (St != ARM_AM::rrx) {
2782 Loc = Parser.getTok().getLoc();
2783 // A '#' and a shift amount.
2784 const AsmToken &HashTok = Parser.getTok();
2785 if (HashTok.isNot(AsmToken::Hash))
2786 return Error(HashTok.getLoc(), "'#' expected");
2787 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002788
Jim Grosbach7ce05792011-08-03 23:50:40 +00002789 const MCExpr *Expr;
2790 if (getParser().ParseExpression(Expr))
2791 return true;
2792 // Range check the immediate.
2793 // lsl, ror: 0 <= imm <= 31
2794 // lsr, asr: 0 <= imm <= 32
2795 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2796 if (!CE)
2797 return Error(Loc, "shift amount must be an immediate");
2798 int64_t Imm = CE->getValue();
2799 if (Imm < 0 ||
2800 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2801 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2802 return Error(Loc, "immediate shift value out of range");
2803 Amount = Imm;
2804 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002805
2806 return false;
2807}
2808
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002809/// Parse a arm instruction operand. For now this parses the operand regardless
2810/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002811bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002812 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002813 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002814
2815 // Check if the current operand has a custom associated parser, if so, try to
2816 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002817 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2818 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002819 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002820 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2821 // there was a match, but an error occurred, in which case, just return that
2822 // the operand parsing failed.
2823 if (ResTy == MatchOperand_ParseFail)
2824 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002825
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002826 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002827 default:
2828 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002829 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002830 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002831 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002832 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002833 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002834 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002835 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002836 else if (Res == -1) // irrecoverable error
2837 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002838
2839 // Fall though for the Identifier case that is not a register or a
2840 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002841 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002842 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2843 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002844 // This was not a register so parse other operands that start with an
2845 // identifier (like labels) as expressions and create them as immediates.
2846 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002847 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002848 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002849 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002850 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002851 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2852 return false;
2853 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002854 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002855 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002856 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002857 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002858 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002859 // #42 -> immediate.
2860 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002861 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002862 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002863 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002864 const MCExpr *ImmVal;
2865 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002866 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2868 if (!CE) {
2869 Error(S, "constant expression expected");
2870 return MatchOperand_ParseFail;
2871 }
2872 int32_t Val = CE->getValue();
2873 if (isNegative && Val == 0)
2874 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002875 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002876 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2877 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002878 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002879 case AsmToken::Colon: {
2880 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002881 // FIXME: Check it's an expression prefix,
2882 // e.g. (FOO - :lower16:BAR) isn't legal.
2883 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002884 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002885 return true;
2886
Evan Cheng75972122011-01-13 07:58:56 +00002887 const MCExpr *SubExprVal;
2888 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002889 return true;
2890
Evan Cheng75972122011-01-13 07:58:56 +00002891 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2892 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002893 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002894 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002895 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002896 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002897 }
2898}
2899
Jim Grosbach1355cf12011-07-26 17:10:22 +00002900// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002901// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002902bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002903 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002904
2905 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002906 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002907 Parser.Lex(); // Eat ':'
2908
2909 if (getLexer().isNot(AsmToken::Identifier)) {
2910 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2911 return true;
2912 }
2913
2914 StringRef IDVal = Parser.getTok().getIdentifier();
2915 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002916 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002917 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002918 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002919 } else {
2920 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2921 return true;
2922 }
2923 Parser.Lex();
2924
2925 if (getLexer().isNot(AsmToken::Colon)) {
2926 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2927 return true;
2928 }
2929 Parser.Lex(); // Eat the last ':'
2930 return false;
2931}
2932
2933const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002934ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002935 MCSymbolRefExpr::VariantKind Variant) {
2936 // Recurse over the given expression, rebuilding it to apply the given variant
2937 // to the leftmost symbol.
2938 if (Variant == MCSymbolRefExpr::VK_None)
2939 return E;
2940
2941 switch (E->getKind()) {
2942 case MCExpr::Target:
2943 llvm_unreachable("Can't handle target expr yet");
2944 case MCExpr::Constant:
2945 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2946
2947 case MCExpr::SymbolRef: {
2948 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2949
2950 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2951 return 0;
2952
2953 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2954 }
2955
2956 case MCExpr::Unary:
2957 llvm_unreachable("Can't handle unary expressions yet");
2958
2959 case MCExpr::Binary: {
2960 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002961 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002962 const MCExpr *RHS = BE->getRHS();
2963 if (!LHS)
2964 return 0;
2965
2966 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2967 }
2968 }
2969
2970 assert(0 && "Invalid expression kind!");
2971 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002972}
2973
Daniel Dunbar352e1482011-01-11 15:59:50 +00002974/// \brief Given a mnemonic, split out possible predication code and carry
2975/// setting letters to form a canonical mnemonic and flags.
2976//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002977// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00002978// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002979StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002980 unsigned &PredicationCode,
2981 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00002982 unsigned &ProcessorIMod,
2983 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002984 PredicationCode = ARMCC::AL;
2985 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002986 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002987
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002988 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002989 //
2990 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002991 if ((Mnemonic == "movs" && isThumb()) ||
2992 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2993 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2994 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2995 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2996 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2997 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2998 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002999 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00003000
Jim Grosbach3f00e312011-07-11 17:09:57 +00003001 // First, split out any predication code. Ignore mnemonics we know aren't
3002 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00003003 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00003004 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00003005 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00003006 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00003007 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
3008 .Case("eq", ARMCC::EQ)
3009 .Case("ne", ARMCC::NE)
3010 .Case("hs", ARMCC::HS)
3011 .Case("cs", ARMCC::HS)
3012 .Case("lo", ARMCC::LO)
3013 .Case("cc", ARMCC::LO)
3014 .Case("mi", ARMCC::MI)
3015 .Case("pl", ARMCC::PL)
3016 .Case("vs", ARMCC::VS)
3017 .Case("vc", ARMCC::VC)
3018 .Case("hi", ARMCC::HI)
3019 .Case("ls", ARMCC::LS)
3020 .Case("ge", ARMCC::GE)
3021 .Case("lt", ARMCC::LT)
3022 .Case("gt", ARMCC::GT)
3023 .Case("le", ARMCC::LE)
3024 .Case("al", ARMCC::AL)
3025 .Default(~0U);
3026 if (CC != ~0U) {
3027 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
3028 PredicationCode = CC;
3029 }
Bill Wendling52925b62010-10-29 23:50:21 +00003030 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003031
Daniel Dunbar352e1482011-01-11 15:59:50 +00003032 // Next, determine if we have a carry setting bit. We explicitly ignore all
3033 // the instructions we know end in 's'.
3034 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00003035 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003036 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
3037 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
3038 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00003039 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
3040 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003041 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
3042 CarrySetting = true;
3043 }
3044
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003045 // The "cps" instruction can have a interrupt mode operand which is glued into
3046 // the mnemonic. Check if this is the case, split it and parse the imod op
3047 if (Mnemonic.startswith("cps")) {
3048 // Split out any imod code.
3049 unsigned IMod =
3050 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
3051 .Case("ie", ARM_PROC::IE)
3052 .Case("id", ARM_PROC::ID)
3053 .Default(~0U);
3054 if (IMod != ~0U) {
3055 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
3056 ProcessorIMod = IMod;
3057 }
3058 }
3059
Jim Grosbach89df9962011-08-26 21:43:41 +00003060 // The "it" instruction has the condition mask on the end of the mnemonic.
3061 if (Mnemonic.startswith("it")) {
3062 ITMask = Mnemonic.slice(2, Mnemonic.size());
3063 Mnemonic = Mnemonic.slice(0, 2);
3064 }
3065
Daniel Dunbar352e1482011-01-11 15:59:50 +00003066 return Mnemonic;
3067}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003068
3069/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3070/// inclusion of carry set or predication code operands.
3071//
3072// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003073void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003074getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003075 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003076 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3077 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
3078 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
3079 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003080 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003081 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
3082 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00003083 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbachb80ab8e2011-08-31 18:39:39 +00003084 (Mnemonic == "mov" && !isThumb())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003085 CanAcceptCarrySet = true;
3086 } else {
3087 CanAcceptCarrySet = false;
3088 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003089
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003090 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3091 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3092 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3093 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00003094 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
3095 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003096 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003097 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3098 !isThumb()) ||
3099 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3100 !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003101 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003102 CanAcceptPredicationCode = false;
3103 } else {
3104 CanAcceptPredicationCode = true;
3105 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003106
Evan Chengebdeeab2011-07-08 01:53:10 +00003107 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003108 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003109 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003110 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003111}
3112
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003113bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3114 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003115 // FIXME: This is all horribly hacky. We really need a better way to deal
3116 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003117
3118 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3119 // another does not. Specifically, the MOVW instruction does not. So we
3120 // special case it here and remove the defaulted (non-setting) cc_out
3121 // operand if that's the instruction we're trying to match.
3122 //
3123 // We do this as post-processing of the explicit operands rather than just
3124 // conditionally adding the cc_out in the first place because we need
3125 // to check the type of the parsed immediate operand.
3126 if (Mnemonic == "mov" && Operands.size() > 4 &&
3127 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3128 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3129 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3130 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003131
3132 // Register-register 'add' for thumb does not have a cc_out operand
3133 // when there are only two register operands.
3134 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3135 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3136 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3137 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3138 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003139 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003140 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3141 // have to check the immediate range here since Thumb2 has a variant
3142 // that can handle a different range and has a cc_out operand.
Jim Grosbach72f39f82011-08-24 21:22:15 +00003143 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3144 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3145 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3146 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003147 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3148 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3149 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003150 return true;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003151 // For Thumb2, add immediate does not have a cc_out operand for the
3152 // imm0_4096 variant. That's the least-preferred variant when
3153 // selecting via the generic "add" mnemonic, so to know that we
3154 // should remove the cc_out operand, we have to explicitly check that
3155 // it's not one of the other variants. Ugh.
3156 if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 &&
3157 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3158 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3159 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3160 // Nest conditions rather than one big 'if' statement for readability.
3161 //
3162 // If either register is a high reg, it's either one of the SP
3163 // variants (handled above) or a 32-bit encoding, so we just
3164 // check against T3.
3165 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3166 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3167 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3168 return false;
3169 // If both registers are low, we're in an IT block, and the immediate is
3170 // in range, we should use encoding T1 instead, which has a cc_out.
3171 if (inITBlock() &&
3172 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3173 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3174 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3175 return false;
3176
3177 // Otherwise, we use encoding T4, which does not have a cc_out
3178 // operand.
3179 return true;
3180 }
3181
3182
Jim Grosbachf69c8042011-08-24 21:42:27 +00003183 // Register-register 'add/sub' for thumb does not have a cc_out operand
3184 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3185 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3186 // right, this will result in better diagnostics (which operand is off)
3187 // anyway.
3188 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3189 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003190 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3191 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3192 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3193 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003194
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003195 return false;
3196}
3197
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003198/// Parse an arm instruction mnemonic followed by its operands.
3199bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3200 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3201 // Create the leading tokens for the mnemonic, split by '.' characters.
3202 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003203 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003204
Daniel Dunbar352e1482011-01-11 15:59:50 +00003205 // Split out the predication code and carry setting flag from the mnemonic.
3206 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003207 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003208 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003209 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003210 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003211 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003212
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003213 // In Thumb1, only the branch (B) instruction can be predicated.
3214 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3215 Parser.EatToEndOfStatement();
3216 return Error(NameLoc, "conditional execution not supported in Thumb1");
3217 }
3218
Jim Grosbachffa32252011-07-19 19:13:28 +00003219 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3220
Jim Grosbach89df9962011-08-26 21:43:41 +00003221 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3222 // is the mask as it will be for the IT encoding if the conditional
3223 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3224 // where the conditional bit0 is zero, the instruction post-processing
3225 // will adjust the mask accordingly.
3226 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003227 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3228 if (ITMask.size() > 3) {
3229 Parser.EatToEndOfStatement();
3230 return Error(Loc, "too many conditions on IT instruction");
3231 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003232 unsigned Mask = 8;
3233 for (unsigned i = ITMask.size(); i != 0; --i) {
3234 char pos = ITMask[i - 1];
3235 if (pos != 't' && pos != 'e') {
3236 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003237 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003238 }
3239 Mask >>= 1;
3240 if (ITMask[i - 1] == 't')
3241 Mask |= 8;
3242 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003243 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003244 }
3245
Jim Grosbachffa32252011-07-19 19:13:28 +00003246 // FIXME: This is all a pretty gross hack. We should automatically handle
3247 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003248
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003249 // Next, add the CCOut and ConditionCode operands, if needed.
3250 //
3251 // For mnemonics which can ever incorporate a carry setting bit or predication
3252 // code, our matching model involves us always generating CCOut and
3253 // ConditionCode operands to match the mnemonic "as written" and then we let
3254 // the matcher deal with finding the right instruction or generating an
3255 // appropriate error.
3256 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003257 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003258
Jim Grosbach33c16a22011-07-14 22:04:21 +00003259 // If we had a carry-set on an instruction that can't do that, issue an
3260 // error.
3261 if (!CanAcceptCarrySet && CarrySetting) {
3262 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003263 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003264 "' can not set flags, but 's' suffix specified");
3265 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003266 // If we had a predication code on an instruction that can't do that, issue an
3267 // error.
3268 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3269 Parser.EatToEndOfStatement();
3270 return Error(NameLoc, "instruction '" + Mnemonic +
3271 "' is not predicable, but condition code specified");
3272 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003273
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003274 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003275 if (CanAcceptCarrySet) {
3276 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003277 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003278 Loc));
3279 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003280
3281 // Add the predication code operand, if necessary.
3282 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003283 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3284 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003285 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003286 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003287 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003288
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003289 // Add the processor imod operand, if necessary.
3290 if (ProcessorIMod) {
3291 Operands.push_back(ARMOperand::CreateImm(
3292 MCConstantExpr::Create(ProcessorIMod, getContext()),
3293 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003294 }
3295
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003296 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003297 while (Next != StringRef::npos) {
3298 Start = Next;
3299 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003300 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003301
Jim Grosbach4d23e992011-08-24 22:19:48 +00003302 // For now, we're only parsing Thumb1 (for the most part), so
3303 // just ignore ".n" qualifiers. We'll use them to restrict
3304 // matching when we do Thumb2.
Jim Grosbach81d2e392011-09-07 16:06:04 +00003305 if (ExtraToken != ".n") {
3306 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
3307 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
3308 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00003309 }
3310
3311 // Read the remaining operands.
3312 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003313 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003314 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003315 Parser.EatToEndOfStatement();
3316 return true;
3317 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003318
3319 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003320 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003321
3322 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003323 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003324 Parser.EatToEndOfStatement();
3325 return true;
3326 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003327 }
3328 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003329
Chris Lattnercbf8a982010-09-11 16:18:25 +00003330 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3331 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003332 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003333 }
Bill Wendling146018f2010-11-06 21:42:12 +00003334
Chris Lattner34e53142010-09-08 05:10:46 +00003335 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003336
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003337 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3338 // do and don't have a cc_out optional-def operand. With some spot-checks
3339 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003340 // parse and adjust accordingly before actually matching. We shouldn't ever
3341 // try to remove a cc_out operand that was explicitly set on the the
3342 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3343 // table driven matcher doesn't fit well with the ARM instruction set.
3344 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003345 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3346 Operands.erase(Operands.begin() + 1);
3347 delete Op;
3348 }
3349
Jim Grosbachcf121c32011-07-28 21:57:55 +00003350 // ARM mode 'blx' need special handling, as the register operand version
3351 // is predicable, but the label operand version is not. So, we can't rely
3352 // on the Mnemonic based checking to correctly figure out when to put
3353 // a CondCode operand in the list. If we're trying to match the label
3354 // version, remove the CondCode operand here.
3355 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3356 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3357 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3358 Operands.erase(Operands.begin() + 1);
3359 delete Op;
3360 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003361
3362 // The vector-compare-to-zero instructions have a literal token "#0" at
3363 // the end that comes to here as an immediate operand. Convert it to a
3364 // token to play nicely with the matcher.
3365 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3366 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3367 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3368 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3369 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3370 if (CE && CE->getValue() == 0) {
3371 Operands.erase(Operands.begin() + 5);
3372 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3373 delete Op;
3374 }
3375 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003376 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3377 // end. Convert it to a token here.
3378 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3379 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3380 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3381 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3382 if (CE && CE->getValue() == 0) {
3383 Operands.erase(Operands.begin() + 5);
3384 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3385 delete Op;
3386 }
3387 }
3388
Chris Lattner98986712010-01-14 22:21:20 +00003389 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003390}
3391
Jim Grosbach189610f2011-07-26 18:25:39 +00003392// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003393
3394// return 'true' if register list contains non-low GPR registers,
3395// 'false' otherwise. If Reg is in the register list or is HiReg, set
3396// 'containsReg' to true.
3397static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3398 unsigned HiReg, bool &containsReg) {
3399 containsReg = false;
3400 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3401 unsigned OpReg = Inst.getOperand(i).getReg();
3402 if (OpReg == Reg)
3403 containsReg = true;
3404 // Anything other than a low register isn't legal here.
3405 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3406 return true;
3407 }
3408 return false;
3409}
3410
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003411// Check if the specified regisgter is in the register list of the inst,
3412// starting at the indicated operand number.
3413static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
3414 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3415 unsigned OpReg = Inst.getOperand(i).getReg();
3416 if (OpReg == Reg)
3417 return true;
3418 }
3419 return false;
3420}
3421
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003422// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3423// the ARMInsts array) instead. Getting that here requires awkward
3424// API changes, though. Better way?
3425namespace llvm {
3426extern MCInstrDesc ARMInsts[];
3427}
3428static MCInstrDesc &getInstDesc(unsigned Opcode) {
3429 return ARMInsts[Opcode];
3430}
3431
Jim Grosbach189610f2011-07-26 18:25:39 +00003432// FIXME: We would really like to be able to tablegen'erate this.
3433bool ARMAsmParser::
3434validateInstruction(MCInst &Inst,
3435 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003436 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3437 SMLoc Loc = Operands[0]->getStartLoc();
3438 // Check the IT block state first.
3439 if (inITBlock()) {
3440 unsigned bit = 1;
3441 if (ITState.FirstCond)
3442 ITState.FirstCond = false;
3443 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003444 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003445 // The instruction must be predicable.
3446 if (!MCID.isPredicable())
3447 return Error(Loc, "instructions in IT block must be predicable");
3448 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3449 unsigned ITCond = bit ? ITState.Cond :
3450 ARMCC::getOppositeCondition(ITState.Cond);
3451 if (Cond != ITCond) {
3452 // Find the condition code Operand to get its SMLoc information.
3453 SMLoc CondLoc;
3454 for (unsigned i = 1; i < Operands.size(); ++i)
3455 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3456 CondLoc = Operands[i]->getStartLoc();
3457 return Error(CondLoc, "incorrect condition in IT block; got '" +
3458 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3459 "', but expected '" +
3460 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3461 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003462 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003463 } else if (isThumbTwo() && MCID.isPredicable() &&
3464 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson7f17b5a2011-09-01 17:47:45 +00003465 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
3466 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003467 return Error(Loc, "predicated instructions must be in IT block");
3468
Jim Grosbach189610f2011-07-26 18:25:39 +00003469 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003470 case ARM::LDRD:
3471 case ARM::LDRD_PRE:
3472 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003473 case ARM::LDREXD: {
3474 // Rt2 must be Rt + 1.
3475 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3476 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3477 if (Rt2 != Rt + 1)
3478 return Error(Operands[3]->getStartLoc(),
3479 "destination operands must be sequential");
3480 return false;
3481 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003482 case ARM::STRD: {
3483 // Rt2 must be Rt + 1.
3484 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3485 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3486 if (Rt2 != Rt + 1)
3487 return Error(Operands[3]->getStartLoc(),
3488 "source operands must be sequential");
3489 return false;
3490 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003491 case ARM::STRD_PRE:
3492 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003493 case ARM::STREXD: {
3494 // Rt2 must be Rt + 1.
3495 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3496 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3497 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003498 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003499 "source operands must be sequential");
3500 return false;
3501 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003502 case ARM::SBFX:
3503 case ARM::UBFX: {
3504 // width must be in range [1, 32-lsb]
3505 unsigned lsb = Inst.getOperand(2).getImm();
3506 unsigned widthm1 = Inst.getOperand(3).getImm();
3507 if (widthm1 >= 32 - lsb)
3508 return Error(Operands[5]->getStartLoc(),
3509 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003510 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003511 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003512 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003513 // If we're parsing Thumb2, the .w variant is available and handles
3514 // most cases that are normally illegal for a Thumb1 LDM
3515 // instruction. We'll make the transformation in processInstruction()
3516 // if necessary.
3517 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003518 // Thumb LDM instructions are writeback iff the base register is not
3519 // in the register list.
3520 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003521 bool hasWritebackToken =
3522 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3523 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003524 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003525 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00003526 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3527 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003528 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003529 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003530 return Error(Operands[2]->getStartLoc(),
3531 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003532 // If we should not have writeback, there must not be a '!'. This is
3533 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003534 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003535 return Error(Operands[3]->getStartLoc(),
3536 "writeback operator '!' not allowed when base register "
3537 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003538
3539 break;
3540 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003541 case ARM::t2LDMIA_UPD: {
3542 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
3543 return Error(Operands[4]->getStartLoc(),
3544 "writeback operator '!' not allowed when base register "
3545 "in register list");
3546 break;
3547 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003548 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003549 bool listContainsBase;
3550 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3551 return Error(Operands[2]->getStartLoc(),
3552 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003553 break;
3554 }
3555 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003556 bool listContainsBase;
3557 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3558 return Error(Operands[2]->getStartLoc(),
3559 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003560 break;
3561 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003562 case ARM::tSTMIA_UPD: {
3563 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003564 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003565 return Error(Operands[4]->getStartLoc(),
3566 "registers must be in range r0-r7");
3567 break;
3568 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003569 }
3570
3571 return false;
3572}
3573
Jim Grosbachf8fce712011-08-11 17:35:48 +00003574void ARMAsmParser::
3575processInstruction(MCInst &Inst,
3576 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3577 switch (Inst.getOpcode()) {
3578 case ARM::LDMIA_UPD:
3579 // If this is a load of a single register via a 'pop', then we should use
3580 // a post-indexed LDR instruction instead, per the ARM ARM.
3581 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3582 Inst.getNumOperands() == 5) {
3583 MCInst TmpInst;
3584 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3585 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3586 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3587 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3588 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3589 TmpInst.addOperand(MCOperand::CreateImm(4));
3590 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3591 TmpInst.addOperand(Inst.getOperand(3));
3592 Inst = TmpInst;
3593 }
3594 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003595 case ARM::STMDB_UPD:
3596 // If this is a store of a single register via a 'push', then we should use
3597 // a pre-indexed STR instruction instead, per the ARM ARM.
3598 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3599 Inst.getNumOperands() == 5) {
3600 MCInst TmpInst;
3601 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3602 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3603 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3604 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3605 TmpInst.addOperand(MCOperand::CreateImm(-4));
3606 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3607 TmpInst.addOperand(Inst.getOperand(3));
3608 Inst = TmpInst;
3609 }
3610 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003611 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003612 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3613 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3614 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3615 // to encoding T1 if <Rd> is omitted."
3616 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003617 Inst.setOpcode(ARM::tADDi3);
3618 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003619 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003620 // If the conditional is AL or we're in an IT block, we really want t2B.
3621 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003622 Inst.setOpcode(ARM::t2B);
3623 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003624 case ARM::tBcc:
3625 // If the conditional is AL, we really want tB.
3626 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3627 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003628 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003629 case ARM::tLDMIA: {
3630 // If the register list contains any high registers, or if the writeback
3631 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
3632 // instead if we're in Thumb2. Otherwise, this should have generated
3633 // an error in validateInstruction().
3634 unsigned Rn = Inst.getOperand(0).getReg();
3635 bool hasWritebackToken =
3636 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3637 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
3638 bool listContainsBase;
3639 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
3640 (!listContainsBase && !hasWritebackToken) ||
3641 (listContainsBase && hasWritebackToken)) {
3642 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3643 assert (isThumbTwo());
3644 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
3645 // If we're switching to the updating version, we need to insert
3646 // the writeback tied operand.
3647 if (hasWritebackToken)
3648 Inst.insert(Inst.begin(),
3649 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
3650 }
3651 break;
3652 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003653 case ARM::t2IT: {
3654 // The mask bits for all but the first condition are represented as
3655 // the low bit of the condition code value implies 't'. We currently
3656 // always have 1 implies 't', so XOR toggle the bits if the low bit
3657 // of the condition code is zero. The encoding also expects the low
3658 // bit of the condition to be encoded as bit 4 of the mask operand,
3659 // so mask that in if needed
3660 MCOperand &MO = Inst.getOperand(1);
3661 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003662 unsigned OrigMask = Mask;
3663 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003664 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003665 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3666 for (unsigned i = 3; i != TZ; --i)
3667 Mask ^= 1 << i;
3668 } else
3669 Mask |= 0x10;
3670 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003671
3672 // Set up the IT block state according to the IT instruction we just
3673 // matched.
3674 assert(!inITBlock() && "nested IT blocks?!");
3675 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3676 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3677 ITState.CurPosition = 0;
3678 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003679 break;
3680 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003681 }
3682}
3683
Jim Grosbach47a0d522011-08-16 20:45:50 +00003684unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3685 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3686 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003687 unsigned Opc = Inst.getOpcode();
3688 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003689 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3690 assert(MCID.hasOptionalDef() &&
3691 "optionally flag setting instruction missing optional def operand");
3692 assert(MCID.NumOperands == Inst.getNumOperands() &&
3693 "operand count mismatch!");
3694 // Find the optional-def operand (cc_out).
3695 unsigned OpNo;
3696 for (OpNo = 0;
3697 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3698 ++OpNo)
3699 ;
3700 // If we're parsing Thumb1, reject it completely.
3701 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3702 return Match_MnemonicFail;
3703 // If we're parsing Thumb2, which form is legal depends on whether we're
3704 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003705 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3706 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003707 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003708 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3709 inITBlock())
3710 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003711 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003712 // Some high-register supporting Thumb1 encodings only allow both registers
3713 // to be from r0-r7 when in Thumb2.
3714 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3715 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3716 isARMLowRegister(Inst.getOperand(2).getReg()))
3717 return Match_RequiresThumb2;
3718 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003719 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003720 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3721 isARMLowRegister(Inst.getOperand(1).getReg()))
3722 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003723 return Match_Success;
3724}
3725
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003726bool ARMAsmParser::
3727MatchAndEmitInstruction(SMLoc IDLoc,
3728 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3729 MCStreamer &Out) {
3730 MCInst Inst;
3731 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003732 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003733 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003734 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003735 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003736 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003737 // Context sensitive operand constraints aren't handled by the matcher,
3738 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00003739 if (validateInstruction(Inst, Operands)) {
3740 // Still progress the IT block, otherwise one wrong condition causes
3741 // nasty cascading errors.
3742 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00003743 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00003744 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003745
Jim Grosbachf8fce712011-08-11 17:35:48 +00003746 // Some instructions need post-processing to, for example, tweak which
3747 // encoding is selected.
3748 processInstruction(Inst, Operands);
3749
Jim Grosbacha1109882011-09-02 23:22:08 +00003750 // Only move forward at the very end so that everything in validate
3751 // and process gets a consistent answer about whether we're in an IT
3752 // block.
3753 forwardITPosition();
3754
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003755 Out.EmitInstruction(Inst);
3756 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003757 case Match_MissingFeature:
3758 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3759 return true;
3760 case Match_InvalidOperand: {
3761 SMLoc ErrorLoc = IDLoc;
3762 if (ErrorInfo != ~0U) {
3763 if (ErrorInfo >= Operands.size())
3764 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003765
Chris Lattnere73d4f82010-10-28 21:41:58 +00003766 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3767 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3768 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003769
Chris Lattnere73d4f82010-10-28 21:41:58 +00003770 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003771 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003772 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003773 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003774 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003775 // The converter function will have already emited a diagnostic.
3776 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003777 case Match_RequiresNotITBlock:
3778 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003779 case Match_RequiresITBlock:
3780 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003781 case Match_RequiresV6:
3782 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3783 case Match_RequiresThumb2:
3784 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003785 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003786
Eric Christopherc223e2b2010-10-29 09:26:59 +00003787 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003788 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003789}
3790
Jim Grosbach1355cf12011-07-26 17:10:22 +00003791/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003792bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3793 StringRef IDVal = DirectiveID.getIdentifier();
3794 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003795 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003796 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003797 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003798 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003799 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003800 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003801 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003802 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003803 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003804 return true;
3805}
3806
Jim Grosbach1355cf12011-07-26 17:10:22 +00003807/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003808/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003809bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003810 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3811 for (;;) {
3812 const MCExpr *Value;
3813 if (getParser().ParseExpression(Value))
3814 return true;
3815
Chris Lattneraaec2052010-01-19 19:46:13 +00003816 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003817
3818 if (getLexer().is(AsmToken::EndOfStatement))
3819 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003820
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003821 // FIXME: Improve diagnostic.
3822 if (getLexer().isNot(AsmToken::Comma))
3823 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003824 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003825 }
3826 }
3827
Sean Callananb9a25b72010-01-19 20:27:46 +00003828 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003829 return false;
3830}
3831
Jim Grosbach1355cf12011-07-26 17:10:22 +00003832/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003833/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003834bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003835 if (getLexer().isNot(AsmToken::EndOfStatement))
3836 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003837 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003838
3839 // TODO: set thumb mode
3840 // TODO: tell the MC streamer the mode
3841 // getParser().getStreamer().Emit???();
3842 return false;
3843}
3844
Jim Grosbach1355cf12011-07-26 17:10:22 +00003845/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003846/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003847bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003848 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3849 bool isMachO = MAI.hasSubsectionsViaSymbols();
3850 StringRef Name;
3851
3852 // Darwin asm has function name after .thumb_func direction
3853 // ELF doesn't
3854 if (isMachO) {
3855 const AsmToken &Tok = Parser.getTok();
3856 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3857 return Error(L, "unexpected token in .thumb_func directive");
3858 Name = Tok.getString();
3859 Parser.Lex(); // Consume the identifier token.
3860 }
3861
Kevin Enderby515d5092009-10-15 20:48:48 +00003862 if (getLexer().isNot(AsmToken::EndOfStatement))
3863 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003864 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003865
Rafael Espindola64695402011-05-16 16:17:21 +00003866 // FIXME: assuming function name will be the line following .thumb_func
3867 if (!isMachO) {
3868 Name = Parser.getTok().getString();
3869 }
3870
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003871 // Mark symbol as a thumb symbol.
3872 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3873 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003874 return false;
3875}
3876
Jim Grosbach1355cf12011-07-26 17:10:22 +00003877/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003878/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003879bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003880 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003881 if (Tok.isNot(AsmToken::Identifier))
3882 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003883 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003884 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003885 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003886 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003887 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003888 else
3889 return Error(L, "unrecognized syntax mode in .syntax directive");
3890
3891 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003892 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003893 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003894
3895 // TODO tell the MC streamer the mode
3896 // getParser().getStreamer().Emit???();
3897 return false;
3898}
3899
Jim Grosbach1355cf12011-07-26 17:10:22 +00003900/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003901/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003902bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003903 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003904 if (Tok.isNot(AsmToken::Integer))
3905 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003906 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003907 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003908 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003909 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003910 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003911 else
3912 return Error(L, "invalid operand to .code directive");
3913
3914 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003915 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003916 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003917
Evan Cheng32869202011-07-08 22:36:29 +00003918 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00003919 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00003920 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00003921 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00003922 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00003923 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00003924 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00003925 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00003926 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003927
Kevin Enderby515d5092009-10-15 20:48:48 +00003928 return false;
3929}
3930
Sean Callanan90b70972010-04-07 20:29:34 +00003931extern "C" void LLVMInitializeARMAsmLexer();
3932
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003933/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003934extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003935 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3936 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003937 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003938}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003939
Chris Lattner0692ee62010-09-06 19:11:01 +00003940#define GET_REGISTER_MATCHER
3941#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003942#include "ARMGenAsmMatcher.inc"