blob: 80bdbd0b1cfa6e0661f62a658e6c7e50ff90b9e4 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86CallingConv.td - Calling Conventions X86 32/64 ---*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This describes the calling conventions for the X86-32 and X86-64
11// architectures.
12//
13//===----------------------------------------------------------------------===//
14
15/// CCIfSubtarget - Match if the current subtarget has a feature F.
16class CCIfSubtarget<string F, CCAction A>
17 : CCIf<!strconcat("State.getTarget().getSubtarget<X86Subtarget>().", F), A>;
18
19//===----------------------------------------------------------------------===//
20// Return Value Calling Conventions
21//===----------------------------------------------------------------------===//
22
23// Return-value conventions common to all X86 CC's.
24def RetCC_X86Common : CallingConv<[
25 // Scalar values are returned in AX first, then DX.
26 CCIfType<[i8] , CCAssignToReg<[AL]>>,
Dan Gohman31af4ff2008-04-09 17:53:38 +000027 CCIfType<[i16], CCAssignToReg<[AX, DX]>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028 CCIfType<[i32], CCAssignToReg<[EAX, EDX]>>,
29 CCIfType<[i64], CCAssignToReg<[RAX, RDX]>>,
30
Mon P Wang07f7d632008-11-20 07:48:19 +000031 // Vector types are returned in XMM0 and XMM1, when they fit. XMMM2 and XMM3
32 // can only be used by ABI non-compliant code. If the target doesn't have XMM
33 // registers, it won't have vector types.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034 CCIfType<[v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
Mon P Wang07f7d632008-11-20 07:48:19 +000035 CCAssignToReg<[XMM0,XMM1,XMM2,XMM3]>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036
37 // MMX vector types are always returned in MM0. If the target doesn't have
38 // MM0, it doesn't support these vector types.
Dale Johannesena585daf2008-06-24 22:01:44 +000039 CCIfType<[v8i8, v4i16, v2i32, v1i64, v2f32], CCAssignToReg<[MM0]>>,
Dale Johannesen19f781d2007-08-06 21:31:06 +000040
41 // Long double types are always returned in ST0 (even with SSE).
Chris Lattner6bac50e2008-03-21 05:57:20 +000042 CCIfType<[f80], CCAssignToReg<[ST0, ST1]>>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043]>;
44
45// X86-32 C return-value convention.
46def RetCC_X86_32_C : CallingConv<[
Dale Johannesenc08a0e22008-09-25 20:47:45 +000047 // The X86-32 calling convention returns FP values in ST0, unless marked
48 // with "inreg" (used here to distinguish one kind of reg from another,
49 // weirdly; this is really the sse-regparm calling convention) in which
50 // case they use XMM0, otherwise it is the same as the common X86 calling
51 // conv.
Edwin Törökaf8e1332009-02-01 18:15:56 +000052 CCIfInReg<CCIfSubtarget<"hasSSE2()",
Dale Johannesenc08a0e22008-09-25 20:47:45 +000053 CCIfType<[f32, f64], CCAssignToReg<[XMM0,XMM1,XMM2]>>>>,
54 CCIfType<[f32,f64], CCAssignToReg<[ST0, ST1]>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 CCDelegateTo<RetCC_X86Common>
56]>;
57
58// X86-32 FastCC return-value convention.
59def RetCC_X86_32_Fast : CallingConv<[
Nate Begeman3d83c3f2007-11-27 19:28:48 +000060 // The X86-32 fastcc returns 1, 2, or 3 FP values in XMM0-2 if the target has
61 // SSE2, otherwise it is the the C calling conventions.
62 // This can happen when a float, 2 x float, or 3 x float vector is split by
63 // target lowering, and is returned in 1-3 sse regs.
64 CCIfType<[f32], CCIfSubtarget<"hasSSE2()", CCAssignToReg<[XMM0,XMM1,XMM2]>>>,
65 CCIfType<[f64], CCIfSubtarget<"hasSSE2()", CCAssignToReg<[XMM0,XMM1,XMM2]>>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 CCDelegateTo<RetCC_X86Common>
67]>;
68
69// X86-64 C return-value convention.
70def RetCC_X86_64_C : CallingConv<[
71 // The X86-64 calling convention always returns FP values in XMM0.
Dan Gohmanbb0c70a2008-04-09 17:54:37 +000072 CCIfType<[f32], CCAssignToReg<[XMM0, XMM1]>>,
73 CCIfType<[f64], CCAssignToReg<[XMM0, XMM1]>>,
Dale Johannesena585daf2008-06-24 22:01:44 +000074
Evan Chenge8db6e02009-02-22 08:05:12 +000075 // MMX vector types are always returned in RAX. This seems to disagree with
76 // ABI documentation but is bug compatible with gcc.
77 CCIfType<[v8i8, v4i16, v2i32, v1i64, v2f32], CCAssignToReg<[RAX]>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 CCDelegateTo<RetCC_X86Common>
79]>;
80
Anton Korobeynikov99bd1882008-03-22 20:37:30 +000081// X86-Win64 C return-value convention.
82def RetCC_X86_Win64_C : CallingConv<[
Anton Korobeynikov734e0822008-03-23 20:32:06 +000083 // The X86-Win64 calling convention always returns __m64 values in RAX.
Anton Korobeynikov99bd1882008-03-22 20:37:30 +000084 CCIfType<[v8i8, v4i16, v2i32, v1i64], CCAssignToReg<[RAX]>>,
85
Anton Korobeynikov0a11b002008-04-28 07:40:07 +000086 // And FP in XMM0 only.
87 CCIfType<[f32], CCAssignToReg<[XMM0]>>,
88 CCIfType<[f64], CCAssignToReg<[XMM0]>>,
89
Anton Korobeynikov734e0822008-03-23 20:32:06 +000090 // Otherwise, everything is the same as 'normal' X86-64 C CC.
Anton Korobeynikov99bd1882008-03-22 20:37:30 +000091 CCDelegateTo<RetCC_X86_64_C>
92]>;
93
94
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095// This is the root return-value convention for the X86-32 backend.
96def RetCC_X86_32 : CallingConv<[
97 // If FastCC, use RetCC_X86_32_Fast.
98 CCIfCC<"CallingConv::Fast", CCDelegateTo<RetCC_X86_32_Fast>>,
99 // Otherwise, use RetCC_X86_32_C.
100 CCDelegateTo<RetCC_X86_32_C>
101]>;
102
103// This is the root return-value convention for the X86-64 backend.
104def RetCC_X86_64 : CallingConv<[
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000105 // Mingw64 and native Win64 use Win64 CC
Anton Korobeynikov06d49b02008-03-22 20:57:27 +0000106 CCIfSubtarget<"isTargetWin64()", CCDelegateTo<RetCC_X86_Win64_C>>,
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000107
108 // Otherwise, drop to normal X86-64 CC
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 CCDelegateTo<RetCC_X86_64_C>
110]>;
111
112// This is the return-value convention used for the entire X86 backend.
113def RetCC_X86 : CallingConv<[
114 CCIfSubtarget<"is64Bit()", CCDelegateTo<RetCC_X86_64>>,
115 CCDelegateTo<RetCC_X86_32>
116]>;
117
118//===----------------------------------------------------------------------===//
119// X86-64 Argument Calling Conventions
120//===----------------------------------------------------------------------===//
121
122def CC_X86_64_C : CallingConv<[
Evan Chengf7e2f7a2008-01-15 03:15:41 +0000123 // Handles byval parameters.
Evan Chengfc149022008-01-15 03:34:58 +0000124 CCIfByVal<CCPassByVal<8, 8>>,
Evan Chengf7e2f7a2008-01-15 03:15:41 +0000125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 // Promote i8/i16 arguments to i32.
127 CCIfType<[i8, i16], CCPromoteToType<i32>>,
Duncan Sands0705eb52008-01-19 16:42:10 +0000128
129 // The 'nest' parameter, if any, is passed in R10.
130 CCIfNest<CCAssignToReg<[R10]>>,
131
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 // The first 6 integer arguments are passed in integer registers.
133 CCIfType<[i32], CCAssignToReg<[EDI, ESI, EDX, ECX, R8D, R9D]>>,
134 CCIfType<[i64], CCAssignToReg<[RDI, RSI, RDX, RCX, R8 , R9 ]>>,
135
136 // The first 8 FP/Vector arguments are passed in XMM registers.
137 CCIfType<[f32, f64, v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
Edwin Törökaf8e1332009-02-01 18:15:56 +0000138 CCIfSubtarget<"hasSSE1()",
139 CCAssignToReg<[XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7]>>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140
Evan Chengf5af6fe2008-04-25 07:56:45 +0000141 // The first 8 MMX (except for v1i64) vector arguments are passed in XMM
142 // registers on Darwin.
Dale Johannesena585daf2008-06-24 22:01:44 +0000143 CCIfType<[v8i8, v4i16, v2i32, v2f32],
Evan Chengf5af6fe2008-04-25 07:56:45 +0000144 CCIfSubtarget<"isTargetDarwin()",
145 CCIfSubtarget<"hasSSE2()",
146 CCAssignToReg<[XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7]>>>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147
Evan Chengf5af6fe2008-04-25 07:56:45 +0000148 // The first 8 v1i64 vector arguments are passed in GPRs on Darwin.
149 CCIfType<[v1i64],
150 CCIfSubtarget<"isTargetDarwin()",
151 CCAssignToReg<[RDI, RSI, RDX, RCX, R8]>>>,
152
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 // Integer/FP values get stored in stack slots that are 8 bytes in size and
154 // 8-byte aligned if there are no more registers to hold them.
155 CCIfType<[i32, i64, f32, f64], CCAssignToStack<8, 8>>,
156
Dale Johannesen471b8182007-11-10 22:07:15 +0000157 // Long doubles get stack slots whose size and alignment depends on the
158 // subtarget.
Duncan Sandsa1d516d2007-11-14 08:29:13 +0000159 CCIfType<[f80], CCAssignToStack<0, 0>>,
Dale Johannesen471b8182007-11-10 22:07:15 +0000160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 // Vectors get 16-byte stack slots that are 16-byte aligned.
Dale Johannesen471b8182007-11-10 22:07:15 +0000162 CCIfType<[v16i8, v8i16, v4i32, v2i64, v4f32, v2f64], CCAssignToStack<16, 16>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163
164 // __m64 vectors get 8-byte stack slots that are 8-byte aligned.
Dale Johannesena585daf2008-06-24 22:01:44 +0000165 CCIfType<[v8i8, v4i16, v2i32, v1i64, v2f32], CCAssignToStack<8, 8>>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166]>;
167
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000168// Calling convention used on Win64
169def CC_X86_Win64_C : CallingConv<[
Anton Korobeynikov734e0822008-03-23 20:32:06 +0000170 // FIXME: Handle byval stuff.
Anton Korobeynikov578c9602008-04-02 05:23:57 +0000171 // FIXME: Handle varargs.
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000172
173 // Promote i8/i16 arguments to i32.
174 CCIfType<[i8, i16], CCPromoteToType<i32>>,
175
Anton Korobeynikov578c9602008-04-02 05:23:57 +0000176 // The 'nest' parameter, if any, is passed in R10.
177 CCIfNest<CCAssignToReg<[R10]>>,
178
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000179 // The first 4 integer arguments are passed in integer registers.
Anton Korobeynikov578c9602008-04-02 05:23:57 +0000180 CCIfType<[i32], CCAssignToRegWithShadow<[ECX , EDX , R8D , R9D ],
181 [XMM0, XMM1, XMM2, XMM3]>>,
182 CCIfType<[i64], CCAssignToRegWithShadow<[RCX , RDX , R8 , R9 ],
183 [XMM0, XMM1, XMM2, XMM3]>>,
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000184
185 // The first 4 FP/Vector arguments are passed in XMM registers.
186 CCIfType<[f32, f64, v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
Anton Korobeynikov578c9602008-04-02 05:23:57 +0000187 CCAssignToRegWithShadow<[XMM0, XMM1, XMM2, XMM3],
188 [RCX , RDX , R8 , R9 ]>>,
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000189
190 // The first 4 MMX vector arguments are passed in GPRs.
Dale Johannesena585daf2008-06-24 22:01:44 +0000191 CCIfType<[v8i8, v4i16, v2i32, v1i64, v2f32],
Anton Korobeynikov578c9602008-04-02 05:23:57 +0000192 CCAssignToRegWithShadow<[RCX , RDX , R8 , R9 ],
193 [XMM0, XMM1, XMM2, XMM3]>>,
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000194
195 // Integer/FP values get stored in stack slots that are 8 bytes in size and
196 // 16-byte aligned if there are no more registers to hold them.
197 CCIfType<[i32, i64, f32, f64], CCAssignToStack<8, 16>>,
198
Anton Korobeynikov5493d2c2008-04-27 22:54:09 +0000199 // Long doubles get stack slots whose size and alignment depends on the
200 // subtarget.
201 CCIfType<[f80], CCAssignToStack<0, 0>>,
202
Anton Korobeynikov99bd1882008-03-22 20:37:30 +0000203 // Vectors get 16-byte stack slots that are 16-byte aligned.
204 CCIfType<[v16i8, v8i16, v4i32, v2i64, v4f32, v2f64], CCAssignToStack<16, 16>>,
205
206 // __m64 vectors get 8-byte stack slots that are 16-byte aligned.
207 CCIfType<[v8i8, v4i16, v2i32, v1i64], CCAssignToStack<8, 16>>
208]>;
209
Arnold Schwaighofer373e8652007-10-12 21:30:57 +0000210// Tail call convention (fast): One register is reserved for target address,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000211// namely R9
212def CC_X86_64_TailCall : CallingConv<[
Evan Chengf7e2f7a2008-01-15 03:15:41 +0000213 // Handles byval parameters.
Evan Chengfc149022008-01-15 03:34:58 +0000214 CCIfByVal<CCPassByVal<8, 8>>,
Evan Chengf7e2f7a2008-01-15 03:15:41 +0000215
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000216 // Promote i8/i16 arguments to i32.
217 CCIfType<[i8, i16], CCPromoteToType<i32>>,
Duncan Sands0705eb52008-01-19 16:42:10 +0000218
219 // The 'nest' parameter, if any, is passed in R10.
220 CCIfNest<CCAssignToReg<[R10]>>,
221
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000222 // The first 6 integer arguments are passed in integer registers.
223 CCIfType<[i32], CCAssignToReg<[EDI, ESI, EDX, ECX, R8D]>>,
224 CCIfType<[i64], CCAssignToReg<[RDI, RSI, RDX, RCX, R8]>>,
225
226 // The first 8 FP/Vector arguments are passed in XMM registers.
227 CCIfType<[f32, f64, v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
Edwin Törökaf8e1332009-02-01 18:15:56 +0000228 CCIfSubtarget<"hasSSE1()",
229 CCAssignToReg<[XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7]>>>,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000230
Evan Chengf5af6fe2008-04-25 07:56:45 +0000231 // The first 8 MMX (except for v1i64) vector arguments are passed in XMM
232 // registers on Darwin.
Dale Johannesena585daf2008-06-24 22:01:44 +0000233 CCIfType<[v8i8, v4i16, v2i32, v2f32],
Evan Chengf5af6fe2008-04-25 07:56:45 +0000234 CCIfSubtarget<"isTargetDarwin()",
235 CCAssignToReg<[XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7]>>>,
236
237 // The first 8 v1i64 vector arguments are passed in GPRs on Darwin.
238 CCIfType<[v1i64],
239 CCIfSubtarget<"isTargetDarwin()",
240 CCAssignToReg<[RDI, RSI, RDX, RCX, R8]>>>,
241
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000242 // Integer/FP values get stored in stack slots that are 8 bytes in size and
243 // 8-byte aligned if there are no more registers to hold them.
244 CCIfType<[i32, i64, f32, f64], CCAssignToStack<8, 8>>,
245
246 // Vectors get 16-byte stack slots that are 16-byte aligned.
247 CCIfType<[v16i8, v8i16, v4i32, v2i64, v4f32, v2f64], CCAssignToStack<16, 16>>,
248
249 // __m64 vectors get 8-byte stack slots that are 8-byte aligned.
250 CCIfType<[v8i8, v4i16, v2i32, v1i64], CCAssignToStack<8, 8>>
251]>;
252
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253
254//===----------------------------------------------------------------------===//
255// X86 C Calling Convention
256//===----------------------------------------------------------------------===//
257
258/// CC_X86_32_Common - In all X86-32 calling conventions, extra integers and FP
259/// values are spilled on the stack, and the first 4 vector values go in XMM
260/// regs.
261def CC_X86_32_Common : CallingConv<[
Evan Chengf7e2f7a2008-01-15 03:15:41 +0000262 // Handles byval parameters.
Evan Chengfc149022008-01-15 03:34:58 +0000263 CCIfByVal<CCPassByVal<4, 4>>,
Evan Chengf7e2f7a2008-01-15 03:15:41 +0000264
Dale Johannesen51552f62008-02-05 20:46:33 +0000265 // The first 3 float or double arguments, if marked 'inreg' and if the call
266 // is not a vararg call and if SSE2 is available, are passed in SSE registers.
Evan Chengf5af6fe2008-04-25 07:56:45 +0000267 CCIfNotVarArg<CCIfInReg<CCIfType<[f32,f64],
268 CCIfSubtarget<"hasSSE2()",
Dale Johannesen51552f62008-02-05 20:46:33 +0000269 CCAssignToReg<[XMM0,XMM1,XMM2]>>>>>,
270
Evan Chengf5af6fe2008-04-25 07:56:45 +0000271 // The first 3 __m64 (except for v1i64) vector arguments are passed in mmx
272 // registers if the call is not a vararg call.
Dale Johannesena585daf2008-06-24 22:01:44 +0000273 CCIfNotVarArg<CCIfType<[v8i8, v4i16, v2i32, v2f32],
Evan Chengf5af6fe2008-04-25 07:56:45 +0000274 CCAssignToReg<[MM0, MM1, MM2]>>>,
275
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 // Integer/Float values get stored in stack slots that are 4 bytes in
277 // size and 4-byte aligned.
278 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
279
280 // Doubles get 8-byte slots that are 4-byte aligned.
281 CCIfType<[f64], CCAssignToStack<8, 4>>,
Dale Johannesen19f781d2007-08-06 21:31:06 +0000282
Duncan Sands7c44f1a2008-01-07 16:36:38 +0000283 // Long doubles get slots whose size depends on the subtarget.
284 CCIfType<[f80], CCAssignToStack<0, 4>>,
Dale Johannesen19f781d2007-08-06 21:31:06 +0000285
Dale Johannesen8fc3d652008-02-22 17:47:28 +0000286 // The first 4 SSE vector arguments are passed in XMM registers.
Evan Cheng335a6aa2008-01-22 23:26:53 +0000287 CCIfNotVarArg<CCIfType<[v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
288 CCAssignToReg<[XMM0, XMM1, XMM2, XMM3]>>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289
Dale Johannesen8fc3d652008-02-22 17:47:28 +0000290 // Other SSE vectors get 16-byte stack slots that are 16-byte aligned.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 CCIfType<[v16i8, v8i16, v4i32, v2i64, v4f32, v2f64], CCAssignToStack<16, 16>>,
292
Dale Johannesen8fc3d652008-02-22 17:47:28 +0000293 // __m64 vectors get 8-byte stack slots that are 4-byte aligned. They are
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 // passed in the parameter area.
Evan Chengf5af6fe2008-04-25 07:56:45 +0000295 CCIfType<[v8i8, v4i16, v2i32, v1i64], CCAssignToStack<8, 4>>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296
297def CC_X86_32_C : CallingConv<[
298 // Promote i8/i16 arguments to i32.
299 CCIfType<[i8, i16], CCPromoteToType<i32>>,
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000300
301 // The 'nest' parameter, if any, is passed in ECX.
302 CCIfNest<CCAssignToReg<[ECX]>>,
303
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 // The first 3 integer arguments, if marked 'inreg' and if the call is not
305 // a vararg call, are passed in integer registers.
306 CCIfNotVarArg<CCIfInReg<CCIfType<[i32], CCAssignToReg<[EAX, EDX, ECX]>>>>,
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000307
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 // Otherwise, same as everything else.
309 CCDelegateTo<CC_X86_32_Common>
310]>;
311
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312def CC_X86_32_FastCall : CallingConv<[
313 // Promote i8/i16 arguments to i32.
314 CCIfType<[i8, i16], CCPromoteToType<i32>>,
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000315
316 // The 'nest' parameter, if any, is passed in EAX.
317 CCIfNest<CCAssignToReg<[EAX]>>,
318
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 // The first 2 integer arguments are passed in ECX/EDX
320 CCIfType<[i32], CCAssignToReg<[ECX, EDX]>>,
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000321
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 // Otherwise, same as everything else.
323 CCDelegateTo<CC_X86_32_Common>
324]>;
Evan Chenge5fe0152008-09-04 22:59:58 +0000325
326def CC_X86_32_FastCC : CallingConv<[
Dan Gohman1e5f9a72008-12-03 01:28:04 +0000327 // Handles byval parameters. Note that we can't rely on the delegation
328 // to CC_X86_32_Common for this because that happens after code that
Dan Gohman6cfaebd2008-12-03 01:39:44 +0000329 // puts arguments in registers.
Dan Gohman1e5f9a72008-12-03 01:28:04 +0000330 CCIfByVal<CCPassByVal<4, 4>>,
331
Evan Chenge5fe0152008-09-04 22:59:58 +0000332 // Promote i8/i16 arguments to i32.
333 CCIfType<[i8, i16], CCPromoteToType<i32>>,
334
335 // The 'nest' parameter, if any, is passed in EAX.
336 CCIfNest<CCAssignToReg<[EAX]>>,
337
338 // The first 2 integer arguments are passed in ECX/EDX
339 CCIfType<[i32], CCAssignToReg<[ECX, EDX]>>,
340
Evan Cheng8209d3e2008-09-05 17:24:07 +0000341 // The first 3 float or double arguments, if the call is not a vararg
342 // call and if SSE2 is available, are passed in SSE registers.
343 CCIfNotVarArg<CCIfType<[f32,f64],
344 CCIfSubtarget<"hasSSE2()",
345 CCAssignToReg<[XMM0,XMM1,XMM2]>>>>,
346
Evan Chenge5fe0152008-09-04 22:59:58 +0000347 // Doubles get 8-byte slots that are 8-byte aligned.
348 CCIfType<[f64], CCAssignToStack<8, 8>>,
349
350 // Otherwise, same as everything else.
351 CCDelegateTo<CC_X86_32_Common>
352]>;