blob: 4659ebd300f40a48a37b3bca7273ee731e299c3f [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- TargetSelectionDAG.td - Common code for DAG isels ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces used by SelectionDAG
11// instruction selection generators.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Selection DAG Type Constraint definitions.
17//
18// Note that the semantics of these constraints are hard coded into tblgen. To
19// modify or add constraints, you have to hack tblgen.
20//
21
22class SDTypeConstraint<int opnum> {
23 int OperandNum = opnum;
24}
25
26// SDTCisVT - The specified operand has exactly this VT.
27class SDTCisVT<int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
28 ValueType VT = vt;
29}
30
31class SDTCisPtrTy<int OpNum> : SDTypeConstraint<OpNum>;
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP<int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50class SDTCisOpSmallerThanOp<int SmallOp, int BigOp> : SDTypeConstraint<SmallOp>{
51 int BigOperandNum = BigOp;
52}
53
54/// SDTCisIntVectorOfSameSize - This indicates that ThisOp and OtherOp are
55/// vector types, and that ThisOp is the result of
56/// MVT::getIntVectorWithNumElements with the number of elements that ThisOp
57/// has.
58class SDTCisIntVectorOfSameSize<int ThisOp, int OtherOp>
59 : SDTypeConstraint<ThisOp> {
60 int OtherOpNum = OtherOp;
61}
62
63//===----------------------------------------------------------------------===//
64// Selection DAG Type Profile definitions.
65//
66// These use the constraints defined above to describe the type requirements of
67// the various nodes. These are not hard coded into tblgen, allowing targets to
68// add their own if needed.
69//
70
71// SDTypeProfile - This profile describes the type requirements of a Selection
72// DAG node.
73class SDTypeProfile<int numresults, int numoperands,
74 list<SDTypeConstraint> constraints> {
75 int NumResults = numresults;
76 int NumOperands = numoperands;
77 list<SDTypeConstraint> Constraints = constraints;
78}
79
80// Builtin profiles.
81def SDTIntLeaf: SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
82def SDTFPLeaf : SDTypeProfile<1, 0, [SDTCisFP<0>]>; // for 'fpimm'.
83def SDTPtrLeaf: SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; // for '&g'.
84def SDTOther : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'.
85def SDTUNDEF : SDTypeProfile<1, 0, []>; // for 'undef'.
86def SDTUnaryOp : SDTypeProfile<1, 1, []>; // bitconvert
87
88def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
89 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
90]>;
91def SDTIntShiftOp : SDTypeProfile<1, 2, [ // shl, sra, srl
92 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<2>
93]>;
94def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
95 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
96]>;
97def SDTFPSignOp : SDTypeProfile<1, 2, [ // fcopysign.
98 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisFP<2>
99]>;
100def SDTFPTernaryOp : SDTypeProfile<1, 3, [ // fmadd, fnmsub, etc.
101 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisFP<0>
102]>;
103def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
104 SDTCisSameAs<0, 1>, SDTCisInt<0>
105]>;
106def SDTIntExtendOp : SDTypeProfile<1, 1, [ // sext, zext, anyext
107 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>
108]>;
109def SDTIntTruncOp : SDTypeProfile<1, 1, [ // trunc
110 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<0, 1>
111]>;
112def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
113 SDTCisSameAs<0, 1>, SDTCisFP<0>
114]>;
115def SDTFPRoundOp : SDTypeProfile<1, 1, [ // fround
116 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<0, 1>
117]>;
118def SDTFPExtendOp : SDTypeProfile<1, 1, [ // fextend
119 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<1, 0>
120]>;
121def SDTIntToFPOp : SDTypeProfile<1, 1, [ // [su]int_to_fp
122 SDTCisFP<0>, SDTCisInt<1>
123]>;
124def SDTFPToIntOp : SDTypeProfile<1, 1, [ // fp_to_[su]int
125 SDTCisInt<0>, SDTCisFP<1>
126]>;
127def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
128 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
129 SDTCisVTSmallerThanOp<2, 1>
130]>;
131
132def SDTSetCC : SDTypeProfile<1, 3, [ // setcc
133 SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
134]>;
135
136def SDTSelect : SDTypeProfile<1, 3, [ // select
137 SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>
138]>;
139
140def SDTSelectCC : SDTypeProfile<1, 5, [ // select_cc
141 SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, SDTCisSameAs<0, 3>,
142 SDTCisVT<5, OtherVT>
143]>;
144
145def SDTBr : SDTypeProfile<0, 1, [ // br
146 SDTCisVT<0, OtherVT>
147]>;
148
149def SDTBrcond : SDTypeProfile<0, 2, [ // brcond
150 SDTCisInt<0>, SDTCisVT<1, OtherVT>
151]>;
152
153def SDTBrind : SDTypeProfile<0, 1, [ // brind
154 SDTCisPtrTy<0>
155]>;
156
157def SDTRet : SDTypeProfile<0, 0, []>; // ret
158
159def SDTLoad : SDTypeProfile<1, 1, [ // load
160 SDTCisPtrTy<1>
161]>;
162
163def SDTStore : SDTypeProfile<0, 2, [ // store
164 SDTCisPtrTy<1>
165]>;
166
167def SDTIStore : SDTypeProfile<1, 3, [ // indexed store
168 SDTCisSameAs<0, 2>, SDTCisPtrTy<0>, SDTCisPtrTy<3>
169]>;
170
171def SDTVecShuffle : SDTypeProfile<1, 3, [
172 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisIntVectorOfSameSize<3, 0>
173]>;
174
Bill Wendling7173da52007-11-13 09:19:02 +0000175class SDCallSeqStart<list<SDTypeConstraint> constraints> :
176 SDTypeProfile<0, 1, constraints>;
177class SDCallSeqEnd<list<SDTypeConstraint> constraints> :
178 SDTypeProfile<0, 2, constraints>;
179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180//===----------------------------------------------------------------------===//
181// Selection DAG Node Properties.
182//
183// Note: These are hard coded into tblgen.
184//
185class SDNodeProperty;
186def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
187def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
188def SDNPHasChain : SDNodeProperty; // R/W chain operand and result
189def SDNPOutFlag : SDNodeProperty; // Write a flag result
190def SDNPInFlag : SDNodeProperty; // Read a flag operand
191def SDNPOptInFlag : SDNodeProperty; // Optionally read a flag operand
Chris Lattneref8d6082008-01-06 06:44:58 +0000192def SDNPMayStore : SDNodeProperty; // May write to memory, sets 'isStore'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193
194//===----------------------------------------------------------------------===//
195// Selection DAG Node definitions.
196//
197class SDNode<string opcode, SDTypeProfile typeprof,
198 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
199 string Opcode = opcode;
200 string SDClass = sdclass;
201 list<SDNodeProperty> Properties = props;
202 SDTypeProfile TypeProfile = typeprof;
203}
204
205def set;
Evan Chengf031fcb2007-09-25 01:48:59 +0000206def implicit;
Evan Cheng775baac2007-09-12 23:30:14 +0000207def parallel;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208def node;
209def srcvalue;
210
211def imm : SDNode<"ISD::Constant" , SDTIntLeaf , [], "ConstantSDNode">;
212def fpimm : SDNode<"ISD::TargetConstantFP",
213 SDTFPLeaf, [], "ConstantFPSDNode">;
214def vt : SDNode<"ISD::VALUETYPE" , SDTOther , [], "VTSDNode">;
215def bb : SDNode<"ISD::BasicBlock", SDTOther , [], "BasicBlockSDNode">;
216def cond : SDNode<"ISD::CONDCODE" , SDTOther , [], "CondCodeSDNode">;
217def undef : SDNode<"ISD::UNDEF" , SDTUNDEF , []>;
218def globaladdr : SDNode<"ISD::GlobalAddress", SDTPtrLeaf, [],
219 "GlobalAddressSDNode">;
220def tglobaladdr : SDNode<"ISD::TargetGlobalAddress", SDTPtrLeaf, [],
221 "GlobalAddressSDNode">;
222def globaltlsaddr : SDNode<"ISD::GlobalTLSAddress", SDTPtrLeaf, [],
223 "GlobalAddressSDNode">;
224def tglobaltlsaddr : SDNode<"ISD::TargetGlobalTLSAddress", SDTPtrLeaf, [],
225 "GlobalAddressSDNode">;
226def constpool : SDNode<"ISD::ConstantPool", SDTPtrLeaf, [],
227 "ConstantPoolSDNode">;
228def tconstpool : SDNode<"ISD::TargetConstantPool", SDTPtrLeaf, [],
229 "ConstantPoolSDNode">;
230def jumptable : SDNode<"ISD::JumpTable", SDTPtrLeaf, [],
231 "JumpTableSDNode">;
232def tjumptable : SDNode<"ISD::TargetJumpTable", SDTPtrLeaf, [],
233 "JumpTableSDNode">;
234def frameindex : SDNode<"ISD::FrameIndex", SDTPtrLeaf, [],
235 "FrameIndexSDNode">;
236def tframeindex : SDNode<"ISD::TargetFrameIndex", SDTPtrLeaf, [],
237 "FrameIndexSDNode">;
238def externalsym : SDNode<"ISD::ExternalSymbol", SDTPtrLeaf, [],
239 "ExternalSymbolSDNode">;
240def texternalsym: SDNode<"ISD::TargetExternalSymbol", SDTPtrLeaf, [],
241 "ExternalSymbolSDNode">;
242
243def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
244 [SDNPCommutative, SDNPAssociative]>;
245def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
246def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
247 [SDNPCommutative, SDNPAssociative]>;
248def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
249def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
250def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
251def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
252def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
253def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
254def srl : SDNode<"ISD::SRL" , SDTIntShiftOp>;
255def sra : SDNode<"ISD::SRA" , SDTIntShiftOp>;
256def shl : SDNode<"ISD::SHL" , SDTIntShiftOp>;
257def rotl : SDNode<"ISD::ROTL" , SDTIntShiftOp>;
258def rotr : SDNode<"ISD::ROTR" , SDTIntShiftOp>;
259def and : SDNode<"ISD::AND" , SDTIntBinOp,
260 [SDNPCommutative, SDNPAssociative]>;
261def or : SDNode<"ISD::OR" , SDTIntBinOp,
262 [SDNPCommutative, SDNPAssociative]>;
263def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
264 [SDNPCommutative, SDNPAssociative]>;
265def addc : SDNode<"ISD::ADDC" , SDTIntBinOp,
266 [SDNPCommutative, SDNPOutFlag]>;
267def adde : SDNode<"ISD::ADDE" , SDTIntBinOp,
268 [SDNPCommutative, SDNPOutFlag, SDNPInFlag]>;
269def subc : SDNode<"ISD::SUBC" , SDTIntBinOp,
270 [SDNPOutFlag]>;
271def sube : SDNode<"ISD::SUBE" , SDTIntBinOp,
272 [SDNPOutFlag, SDNPInFlag]>;
273
274def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
275def bswap : SDNode<"ISD::BSWAP" , SDTIntUnaryOp>;
276def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
277def cttz : SDNode<"ISD::CTTZ" , SDTIntUnaryOp>;
278def ctpop : SDNode<"ISD::CTPOP" , SDTIntUnaryOp>;
279def sext : SDNode<"ISD::SIGN_EXTEND", SDTIntExtendOp>;
280def zext : SDNode<"ISD::ZERO_EXTEND", SDTIntExtendOp>;
281def anyext : SDNode<"ISD::ANY_EXTEND" , SDTIntExtendOp>;
282def trunc : SDNode<"ISD::TRUNCATE" , SDTIntTruncOp>;
283def bitconvert : SDNode<"ISD::BIT_CONVERT", SDTUnaryOp>;
284
285def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
286def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
287def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
288def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
289def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
290def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
291def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
292def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
293def fsin : SDNode<"ISD::FSIN" , SDTFPUnaryOp>;
294def fcos : SDNode<"ISD::FCOS" , SDTFPUnaryOp>;
295
296def fround : SDNode<"ISD::FP_ROUND" , SDTFPRoundOp>;
297def fextend : SDNode<"ISD::FP_EXTEND" , SDTFPExtendOp>;
298def fcopysign : SDNode<"ISD::FCOPYSIGN" , SDTFPSignOp>;
299
300def sint_to_fp : SDNode<"ISD::SINT_TO_FP" , SDTIntToFPOp>;
301def uint_to_fp : SDNode<"ISD::UINT_TO_FP" , SDTIntToFPOp>;
302def fp_to_sint : SDNode<"ISD::FP_TO_SINT" , SDTFPToIntOp>;
303def fp_to_uint : SDNode<"ISD::FP_TO_UINT" , SDTFPToIntOp>;
304
305def setcc : SDNode<"ISD::SETCC" , SDTSetCC>;
306def select : SDNode<"ISD::SELECT" , SDTSelect>;
307def selectcc : SDNode<"ISD::SELECT_CC" , SDTSelectCC>;
308
309def brcond : SDNode<"ISD::BRCOND" , SDTBrcond, [SDNPHasChain]>;
310def brind : SDNode<"ISD::BRIND" , SDTBrind, [SDNPHasChain]>;
311def br : SDNode<"ISD::BR" , SDTBr, [SDNPHasChain]>;
312def ret : SDNode<"ISD::RET" , SDTRet, [SDNPHasChain]>;
313
314// Do not use ld, st directly. Use load, extload, sextload, zextload, store,
315// and truncst (see below).
316def ld : SDNode<"ISD::LOAD" , SDTLoad, [SDNPHasChain]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000317def st : SDNode<"ISD::STORE" , SDTStore,
318 [SDNPHasChain, SDNPMayStore]>;
319def ist : SDNode<"ISD::STORE" , SDTIStore,
320 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321
322def vector_shuffle : SDNode<"ISD::VECTOR_SHUFFLE", SDTVecShuffle, []>;
323def build_vector : SDNode<"ISD::BUILD_VECTOR", SDTypeProfile<1, 0, []>, []>;
324def scalar_to_vector : SDNode<"ISD::SCALAR_TO_VECTOR", SDTypeProfile<1, 1, []>,
325 []>;
326def vector_extract : SDNode<"ISD::EXTRACT_VECTOR_ELT",
327 SDTypeProfile<1, 2, [SDTCisPtrTy<2>]>, []>;
328def vector_insert : SDNode<"ISD::INSERT_VECTOR_ELT",
329 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Christopher Lambb768c2e2007-07-26 07:34:40 +0000330
331def extract_subreg : SDNode<"ISD::EXTRACT_SUBREG",
332 SDTypeProfile<1, 2, []>>;
333def insert_subreg : SDNode<"ISD::INSERT_SUBREG",
334 SDTypeProfile<1, 3, []>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335
336// Nodes for intrinsics, you should use the intrinsic itself and let tblgen use
337// these internally. Don't reference these directly.
338def intrinsic_void : SDNode<"ISD::INTRINSIC_VOID",
339 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
340 [SDNPHasChain]>;
341def intrinsic_w_chain : SDNode<"ISD::INTRINSIC_W_CHAIN",
342 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>,
343 [SDNPHasChain]>;
344def intrinsic_wo_chain : SDNode<"ISD::INTRINSIC_WO_CHAIN",
345 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>, []>;
346
347
348//===----------------------------------------------------------------------===//
349// Selection DAG Condition Codes
350
351class CondCode; // ISD::CondCode enums
352def SETOEQ : CondCode; def SETOGT : CondCode;
353def SETOGE : CondCode; def SETOLT : CondCode; def SETOLE : CondCode;
354def SETONE : CondCode; def SETO : CondCode; def SETUO : CondCode;
355def SETUEQ : CondCode; def SETUGT : CondCode; def SETUGE : CondCode;
356def SETULT : CondCode; def SETULE : CondCode; def SETUNE : CondCode;
357
358def SETEQ : CondCode; def SETGT : CondCode; def SETGE : CondCode;
359def SETLT : CondCode; def SETLE : CondCode; def SETNE : CondCode;
360
361
362//===----------------------------------------------------------------------===//
363// Selection DAG Node Transformation Functions.
364//
365// This mechanism allows targets to manipulate nodes in the output DAG once a
366// match has been formed. This is typically used to manipulate immediate
367// values.
368//
369class SDNodeXForm<SDNode opc, code xformFunction> {
370 SDNode Opcode = opc;
371 code XFormFunction = xformFunction;
372}
373
374def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
375
376
377//===----------------------------------------------------------------------===//
378// Selection DAG Pattern Fragments.
379//
380// Pattern fragments are reusable chunks of dags that match specific things.
381// They can take arguments and have C++ predicates that control whether they
382// match. They are intended to make the patterns for common instructions more
383// compact and readable.
384//
385
386/// PatFrag - Represents a pattern fragment. This can match something on the
387/// DAG, frame a single node to multiply nested other fragments.
388///
389class PatFrag<dag ops, dag frag, code pred = [{}],
390 SDNodeXForm xform = NOOP_SDNodeXForm> {
391 dag Operands = ops;
392 dag Fragment = frag;
393 code Predicate = pred;
394 SDNodeXForm OperandTransform = xform;
395}
396
397// PatLeaf's are pattern fragments that have no operands. This is just a helper
398// to define immediates and other common things concisely.
399class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
400 : PatFrag<(ops), frag, pred, xform>;
401
402// Leaf fragments.
403
404def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
405def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
406
407def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
408def immAllOnesV: PatLeaf<(build_vector), [{
409 return ISD::isBuildVectorAllOnes(N);
410}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411def immAllOnesV_bc: PatLeaf<(bitconvert), [{
412 return ISD::isBuildVectorAllOnes(N);
413}]>;
Chris Lattner8f259c02007-11-24 19:02:07 +0000414def immAllZerosV: PatLeaf<(build_vector), [{
415 return ISD::isBuildVectorAllZeros(N);
416}]>;
417def immAllZerosV_bc: PatLeaf<(bitconvert), [{
418 return ISD::isBuildVectorAllZeros(N);
419}]>;
420
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
422
423// Other helper fragments.
424def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
425def vnot : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV)>;
426def vnot_conv : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV_bc)>;
427def ineg : PatFrag<(ops node:$in), (sub 0, node:$in)>;
428
429// load fragments.
430def load : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
431 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
432 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
433 LD->getAddressingMode() == ISD::UNINDEXED;
434 return false;
435}]>;
436
437// extending load fragments.
438def extloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
439 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
440 return LD->getExtensionType() == ISD::EXTLOAD &&
441 LD->getAddressingMode() == ISD::UNINDEXED &&
442 LD->getLoadedVT() == MVT::i1;
443 return false;
444}]>;
445def extloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
446 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
447 return LD->getExtensionType() == ISD::EXTLOAD &&
448 LD->getAddressingMode() == ISD::UNINDEXED &&
449 LD->getLoadedVT() == MVT::i8;
450 return false;
451}]>;
452def extloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
453 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
454 return LD->getExtensionType() == ISD::EXTLOAD &&
455 LD->getAddressingMode() == ISD::UNINDEXED &&
456 LD->getLoadedVT() == MVT::i16;
457 return false;
458}]>;
459def extloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
460 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
461 return LD->getExtensionType() == ISD::EXTLOAD &&
462 LD->getAddressingMode() == ISD::UNINDEXED &&
463 LD->getLoadedVT() == MVT::i32;
464 return false;
465}]>;
466def extloadf32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
467 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
468 return LD->getExtensionType() == ISD::EXTLOAD &&
469 LD->getAddressingMode() == ISD::UNINDEXED &&
470 LD->getLoadedVT() == MVT::f32;
471 return false;
472}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000473def extloadf64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
474 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
475 return LD->getExtensionType() == ISD::EXTLOAD &&
476 LD->getAddressingMode() == ISD::UNINDEXED &&
477 LD->getLoadedVT() == MVT::f64;
478 return false;
479}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481def sextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
482 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
483 return LD->getExtensionType() == ISD::SEXTLOAD &&
484 LD->getAddressingMode() == ISD::UNINDEXED &&
485 LD->getLoadedVT() == MVT::i1;
486 return false;
487}]>;
488def sextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
489 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
490 return LD->getExtensionType() == ISD::SEXTLOAD &&
491 LD->getAddressingMode() == ISD::UNINDEXED &&
492 LD->getLoadedVT() == MVT::i8;
493 return false;
494}]>;
495def sextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
496 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
497 return LD->getExtensionType() == ISD::SEXTLOAD &&
498 LD->getAddressingMode() == ISD::UNINDEXED &&
499 LD->getLoadedVT() == MVT::i16;
500 return false;
501}]>;
502def sextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
503 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
504 return LD->getExtensionType() == ISD::SEXTLOAD &&
505 LD->getAddressingMode() == ISD::UNINDEXED &&
506 LD->getLoadedVT() == MVT::i32;
507 return false;
508}]>;
509
510def zextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
511 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
512 return LD->getExtensionType() == ISD::ZEXTLOAD &&
513 LD->getAddressingMode() == ISD::UNINDEXED &&
514 LD->getLoadedVT() == MVT::i1;
515 return false;
516}]>;
517def zextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
518 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
519 return LD->getExtensionType() == ISD::ZEXTLOAD &&
520 LD->getAddressingMode() == ISD::UNINDEXED &&
521 LD->getLoadedVT() == MVT::i8;
522 return false;
523}]>;
524def zextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
525 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
526 return LD->getExtensionType() == ISD::ZEXTLOAD &&
527 LD->getAddressingMode() == ISD::UNINDEXED &&
528 LD->getLoadedVT() == MVT::i16;
529 return false;
530}]>;
531def zextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
532 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
533 return LD->getExtensionType() == ISD::ZEXTLOAD &&
534 LD->getAddressingMode() == ISD::UNINDEXED &&
535 LD->getLoadedVT() == MVT::i32;
536 return false;
537}]>;
538
539// store fragments.
540def store : PatFrag<(ops node:$val, node:$ptr),
541 (st node:$val, node:$ptr), [{
542 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
543 return !ST->isTruncatingStore() &&
544 ST->getAddressingMode() == ISD::UNINDEXED;
545 return false;
546}]>;
547
548// truncstore fragments.
549def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
550 (st node:$val, node:$ptr), [{
551 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
552 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1 &&
553 ST->getAddressingMode() == ISD::UNINDEXED;
554 return false;
555}]>;
556def truncstorei8 : PatFrag<(ops node:$val, node:$ptr),
557 (st node:$val, node:$ptr), [{
558 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
559 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8 &&
560 ST->getAddressingMode() == ISD::UNINDEXED;
561 return false;
562}]>;
563def truncstorei16 : PatFrag<(ops node:$val, node:$ptr),
564 (st node:$val, node:$ptr), [{
565 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
566 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16 &&
567 ST->getAddressingMode() == ISD::UNINDEXED;
568 return false;
569}]>;
570def truncstorei32 : PatFrag<(ops node:$val, node:$ptr),
571 (st node:$val, node:$ptr), [{
572 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
573 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32 &&
574 ST->getAddressingMode() == ISD::UNINDEXED;
575 return false;
576}]>;
577def truncstoref32 : PatFrag<(ops node:$val, node:$ptr),
578 (st node:$val, node:$ptr), [{
579 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
580 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32 &&
581 ST->getAddressingMode() == ISD::UNINDEXED;
582 return false;
583}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000584def truncstoref64 : PatFrag<(ops node:$val, node:$ptr),
585 (st node:$val, node:$ptr), [{
586 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
587 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f64 &&
588 ST->getAddressingMode() == ISD::UNINDEXED;
589 return false;
590}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591
592// indexed store fragments.
593def pre_store : PatFrag<(ops node:$val, node:$base, node:$offset),
594 (ist node:$val, node:$base, node:$offset), [{
595 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
596 ISD::MemIndexedMode AM = ST->getAddressingMode();
597 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
598 !ST->isTruncatingStore();
599 }
600 return false;
601}]>;
602
603def pre_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
604 (ist node:$val, node:$base, node:$offset), [{
605 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
606 ISD::MemIndexedMode AM = ST->getAddressingMode();
607 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
608 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
609 }
610 return false;
611}]>;
612def pre_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
613 (ist node:$val, node:$base, node:$offset), [{
614 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
615 ISD::MemIndexedMode AM = ST->getAddressingMode();
616 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
617 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
618 }
619 return false;
620}]>;
621def pre_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
622 (ist node:$val, node:$base, node:$offset), [{
623 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
624 ISD::MemIndexedMode AM = ST->getAddressingMode();
625 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
626 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
627 }
628 return false;
629}]>;
630def pre_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
631 (ist node:$val, node:$base, node:$offset), [{
632 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
633 ISD::MemIndexedMode AM = ST->getAddressingMode();
634 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
635 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
636 }
637 return false;
638}]>;
639def pre_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
640 (ist node:$val, node:$base, node:$offset), [{
641 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
642 ISD::MemIndexedMode AM = ST->getAddressingMode();
643 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
644 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
645 }
646 return false;
647}]>;
648
649def post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset),
650 (ist node:$val, node:$ptr, node:$offset), [{
651 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
652 ISD::MemIndexedMode AM = ST->getAddressingMode();
653 return !ST->isTruncatingStore() &&
654 (AM == ISD::POST_INC || AM == ISD::POST_DEC);
655 }
656 return false;
657}]>;
658
659def post_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
660 (ist node:$val, node:$base, node:$offset), [{
661 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
662 ISD::MemIndexedMode AM = ST->getAddressingMode();
663 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
664 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
665 }
666 return false;
667}]>;
668def post_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
669 (ist node:$val, node:$base, node:$offset), [{
670 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
671 ISD::MemIndexedMode AM = ST->getAddressingMode();
672 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
673 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
674 }
675 return false;
676}]>;
677def post_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
678 (ist node:$val, node:$base, node:$offset), [{
679 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
680 ISD::MemIndexedMode AM = ST->getAddressingMode();
681 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
682 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
683 }
684 return false;
685}]>;
686def post_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
687 (ist node:$val, node:$base, node:$offset), [{
688 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
689 ISD::MemIndexedMode AM = ST->getAddressingMode();
690 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
691 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
692 }
693 return false;
694}]>;
695def post_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
696 (ist node:$val, node:$base, node:$offset), [{
697 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
698 ISD::MemIndexedMode AM = ST->getAddressingMode();
699 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
700 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
701 }
702 return false;
703}]>;
704
705// setcc convenience fragments.
706def setoeq : PatFrag<(ops node:$lhs, node:$rhs),
707 (setcc node:$lhs, node:$rhs, SETOEQ)>;
708def setogt : PatFrag<(ops node:$lhs, node:$rhs),
709 (setcc node:$lhs, node:$rhs, SETOGT)>;
710def setoge : PatFrag<(ops node:$lhs, node:$rhs),
711 (setcc node:$lhs, node:$rhs, SETOGE)>;
712def setolt : PatFrag<(ops node:$lhs, node:$rhs),
713 (setcc node:$lhs, node:$rhs, SETOLT)>;
714def setole : PatFrag<(ops node:$lhs, node:$rhs),
715 (setcc node:$lhs, node:$rhs, SETOLE)>;
716def setone : PatFrag<(ops node:$lhs, node:$rhs),
717 (setcc node:$lhs, node:$rhs, SETONE)>;
718def seto : PatFrag<(ops node:$lhs, node:$rhs),
719 (setcc node:$lhs, node:$rhs, SETO)>;
720def setuo : PatFrag<(ops node:$lhs, node:$rhs),
721 (setcc node:$lhs, node:$rhs, SETUO)>;
722def setueq : PatFrag<(ops node:$lhs, node:$rhs),
723 (setcc node:$lhs, node:$rhs, SETUEQ)>;
724def setugt : PatFrag<(ops node:$lhs, node:$rhs),
725 (setcc node:$lhs, node:$rhs, SETUGT)>;
726def setuge : PatFrag<(ops node:$lhs, node:$rhs),
727 (setcc node:$lhs, node:$rhs, SETUGE)>;
728def setult : PatFrag<(ops node:$lhs, node:$rhs),
729 (setcc node:$lhs, node:$rhs, SETULT)>;
730def setule : PatFrag<(ops node:$lhs, node:$rhs),
731 (setcc node:$lhs, node:$rhs, SETULE)>;
732def setune : PatFrag<(ops node:$lhs, node:$rhs),
733 (setcc node:$lhs, node:$rhs, SETUNE)>;
734def seteq : PatFrag<(ops node:$lhs, node:$rhs),
735 (setcc node:$lhs, node:$rhs, SETEQ)>;
736def setgt : PatFrag<(ops node:$lhs, node:$rhs),
737 (setcc node:$lhs, node:$rhs, SETGT)>;
738def setge : PatFrag<(ops node:$lhs, node:$rhs),
739 (setcc node:$lhs, node:$rhs, SETGE)>;
740def setlt : PatFrag<(ops node:$lhs, node:$rhs),
741 (setcc node:$lhs, node:$rhs, SETLT)>;
742def setle : PatFrag<(ops node:$lhs, node:$rhs),
743 (setcc node:$lhs, node:$rhs, SETLE)>;
744def setne : PatFrag<(ops node:$lhs, node:$rhs),
745 (setcc node:$lhs, node:$rhs, SETNE)>;
746
747//===----------------------------------------------------------------------===//
748// Selection DAG Pattern Support.
749//
750// Patterns are what are actually matched against the target-flavored
751// instruction selection DAG. Instructions defined by the target implicitly
752// define patterns in most cases, but patterns can also be explicitly added when
753// an operation is defined by a sequence of instructions (e.g. loading a large
754// immediate value on RISC targets that do not support immediates as large as
755// their GPRs).
756//
757
758class Pattern<dag patternToMatch, list<dag> resultInstrs> {
759 dag PatternToMatch = patternToMatch;
760 list<dag> ResultInstrs = resultInstrs;
761 list<Predicate> Predicates = []; // See class Instruction in Target.td.
762 int AddedComplexity = 0; // See class Instruction in Target.td.
763}
764
765// Pat - A simple (but common) form of a pattern, which produces a simple result
766// not needing a full list.
767class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
768
769//===----------------------------------------------------------------------===//
770// Complex pattern definitions.
771//
772// Complex patterns, e.g. X86 addressing mode, requires pattern matching code
773// in C++. NumOperands is the number of operands returned by the select function;
774// SelectFunc is the name of the function used to pattern match the max. pattern;
775// RootNodes are the list of possible root nodes of the sub-dags to match.
776// e.g. X86 addressing mode - def addr : ComplexPattern<4, "SelectAddr", [add]>;
777//
778class ComplexPattern<ValueType ty, int numops, string fn,
779 list<SDNode> roots = [], list<SDNodeProperty> props = []> {
780 ValueType Ty = ty;
781 int NumOperands = numops;
782 string SelectFunc = fn;
783 list<SDNode> RootNodes = roots;
784 list<SDNodeProperty> Properties = props;
785}
786
787//===----------------------------------------------------------------------===//
788// Dwarf support.
789//
790def SDT_dwarf_loc : SDTypeProfile<0, 3,
791 [SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>]>;
792def dwarf_loc : SDNode<"ISD::DEBUG_LOC", SDT_dwarf_loc,[SDNPHasChain]>;
793
794
795