blob: 79c47ac26f43439bbde8f5d9d11236e1a75b5e2f [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000032#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
34#include "llvm/CodeGen/MachineInstr.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000035#include "llvm/CodeGen/SSARegMap.h"
36#include "llvm/Target/MRegisterInfo.h"
37#include "llvm/Target/TargetInstrInfo.h"
38#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000039#include "Support/Debug.h"
40#include "Support/Statistic.h"
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000041#include "Support/STLExtras.h"
Tanya Lattner5a596092004-02-05 05:04:39 +000042#include <iostream>
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000043using namespace llvm;
44
45namespace {
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000046 Statistic<> numTwoAddressInstrs("twoaddressinstruction",
47 "Number of two-address instructions");
48 Statistic<> numInstrsAdded("twoaddressinstruction",
49 "Number of instructions added");
50
Chris Lattner163c1e72004-01-31 21:14:04 +000051 struct TwoAddressInstructionPass : public MachineFunctionPass
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000052 {
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000053 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
54
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000055 /// runOnMachineFunction - pass entry point
56 bool runOnMachineFunction(MachineFunction&);
57 };
58
59 RegisterPass<TwoAddressInstructionPass> X(
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000060 "twoaddressinstruction", "Two-Address instruction pass");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000061};
62
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000063const PassInfo *llvm::TwoAddressInstructionPassID = X.getPassInfo();
64
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000065void TwoAddressInstructionPass::getAnalysisUsage(AnalysisUsage &AU) const
66{
67 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000068 AU.addPreservedID(PHIEliminationID);
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000069 MachineFunctionPass::getAnalysisUsage(AU);
70}
71
72/// runOnMachineFunction - Reduce two-address instructions to two
Chris Lattner163c1e72004-01-31 21:14:04 +000073/// operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000074///
Chris Lattner163c1e72004-01-31 21:14:04 +000075bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000076 DEBUG(std::cerr << "Machine Function\n");
Chris Lattner163c1e72004-01-31 21:14:04 +000077 const TargetMachine &TM = MF.getTarget();
78 const MRegisterInfo &MRI = *TM.getRegisterInfo();
Chris Lattner163c1e72004-01-31 21:14:04 +000079 const TargetInstrInfo &TII = TM.getInstrInfo();
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +000080 LiveVariables* LV = getAnalysisToUpdate<LiveVariables>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000081
Chris Lattner163c1e72004-01-31 21:14:04 +000082 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000083
Chris Lattner163c1e72004-01-31 21:14:04 +000084 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000085 mbbi != mbbe; ++mbbi) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000086 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
87 mi != me; ++mi) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000088 unsigned opcode = mi->getOpcode();
Chris Lattner163c1e72004-01-31 21:14:04 +000089
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000090 // ignore if it is not a two-address instruction
Chris Lattner163c1e72004-01-31 21:14:04 +000091 if (!TII.isTwoAddrInstr(opcode))
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000092 continue;
93
94 ++numTwoAddressInstrs;
95
Chris Lattner163c1e72004-01-31 21:14:04 +000096 DEBUG(std::cerr << "\tinstruction: "; mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000097
Chris Lattner6b507672004-01-31 21:21:43 +000098 assert(mi->getOperand(1).isRegister() &&
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +000099 mi->getOperand(1).getReg() &&
Chris Lattner6b507672004-01-31 21:21:43 +0000100 mi->getOperand(1).isUse() &&
101 "two address instruction invalid");
102
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000103 // if the two operands are the same we just remove the use
104 // and mark the def as def&use
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000105 if (mi->getOperand(0).getReg() ==
106 mi->getOperand(1).getReg()) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000107 }
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000108 else {
109 MadeChange = true;
110
111 // rewrite:
112 // a = b op c
113 // to:
114 // a = b
115 // a = a op c
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000116 unsigned regA = mi->getOperand(0).getReg();
117 unsigned regB = mi->getOperand(1).getReg();
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000118
119 assert(MRegisterInfo::isVirtualRegister(regA) &&
120 MRegisterInfo::isVirtualRegister(regB) &&
121 "cannot update physical register live information");
122
123 // first make sure we do not have a use of a in the
124 // instruction (a = b + a for example) because our
125 // transformation will not work. This should never occur
126 // because we are in SSA form.
127 for (unsigned i = 1; i != mi->getNumOperands(); ++i)
128 assert(!mi->getOperand(i).isRegister() ||
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000129 mi->getOperand(i).getReg() != regA);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000130
131 const TargetRegisterClass* rc =
132 MF.getSSARegMap()->getRegClass(regA);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000133 unsigned Added = MRI.copyRegToReg(*mbbi, mi, regA, regB, rc);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000134 numInstrsAdded += Added;
135
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000136 MachineBasicBlock::iterator prevMi = prior(mi);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000137 DEBUG(std::cerr << "\t\tadded instruction: ";
138 prevMi->print(std::cerr, TM));
139
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +0000140 if (LV) {
141 // update live variables for regA
142 assert(Added == 1 &&
143 "Cannot handle multi-instruction copies yet!");
144 LiveVariables::VarInfo& varInfo = LV->getVarInfo(regA);
145 varInfo.DefInst = prevMi;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000146
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +0000147 // update live variables for regB
148 if (LV->removeVirtualRegisterKilled(regB, &*mbbi, mi))
149 LV->addVirtualRegisterKilled(regB, &*mbbi, prevMi);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000150
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +0000151 if (LV->removeVirtualRegisterDead(regB, &*mbbi, mi))
152 LV->addVirtualRegisterDead(regB, &*mbbi, prevMi);
153 }
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000154
155 // replace all occurences of regB with regA
156 for (unsigned i = 1, e = mi->getNumOperands(); i != e; ++i) {
157 if (mi->getOperand(i).isRegister() &&
158 mi->getOperand(i).getReg() == regB)
159 mi->SetMachineOperandReg(i, regA);
160 }
161 }
162
163 assert(mi->getOperand(0).isDef());
164 mi->getOperand(0).setUse();
165 mi->RemoveOperand(1);
166
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000167 DEBUG(std::cerr << "\t\tmodified original to: ";
Chris Lattner163c1e72004-01-31 21:14:04 +0000168 mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000169 }
170 }
171
Chris Lattner163c1e72004-01-31 21:14:04 +0000172 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000173}