blob: daeb5c99fc21c425a2e6543a30ca1f79995f434d [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000016#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000017#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000022#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000023#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000025#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000026#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000027#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028using namespace llvm;
29
Nate Begeman21e463b2005-10-16 05:39:50 +000030PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031 : TargetLowering(TM) {
32
33 // Fold away setcc operations if possible.
34 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000035 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036
Chris Lattnerd145a612005-09-27 22:18:25 +000037 // Use _setjmp/_longjmp instead of setjmp/longjmp.
38 setUseUnderscoreSetJmpLongJmp(true);
39
Chris Lattner7c5a3d32005-08-16 17:14:42 +000040 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000041 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
42 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
43 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnera54aa942006-01-29 06:26:08 +000045 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
46 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
47
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048 // PowerPC has no intrinsics for these particular operations
49 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
50 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
51 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
52
53 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
54 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
55 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
56
57 // PowerPC has no SREM/UREM instructions
58 setOperationAction(ISD::SREM, MVT::i32, Expand);
59 setOperationAction(ISD::UREM, MVT::i32, Expand);
60
61 // We don't support sin/cos/sqrt/fmod
62 setOperationAction(ISD::FSIN , MVT::f64, Expand);
63 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000064 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000065 setOperationAction(ISD::FSIN , MVT::f32, Expand);
66 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000067 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000068
69 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000070 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
72 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
73 }
74
Chris Lattner9601a862006-03-05 05:08:37 +000075 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
76 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
77
Nate Begemand88fc032006-01-14 03:14:10 +000078 // PowerPC does not have BSWAP, CTPOP or CTTZ
79 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
81 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
82
Nate Begeman35ef9132006-01-11 21:21:00 +000083 // PowerPC does not have ROTR
84 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC does not have Select
87 setOperationAction(ISD::SELECT, MVT::i32, Expand);
88 setOperationAction(ISD::SELECT, MVT::f32, Expand);
89 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnera1d95e12006-04-08 22:59:15 +000090 setOperationAction(ISD::SELECT, MVT::v4f32, Expand);
91 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
92 setOperationAction(ISD::SELECT, MVT::v8i16, Expand);
93 setOperationAction(ISD::SELECT, MVT::v16i8, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000094
Chris Lattner0b1e4e52005-08-26 17:36:52 +000095 // PowerPC wants to turn select_cc of FP into fsel when possible.
96 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
97 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000098
Nate Begeman750ac1b2006-02-01 07:19:44 +000099 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000100 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000101
Nate Begeman81e80972006-03-17 01:40:33 +0000102 // PowerPC does not have BRCOND which requires SetCC
103 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104
Chris Lattnerf7605322005-08-31 21:09:52 +0000105 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
106 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000107
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000108 // PowerPC does not have [U|S]INT_TO_FP
109 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
110 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
111
Chris Lattner53e88452005-12-23 05:13:35 +0000112 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
113 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
114
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000115 // PowerPC does not have truncstore for i1.
116 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000117
Jim Laskeyabf6d172006-01-05 01:25:28 +0000118 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000119 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000120 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000121 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000122 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000123 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000124
Nate Begeman28a6b022005-12-10 02:36:00 +0000125 // We want to legalize GlobalAddress and ConstantPool nodes into the
126 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000127 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000128 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000129
Nate Begemanee625572006-01-27 21:09:22 +0000130 // RET must be custom lowered, to meet ABI requirements
131 setOperationAction(ISD::RET , MVT::Other, Custom);
132
Nate Begemanacc398c2006-01-25 18:21:52 +0000133 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
134 setOperationAction(ISD::VASTART , MVT::Other, Custom);
135
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000136 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000137 setOperationAction(ISD::VAARG , MVT::Other, Expand);
138 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
139 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000140 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
141 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
142 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000143
Chris Lattner6d92cad2006-03-26 10:06:40 +0000144 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000145 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000146
Nate Begemanc09eeec2005-09-06 22:03:27 +0000147 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000148 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
150 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000151
152 // FIXME: disable this lowered code. This generates 64-bit register values,
153 // and we don't model the fact that the top part is clobbered by calls. We
154 // need to flag these together so that the value isn't live across a call.
155 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
156
Nate Begemanae749a92005-10-25 23:48:36 +0000157 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
158 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
159 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000160 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000161 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000162 }
163
164 if (TM.getSubtarget<PPCSubtarget>().has64BitRegs()) {
165 // 64 bit PowerPC implementations can support i64 types directly
166 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000167 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
168 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000169 } else {
170 // 32 bit PowerPC wants to expand i64 shifts itself.
171 setOperationAction(ISD::SHL, MVT::i64, Custom);
172 setOperationAction(ISD::SRL, MVT::i64, Custom);
173 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000174 }
Evan Chengd30bf012006-03-01 01:11:20 +0000175
Nate Begeman425a9692005-11-29 08:17:20 +0000176 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000177 // First set operation action for all vector types to expand. Then we
178 // will selectively turn on ones that can be effectively codegen'd.
179 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
180 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
181 // add/sub/and/or/xor are legal for all supported vector VT's.
182 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
183 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
184 setOperationAction(ISD::AND , (MVT::ValueType)VT, Legal);
185 setOperationAction(ISD::OR , (MVT::ValueType)VT, Legal);
186 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Legal);
187
Chris Lattner7ff7e672006-04-04 17:25:31 +0000188 // We promote all shuffles to v16i8.
189 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
190 AddPromotedToType(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000191
192 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
193 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
194 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
195 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
196 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
197 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
198 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
199 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000200
201 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000202 }
203
Chris Lattner7ff7e672006-04-04 17:25:31 +0000204 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
205 // with merges, splats, etc.
206 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
207
Nate Begeman425a9692005-11-29 08:17:20 +0000208 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000209 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000210 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
211 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000212
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000213 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000214
Chris Lattnerb2177b92006-03-19 06:55:52 +0000215 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
216 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000217
Chris Lattner541f91b2006-04-02 00:43:36 +0000218 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
219 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000220 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
221 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000222 }
223
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000224 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000225 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000226
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000227 // We have target-specific dag combine patterns for the following nodes:
228 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000229 setTargetDAGCombine(ISD::STORE);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000230
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000231 computeRegisterProperties();
232}
233
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000234const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
235 switch (Opcode) {
236 default: return 0;
237 case PPCISD::FSEL: return "PPCISD::FSEL";
238 case PPCISD::FCFID: return "PPCISD::FCFID";
239 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
240 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000241 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000242 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
243 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000244 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000245 case PPCISD::Hi: return "PPCISD::Hi";
246 case PPCISD::Lo: return "PPCISD::Lo";
247 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
248 case PPCISD::SRL: return "PPCISD::SRL";
249 case PPCISD::SRA: return "PPCISD::SRA";
250 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000251 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
252 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000253 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000254 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000255 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000256 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000258 }
259}
260
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000261/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
262static bool isFloatingPointZero(SDOperand Op) {
263 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
264 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
265 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
266 // Maybe this has already been legalized into the constant pool?
267 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
268 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
269 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
270 }
271 return false;
272}
273
Chris Lattnerddb739e2006-04-06 17:23:16 +0000274/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
275/// true if Op is undef or if it matches the specified value.
276static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
277 return Op.getOpcode() == ISD::UNDEF ||
278 cast<ConstantSDNode>(Op)->getValue() == Val;
279}
280
281/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
282/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000283bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
284 if (!isUnary) {
285 for (unsigned i = 0; i != 16; ++i)
286 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
287 return false;
288 } else {
289 for (unsigned i = 0; i != 8; ++i)
290 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
291 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
292 return false;
293 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000294 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000295}
296
297/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
298/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000299bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
300 if (!isUnary) {
301 for (unsigned i = 0; i != 16; i += 2)
302 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
303 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
304 return false;
305 } else {
306 for (unsigned i = 0; i != 8; i += 2)
307 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
308 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
309 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
310 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
311 return false;
312 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000313 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000314}
315
Chris Lattnercaad1632006-04-06 22:02:42 +0000316/// isVMerge - Common function, used to match vmrg* shuffles.
317///
318static bool isVMerge(SDNode *N, unsigned UnitSize,
319 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000320 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
321 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
322 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
323 "Unsupported merge size!");
324
325 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
326 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
327 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000328 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000329 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000330 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000331 return false;
332 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000333 return true;
334}
335
336/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
337/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
338bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
339 if (!isUnary)
340 return isVMerge(N, UnitSize, 8, 24);
341 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000342}
343
344/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
345/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000346bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
347 if (!isUnary)
348 return isVMerge(N, UnitSize, 0, 16);
349 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000350}
351
352
Chris Lattnerd0608e12006-04-06 18:26:28 +0000353/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
354/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000355int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000356 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
357 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000358 // Find the first non-undef value in the shuffle mask.
359 unsigned i;
360 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
361 /*search*/;
362
363 if (i == 16) return -1; // all undef.
364
365 // Otherwise, check to see if the rest of the elements are consequtively
366 // numbered from this value.
367 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
368 if (ShiftAmt < i) return -1;
369 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000370
Chris Lattnerf24380e2006-04-06 22:28:36 +0000371 if (!isUnary) {
372 // Check the rest of the elements to see if they are consequtive.
373 for (++i; i != 16; ++i)
374 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
375 return -1;
376 } else {
377 // Check the rest of the elements to see if they are consequtive.
378 for (++i; i != 16; ++i)
379 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
380 return -1;
381 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000382
383 return ShiftAmt;
384}
Chris Lattneref819f82006-03-20 06:33:01 +0000385
386/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
387/// specifies a splat of a single element that is suitable for input to
388/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000389bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
390 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
391 N->getNumOperands() == 16 &&
392 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000393
Chris Lattner88a99ef2006-03-20 06:37:44 +0000394 // This is a splat operation if each element of the permute is the same, and
395 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000396 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000397 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000398 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
399 ElementBase = EltV->getValue();
400 else
401 return false; // FIXME: Handle UNDEF elements too!
402
403 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
404 return false;
405
406 // Check that they are consequtive.
407 for (unsigned i = 1; i != EltSize; ++i) {
408 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
409 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
410 return false;
411 }
412
Chris Lattner88a99ef2006-03-20 06:37:44 +0000413 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000414 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattner88a99ef2006-03-20 06:37:44 +0000415 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
416 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000417 for (unsigned j = 0; j != EltSize; ++j)
418 if (N->getOperand(i+j) != N->getOperand(j))
419 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000420 }
421
Chris Lattner7ff7e672006-04-04 17:25:31 +0000422 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000423}
424
425/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
426/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000427unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
428 assert(isSplatShuffleMask(N, EltSize));
429 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000430}
431
Chris Lattnere87192a2006-04-12 17:37:20 +0000432/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000433/// by using a vspltis[bhw] instruction of the specified element size, return
434/// the constant being splatted. The ByteSize field indicates the number of
435/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000436SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000437 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000438
439 // If ByteSize of the splat is bigger than the element size of the
440 // build_vector, then we have a case where we are checking for a splat where
441 // multiple elements of the buildvector are folded together into a single
442 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
443 unsigned EltSize = 16/N->getNumOperands();
444 if (EltSize < ByteSize) {
445 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
446 SDOperand UniquedVals[4];
447 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
448
449 // See if all of the elements in the buildvector agree across.
450 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
451 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
452 // If the element isn't a constant, bail fully out.
453 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
454
455
456 if (UniquedVals[i&(Multiple-1)].Val == 0)
457 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
458 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
459 return SDOperand(); // no match.
460 }
461
462 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
463 // either constant or undef values that are identical for each chunk. See
464 // if these chunks can form into a larger vspltis*.
465
466 // Check to see if all of the leading entries are either 0 or -1. If
467 // neither, then this won't fit into the immediate field.
468 bool LeadingZero = true;
469 bool LeadingOnes = true;
470 for (unsigned i = 0; i != Multiple-1; ++i) {
471 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
472
473 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
474 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
475 }
476 // Finally, check the least significant entry.
477 if (LeadingZero) {
478 if (UniquedVals[Multiple-1].Val == 0)
479 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
480 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
481 if (Val < 16)
482 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
483 }
484 if (LeadingOnes) {
485 if (UniquedVals[Multiple-1].Val == 0)
486 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
487 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
488 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
489 return DAG.getTargetConstant(Val, MVT::i32);
490 }
491
492 return SDOperand();
493 }
494
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000495 // Check to see if this buildvec has a single non-undef value in its elements.
496 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
497 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
498 if (OpVal.Val == 0)
499 OpVal = N->getOperand(i);
500 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000501 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000502 }
503
Chris Lattner140a58f2006-04-08 06:46:53 +0000504 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000505
Nate Begeman98e70cc2006-03-28 04:15:58 +0000506 unsigned ValSizeInBytes = 0;
507 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000508 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
509 Value = CN->getValue();
510 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
511 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
512 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
513 Value = FloatToBits(CN->getValue());
514 ValSizeInBytes = 4;
515 }
516
517 // If the splat value is larger than the element value, then we can never do
518 // this splat. The only case that we could fit the replicated bits into our
519 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000520 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000521
522 // If the element value is larger than the splat value, cut it in half and
523 // check to see if the two halves are equal. Continue doing this until we
524 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
525 while (ValSizeInBytes > ByteSize) {
526 ValSizeInBytes >>= 1;
527
528 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000529 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
530 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000531 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000532 }
533
534 // Properly sign extend the value.
535 int ShAmt = (4-ByteSize)*8;
536 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
537
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000538 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000539 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000540
Chris Lattner140a58f2006-04-08 06:46:53 +0000541 // Finally, if this value fits in a 5 bit sext field, return it
542 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
543 return DAG.getTargetConstant(MaskVal, MVT::i32);
544 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000545}
546
Chris Lattnerac225ca2006-04-12 19:07:14 +0000547// If this is a vector of constants or undefs, get the bits. A bit in
548// UndefBits is set if the corresponding element of the vector is an
549// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
550// zero. Return true if this is not an array of constants, false if it is.
551//
552// Note that VectorBits/UndefBits are returned in 'little endian' form, so
553// elements 0,1 go in VectorBits[0] and 2,3 go in VectorBits[1] for a v4i32.
554static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
555 uint64_t UndefBits[2]) {
556 // Start with zero'd results.
557 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
558
559 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
560 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
561 SDOperand OpVal = BV->getOperand(i);
562
563 unsigned PartNo = i >= e/2; // In the upper 128 bits?
564 unsigned SlotNo = i & (e/2-1); // Which subpiece of the uint64_t it is.
565
566 uint64_t EltBits = 0;
567 if (OpVal.getOpcode() == ISD::UNDEF) {
568 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
569 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
570 continue;
571 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
572 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
573 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
574 assert(CN->getValueType(0) == MVT::f32 &&
575 "Only one legal FP vector type!");
576 EltBits = FloatToBits(CN->getValue());
577 } else {
578 // Nonconstant element.
579 return true;
580 }
581
582 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
583 }
584
585 //printf("%llx %llx %llx %llx\n",
586 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
587 return false;
588}
Chris Lattneref819f82006-03-20 06:33:01 +0000589
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000590/// LowerOperation - Provide custom lowering hooks for some operations.
591///
Nate Begeman21e463b2005-10-16 05:39:50 +0000592SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000593 switch (Op.getOpcode()) {
594 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattnerf7605322005-08-31 21:09:52 +0000595 case ISD::FP_TO_SINT: {
Nate Begemanc09eeec2005-09-06 22:03:27 +0000596 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
Chris Lattner7c0d6642005-10-02 06:37:13 +0000597 SDOperand Src = Op.getOperand(0);
598 if (Src.getValueType() == MVT::f32)
599 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
600
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000601 SDOperand Tmp;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000602 switch (Op.getValueType()) {
603 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
604 case MVT::i32:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000605 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000606 break;
607 case MVT::i64:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000608 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000609 break;
610 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000611
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000612 // Convert the FP value to an int value through memory.
613 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
614 if (Op.getValueType() == MVT::i32)
615 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
616 return Bits;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000617 }
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000618 case ISD::SINT_TO_FP:
619 if (Op.getOperand(0).getValueType() == MVT::i64) {
620 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
621 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
622 if (Op.getValueType() == MVT::f32)
623 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
624 return FP;
625 } else {
626 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
627 "Unhandled SINT_TO_FP type in custom expander!");
628 // Since we only generate this in 64-bit mode, we can take advantage of
629 // 64-bit registers. In particular, sign extend the input value into the
630 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
631 // then lfd it and fcfid it.
632 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
633 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
634 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
635
636 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
637 Op.getOperand(0));
638
639 // STD the extended value into the stack slot.
640 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
641 DAG.getEntryNode(), Ext64, FIdx,
642 DAG.getSrcValue(NULL));
643 // Load the value as a double.
644 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
645
646 // FCFID it and return it.
647 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
648 if (Op.getValueType() == MVT::f32)
649 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
650 return FP;
651 }
Chris Lattner7fbcef72006-03-24 07:53:47 +0000652 break;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000653
Chris Lattnerf7605322005-08-31 21:09:52 +0000654 case ISD::SELECT_CC: {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000655 // Turn FP only select_cc's into fsel instructions.
Chris Lattnerf7605322005-08-31 21:09:52 +0000656 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
657 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
658 break;
659
660 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
661
662 // Cannot handle SETEQ/SETNE.
663 if (CC == ISD::SETEQ || CC == ISD::SETNE) break;
664
665 MVT::ValueType ResVT = Op.getValueType();
666 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
667 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
668 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000669
Chris Lattnerf7605322005-08-31 21:09:52 +0000670 // If the RHS of the comparison is a 0.0, we don't need to do the
671 // subtraction at all.
672 if (isFloatingPointZero(RHS))
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000673 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000674 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000675 case ISD::SETULT:
676 case ISD::SETLT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000677 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000678 case ISD::SETUGE:
679 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000680 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
681 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattnerf7605322005-08-31 21:09:52 +0000682 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000683 case ISD::SETUGT:
684 case ISD::SETGT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000685 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000686 case ISD::SETULE:
687 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000688 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
689 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattner0bbea952005-08-26 20:25:03 +0000690 return DAG.getNode(PPCISD::FSEL, ResVT,
Chris Lattner85fd97d2005-10-26 18:01:11 +0000691 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000692 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000693
Chris Lattnereb255f22005-10-25 20:54:57 +0000694 SDOperand Cmp;
Chris Lattnerf7605322005-08-31 21:09:52 +0000695 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000696 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnerf7605322005-08-31 21:09:52 +0000697 case ISD::SETULT:
698 case ISD::SETLT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000699 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
700 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
701 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
702 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000703 case ISD::SETUGE:
704 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000705 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
706 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
707 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
708 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000709 case ISD::SETUGT:
710 case ISD::SETGT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000711 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
712 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
713 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
714 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000715 case ISD::SETULE:
716 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000717 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
718 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
719 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
720 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000721 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000722 break;
723 }
Chris Lattnerbc11c342005-08-31 20:23:54 +0000724 case ISD::SHL: {
725 assert(Op.getValueType() == MVT::i64 &&
726 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
727 // The generic code does a fine job expanding shift by a constant.
728 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
729
730 // Otherwise, expand into a bunch of logical ops. Note that these ops
731 // depend on the PPC behavior for oversized shift amounts.
732 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
733 DAG.getConstant(0, MVT::i32));
734 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
735 DAG.getConstant(1, MVT::i32));
736 SDOperand Amt = Op.getOperand(1);
737
738 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
739 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000740 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
741 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000742 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
743 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
744 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000745 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000746 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000747 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000748 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
749 }
750 case ISD::SRL: {
751 assert(Op.getValueType() == MVT::i64 &&
752 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
753 // The generic code does a fine job expanding shift by a constant.
754 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
755
756 // Otherwise, expand into a bunch of logical ops. Note that these ops
757 // depend on the PPC behavior for oversized shift amounts.
758 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
759 DAG.getConstant(0, MVT::i32));
760 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
761 DAG.getConstant(1, MVT::i32));
762 SDOperand Amt = Op.getOperand(1);
763
764 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
765 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000766 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
767 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000768 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
769 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
770 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000771 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000772 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000773 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000774 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
775 }
776 case ISD::SRA: {
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000777 assert(Op.getValueType() == MVT::i64 &&
778 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
779 // The generic code does a fine job expanding shift by a constant.
780 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
781
782 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
783 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
784 DAG.getConstant(0, MVT::i32));
785 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
786 DAG.getConstant(1, MVT::i32));
787 SDOperand Amt = Op.getOperand(1);
788
789 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
790 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000791 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
792 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000793 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
794 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
795 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000796 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
797 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000798 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
799 Tmp4, Tmp6, ISD::SETLE);
800 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000801 }
Nate Begeman28a6b022005-12-10 02:36:00 +0000802 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000803 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
804 Constant *C = CP->get();
805 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i32, CP->getAlignment());
Nate Begeman28a6b022005-12-10 02:36:00 +0000806 SDOperand Zero = DAG.getConstant(0, MVT::i32);
807
Chris Lattnera39d7982006-04-13 17:10:48 +0000808 // If this is a non-darwin platform, we don't support non-static relo models
809 // yet.
810 if (getTargetMachine().getRelocationModel() == Reloc::Static ||
811 !getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000812 // Generate non-pic code that has direct accesses to the constant pool.
813 // The address of the global is just (hi(&g)+lo(&g)).
814 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
815 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
816 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
817 }
818
Nate Begeman28a6b022005-12-10 02:36:00 +0000819 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000820 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000821 // With PIC, the first instruction is actually "GR+hi(&G)".
822 Hi = DAG.getNode(ISD::ADD, MVT::i32,
823 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
824 }
825
826 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
827 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
828 return Lo;
829 }
Chris Lattner860e8862005-11-17 07:30:41 +0000830 case ISD::GlobalAddress: {
Nate Begeman50fb3c42005-12-24 01:00:15 +0000831 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
832 GlobalValue *GV = GSDN->getGlobal();
833 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32, GSDN->getOffset());
Chris Lattner860e8862005-11-17 07:30:41 +0000834 SDOperand Zero = DAG.getConstant(0, MVT::i32);
Chris Lattner1d05cb42005-11-17 18:55:48 +0000835
Chris Lattnera39d7982006-04-13 17:10:48 +0000836 // If this is a non-darwin platform, we don't support non-static relo models
837 // yet.
838 if (getTargetMachine().getRelocationModel() == Reloc::Static ||
839 !getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000840 // Generate non-pic code that has direct accesses to globals.
841 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner1d05cb42005-11-17 18:55:48 +0000842 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
843 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
844 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
845 }
Chris Lattner860e8862005-11-17 07:30:41 +0000846
847 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000848 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Chris Lattner860e8862005-11-17 07:30:41 +0000849 // With PIC, the first instruction is actually "GR+hi(&G)".
850 Hi = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattner15666132005-11-17 17:51:38 +0000851 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
Chris Lattner860e8862005-11-17 07:30:41 +0000852 }
853
854 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
855 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
856
Chris Lattner37dd6f12006-01-29 20:49:17 +0000857 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
858 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
Chris Lattner860e8862005-11-17 07:30:41 +0000859 return Lo;
860
861 // If the global is weak or external, we have to go through the lazy
862 // resolution stub.
863 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
864 }
Nate Begeman44775902006-01-31 08:17:29 +0000865 case ISD::SETCC: {
866 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Nate Begeman750ac1b2006-02-01 07:19:44 +0000867
868 // If we're comparing for equality to zero, expose the fact that this is
869 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
870 // fold the new nodes.
871 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
872 if (C->isNullValue() && CC == ISD::SETEQ) {
873 MVT::ValueType VT = Op.getOperand(0).getValueType();
874 SDOperand Zext = Op.getOperand(0);
875 if (VT < MVT::i32) {
876 VT = MVT::i32;
877 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
878 }
879 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
880 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
881 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
882 DAG.getConstant(Log2b, getShiftAmountTy()));
883 return DAG.getNode(ISD::TRUNCATE, getSetCCResultTy(), Scc);
884 }
885 // Leave comparisons against 0 and -1 alone for now, since they're usually
886 // optimized. FIXME: revisit this when we can custom lower all setcc
887 // optimizations.
888 if (C->isAllOnesValue() || C->isNullValue())
889 break;
890 }
891
892 // If we have an integer seteq/setne, turn it into a compare against zero
893 // by subtracting the rhs from the lhs, which is faster than setting a
894 // condition register, reading it back out, and masking the correct bit.
895 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
896 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
897 MVT::ValueType VT = Op.getValueType();
898 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
899 Op.getOperand(1));
900 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
901 }
Nate Begeman44775902006-01-31 08:17:29 +0000902 break;
903 }
Nate Begemanacc398c2006-01-25 18:21:52 +0000904 case ISD::VASTART: {
905 // vastart just stores the address of the VarArgsFrameIndex slot into the
906 // memory location argument.
907 // FIXME: Replace MVT::i32 with PointerTy
908 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
909 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
910 Op.getOperand(1), Op.getOperand(2));
911 }
Nate Begemanee625572006-01-27 21:09:22 +0000912 case ISD::RET: {
913 SDOperand Copy;
914
915 switch(Op.getNumOperands()) {
916 default:
917 assert(0 && "Do not know how to return this many arguments!");
918 abort();
919 case 1:
920 return SDOperand(); // ret void is legal
921 case 2: {
922 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Chris Lattnerbee98362006-04-11 01:38:39 +0000923 unsigned ArgReg;
924 if (MVT::isVector(ArgVT))
925 ArgReg = PPC::V2;
926 else if (MVT::isInteger(ArgVT))
927 ArgReg = PPC::R3;
928 else {
929 assert(MVT::isFloatingPoint(ArgVT));
930 ArgReg = PPC::F1;
931 }
932
Nate Begemanee625572006-01-27 21:09:22 +0000933 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
934 SDOperand());
Chris Lattner06c24352006-04-11 01:21:43 +0000935
936 // If we haven't noted the R3/F1 are live out, do so now.
937 if (DAG.getMachineFunction().liveout_empty())
938 DAG.getMachineFunction().addLiveOut(ArgReg);
Nate Begemanee625572006-01-27 21:09:22 +0000939 break;
940 }
941 case 3:
942 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(2),
943 SDOperand());
944 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
Chris Lattner06c24352006-04-11 01:21:43 +0000945 // If we haven't noted the R3+R4 are live out, do so now.
946 if (DAG.getMachineFunction().liveout_empty()) {
947 DAG.getMachineFunction().addLiveOut(PPC::R3);
948 DAG.getMachineFunction().addLiveOut(PPC::R4);
949 }
Nate Begemanee625572006-01-27 21:09:22 +0000950 break;
951 }
952 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
953 }
Chris Lattnerb2177b92006-03-19 06:55:52 +0000954 case ISD::SCALAR_TO_VECTOR: {
955 // Create a stack slot that is 16-byte aligned.
956 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
957 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
958 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
959
960 // Store the input value into Value#0 of the stack slot.
Chris Lattnerb2177b92006-03-19 06:55:52 +0000961 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
962 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
Chris Lattner7f20b132006-03-28 01:43:22 +0000963 // Load it out.
964 return DAG.getLoad(Op.getValueType(), Store, FIdx, DAG.getSrcValue(NULL));
Chris Lattnerb2177b92006-03-19 06:55:52 +0000965 }
Chris Lattnere87192a2006-04-12 17:37:20 +0000966 case ISD::BUILD_VECTOR: {
Chris Lattner64b3a082006-03-24 07:48:08 +0000967 // If this is a case we can't handle, return null and let the default
Chris Lattnerac225ca2006-04-12 19:07:14 +0000968 // expansion code take care of it. If we CAN select this case, return Op
969 // or something simpler.
970
971 // If this is a vector of constants or undefs, get the bits. A bit in
972 // UndefBits is set if the corresponding element of the vector is an
973 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
974 // zero.
975 uint64_t VectorBits[2];
976 uint64_t UndefBits[2];
977 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
978 return SDOperand(); // Not a constant vector.
Chris Lattner2b1c3252006-04-12 16:53:28 +0000979
980 // See if this is all zeros.
Chris Lattnerac225ca2006-04-12 19:07:14 +0000981 if ((VectorBits[0] | VectorBits[1]) == 0) {
Chris Lattner2b1c3252006-04-12 16:53:28 +0000982 // Canonicalize all zero vectors to be v4i32.
983 if (Op.getValueType() != MVT::v4i32) {
984 SDOperand Z = DAG.getConstant(0, MVT::i32);
985 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
986 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
987 }
Chris Lattner64b3a082006-03-24 07:48:08 +0000988 return Op;
Chris Lattner2b1c3252006-04-12 16:53:28 +0000989 }
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000990
Chris Lattnere87192a2006-04-12 17:37:20 +0000991 // Check to see if this is something we can use VSPLTI* to form.
992 MVT::ValueType CanonicalVT = MVT::Other;
993 SDNode *CST = 0;
994
995 if ((CST = PPC::get_VSPLTI_elt(Op.Val, 4, DAG).Val)) // vspltisw
996 CanonicalVT = MVT::v4i32;
997 else if ((CST = PPC::get_VSPLTI_elt(Op.Val, 2, DAG).Val)) // vspltish
998 CanonicalVT = MVT::v8i16;
999 else if ((CST = PPC::get_VSPLTI_elt(Op.Val, 1, DAG).Val)) // vspltisb
1000 CanonicalVT = MVT::v16i8;
1001
1002 // If this matches one of the vsplti* patterns, force it to the canonical
1003 // type for the pattern.
1004 if (CST) {
1005 if (Op.getValueType() != CanonicalVT) {
1006 // Convert the splatted element to the right element type.
1007 SDOperand Elt = DAG.getNode(ISD::TRUNCATE,
1008 MVT::getVectorBaseType(CanonicalVT),
1009 SDOperand(CST, 0));
1010 std::vector<SDOperand> Ops(MVT::getVectorNumElements(CanonicalVT), Elt);
1011 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT, Ops);
1012 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1013 }
Chris Lattner9c61dcf2006-03-25 06:12:06 +00001014 return Op;
Chris Lattnere87192a2006-04-12 17:37:20 +00001015 }
Chris Lattnerac225ca2006-04-12 19:07:14 +00001016
1017 // If this is some other splat of 4-byte elements, see if we can handle it
1018 // in another way.
1019 // FIXME: Make this more undef happy and work with other widths (1,2 bytes).
1020 if (VectorBits[0] == VectorBits[1] &&
1021 unsigned(VectorBits[0]) == unsigned(VectorBits[0] >> 32)) {
1022 unsigned Bits = unsigned(VectorBits[0]);
1023
1024 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1025 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). These are important
1026 // for fneg/fabs.
1027 if (Bits == 0x80000000 || Bits == 0x7FFFFFFF) {
1028 // Make -1 and vspltisw -1:
1029 SDOperand OnesI = DAG.getConstant(~0U, MVT::i32);
1030 SDOperand OnesV = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32,
1031 OnesI, OnesI, OnesI, OnesI);
1032
1033 // Make the VSLW intrinsic, computing 0x8000_0000.
1034 SDOperand Res
1035 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, MVT::v4i32,
1036 DAG.getConstant(Intrinsic::ppc_altivec_vslw, MVT::i32),
1037 OnesV, OnesV);
1038
1039 // If this is 0x7FFF_FFFF, xor by OnesV to invert it.
1040 if (Bits == 0x7FFFFFFF)
1041 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1042
1043 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1044 }
1045 }
1046
Chris Lattner9c61dcf2006-03-25 06:12:06 +00001047
Chris Lattner64b3a082006-03-24 07:48:08 +00001048 return SDOperand();
Chris Lattnere87192a2006-04-12 17:37:20 +00001049 }
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001050 case ISD::VECTOR_SHUFFLE: {
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001051 SDOperand V1 = Op.getOperand(0);
1052 SDOperand V2 = Op.getOperand(1);
1053 SDOperand PermMask = Op.getOperand(2);
1054
1055 // Cases that are handled by instructions that take permute immediates
1056 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1057 // selected by the instruction selector.
Chris Lattnercaad1632006-04-06 22:02:42 +00001058 if (V2.getOpcode() == ISD::UNDEF) {
1059 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1060 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1061 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
Chris Lattnerf24380e2006-04-06 22:28:36 +00001062 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1063 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1064 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
Chris Lattnercaad1632006-04-06 22:02:42 +00001065 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1066 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1067 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1068 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1069 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1070 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1071 return Op;
1072 }
1073 }
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001074
Chris Lattnerf24380e2006-04-06 22:28:36 +00001075 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1076 // and produce a fixed permutation. If any of these match, do not lower to
1077 // VPERM.
1078 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1079 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1080 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
Chris Lattnercaad1632006-04-06 22:02:42 +00001081 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1082 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1083 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1084 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1085 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1086 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
Chris Lattnerddb739e2006-04-06 17:23:16 +00001087 return Op;
1088
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001089 // TODO: Handle more cases, and also handle cases that are cheaper to do as
1090 // multiple such instructions than as a constant pool load/vperm pair.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001091
1092 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1093 // vector that will get spilled to the constant pool.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001094 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001095
1096 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1097 // that it is in input element units, not in bytes. Convert now.
1098 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1099 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1100
1101 std::vector<SDOperand> ResultMask;
1102 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
1103 unsigned SrcElt =cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
1104
1105 for (unsigned j = 0; j != BytesPerElement; ++j)
1106 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1107 MVT::i8));
1108 }
1109
1110 SDOperand VPermMask =DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
1111 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
1112 }
Chris Lattner48b61a72006-03-28 00:40:33 +00001113 case ISD::INTRINSIC_WO_CHAIN: {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00001114 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
Chris Lattner6d92cad2006-03-26 10:06:40 +00001115
1116 // If this is a lowered altivec predicate compare, CompareOpc is set to the
1117 // opcode number of the comparison.
1118 int CompareOpc = -1;
Chris Lattnera17b1552006-03-31 05:13:27 +00001119 bool isDot = false;
Chris Lattner6d92cad2006-03-26 10:06:40 +00001120 switch (IntNo) {
1121 default: return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattnera17b1552006-03-31 05:13:27 +00001122 // Comparison predicates.
1123 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
1124 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
1125 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
1126 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
1127 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
1128 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
1129 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
1130 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
1131 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
1132 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
1133 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
1134 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
1135 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
1136
1137 // Normal Comparisons.
1138 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
1139 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
1140 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
1141 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
1142 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
1143 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
1144 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
1145 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
1146 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
1147 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
1148 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
1149 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
1150 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
Chris Lattner6d92cad2006-03-26 10:06:40 +00001151 }
1152
1153 assert(CompareOpc>0 && "We only lower altivec predicate compares so far!");
1154
Chris Lattnera17b1552006-03-31 05:13:27 +00001155 // If this is a non-dot comparison, make the VCMP node.
Chris Lattner90217992006-04-06 23:12:19 +00001156 if (!isDot) {
1157 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
1158 Op.getOperand(1), Op.getOperand(2),
1159 DAG.getConstant(CompareOpc, MVT::i32));
1160 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
1161 }
Chris Lattnera17b1552006-03-31 05:13:27 +00001162
Chris Lattner6d92cad2006-03-26 10:06:40 +00001163 // Create the PPCISD altivec 'dot' comparison node.
1164 std::vector<SDOperand> Ops;
1165 std::vector<MVT::ValueType> VTs;
1166 Ops.push_back(Op.getOperand(2)); // LHS
1167 Ops.push_back(Op.getOperand(3)); // RHS
1168 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
1169 VTs.push_back(Op.getOperand(2).getValueType());
1170 VTs.push_back(MVT::Flag);
1171 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
1172
1173 // Now that we have the comparison, emit a copy from the CR to a GPR.
1174 // This is flagged to the above dot comparison.
1175 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
1176 DAG.getRegister(PPC::CR6, MVT::i32),
1177 CompNode.getValue(1));
1178
1179 // Unpack the result based on how the target uses it.
1180 unsigned BitNo; // Bit # of CR6.
1181 bool InvertBit; // Invert result?
1182 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1183 default: // Can't happen, don't crash on invalid number though.
1184 case 0: // Return the value of the EQ bit of CR6.
1185 BitNo = 0; InvertBit = false;
1186 break;
1187 case 1: // Return the inverted value of the EQ bit of CR6.
1188 BitNo = 0; InvertBit = true;
1189 break;
1190 case 2: // Return the value of the LT bit of CR6.
1191 BitNo = 2; InvertBit = false;
1192 break;
1193 case 3: // Return the inverted value of the LT bit of CR6.
1194 BitNo = 2; InvertBit = true;
1195 break;
1196 }
1197
1198 // Shift the bit into the low position.
1199 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
1200 DAG.getConstant(8-(3-BitNo), MVT::i32));
1201 // Isolate the bit.
1202 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
1203 DAG.getConstant(1, MVT::i32));
1204
1205 // If we are supposed to, toggle the bit.
1206 if (InvertBit)
1207 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
1208 DAG.getConstant(1, MVT::i32));
1209 return Flags;
1210 }
Chris Lattnerbc11c342005-08-31 20:23:54 +00001211 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001212 return SDOperand();
1213}
1214
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001215std::vector<SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001216PPCTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001217 //
1218 // add beautiful description of PPC stack frame format, or at least some docs
1219 //
1220 MachineFunction &MF = DAG.getMachineFunction();
1221 MachineFrameInfo *MFI = MF.getFrameInfo();
1222 MachineBasicBlock& BB = MF.front();
Chris Lattner7b738342005-09-13 19:33:40 +00001223 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001224 std::vector<SDOperand> ArgValues;
1225
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001226 unsigned ArgOffset = 24;
1227 unsigned GPR_remaining = 8;
1228 unsigned FPR_remaining = 13;
1229 unsigned GPR_idx = 0, FPR_idx = 0;
1230 static const unsigned GPR[] = {
1231 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1232 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1233 };
1234 static const unsigned FPR[] = {
1235 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1236 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1237 };
1238
1239 // Add DAG nodes to load the arguments... On entry to a function on PPC,
1240 // the arguments start at offset 24, although they are likely to be passed
1241 // in registers.
1242 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
1243 SDOperand newroot, argt;
1244 unsigned ObjSize;
1245 bool needsLoad = false;
1246 bool ArgLive = !I->use_empty();
1247 MVT::ValueType ObjectVT = getValueType(I->getType());
1248
1249 switch (ObjectVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001250 default: assert(0 && "Unhandled argument type!");
1251 case MVT::i1:
1252 case MVT::i8:
1253 case MVT::i16:
1254 case MVT::i32:
1255 ObjSize = 4;
1256 if (!ArgLive) break;
1257 if (GPR_remaining > 0) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001258 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001259 MF.addLiveIn(GPR[GPR_idx], VReg);
1260 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Nate Begeman49296f12005-08-31 01:58:39 +00001261 if (ObjectVT != MVT::i32) {
1262 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
1263 : ISD::AssertZext;
1264 argt = DAG.getNode(AssertOp, MVT::i32, argt,
1265 DAG.getValueType(ObjectVT));
1266 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, argt);
1267 }
Chris Lattner915fb302005-08-30 00:19:00 +00001268 } else {
1269 needsLoad = true;
1270 }
1271 break;
Chris Lattner80720a92005-11-30 20:40:54 +00001272 case MVT::i64:
1273 ObjSize = 8;
Chris Lattner915fb302005-08-30 00:19:00 +00001274 if (!ArgLive) break;
1275 if (GPR_remaining > 0) {
1276 SDOperand argHi, argLo;
Nate Begeman1d9d7422005-10-18 00:28:58 +00001277 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001278 MF.addLiveIn(GPR[GPR_idx], VReg);
1279 argHi = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +00001280 // If we have two or more remaining argument registers, then both halves
1281 // of the i64 can be sourced from there. Otherwise, the lower half will
1282 // have to come off the stack. This can happen when an i64 is preceded
1283 // by 28 bytes of arguments.
1284 if (GPR_remaining > 1) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001285 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001286 MF.addLiveIn(GPR[GPR_idx+1], VReg);
1287 argLo = DAG.getCopyFromReg(argHi, VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +00001288 } else {
1289 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
1290 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
1291 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
1292 DAG.getSrcValue(NULL));
1293 }
1294 // Build the outgoing arg thingy
1295 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
1296 newroot = argLo;
1297 } else {
1298 needsLoad = true;
1299 }
1300 break;
1301 case MVT::f32:
1302 case MVT::f64:
1303 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
Chris Lattner413b9792006-01-11 18:21:25 +00001304 if (!ArgLive) {
1305 if (FPR_remaining > 0) {
1306 --FPR_remaining;
1307 ++FPR_idx;
1308 }
1309 break;
1310 }
Chris Lattner915fb302005-08-30 00:19:00 +00001311 if (FPR_remaining > 0) {
Chris Lattner919c0322005-10-01 01:35:02 +00001312 unsigned VReg;
1313 if (ObjectVT == MVT::f32)
Nate Begeman1d9d7422005-10-18 00:28:58 +00001314 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner919c0322005-10-01 01:35:02 +00001315 else
Nate Begeman1d9d7422005-10-18 00:28:58 +00001316 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001317 MF.addLiveIn(FPR[FPR_idx], VReg);
1318 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, ObjectVT);
Chris Lattner915fb302005-08-30 00:19:00 +00001319 --FPR_remaining;
1320 ++FPR_idx;
1321 } else {
1322 needsLoad = true;
1323 }
1324 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001325 }
1326
1327 // We need to load the argument to a virtual register if we determined above
1328 // that we ran out of physical registers of the appropriate type
1329 if (needsLoad) {
1330 unsigned SubregOffset = 0;
1331 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
1332 if (ObjectVT == MVT::i16) SubregOffset = 2;
1333 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1334 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
1335 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
1336 DAG.getConstant(SubregOffset, MVT::i32));
1337 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
1338 DAG.getSrcValue(NULL));
1339 }
1340
1341 // Every 4 bytes of argument space consumes one of the GPRs available for
1342 // argument passing.
1343 if (GPR_remaining > 0) {
1344 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
1345 GPR_remaining -= delta;
1346 GPR_idx += delta;
1347 }
1348 ArgOffset += ObjSize;
1349 if (newroot.Val)
1350 DAG.setRoot(newroot.getValue(1));
1351
1352 ArgValues.push_back(argt);
1353 }
1354
1355 // If the function takes variable number of arguments, make a frame index for
1356 // the start of the first vararg value... for expansion of llvm.va_start.
1357 if (F.isVarArg()) {
1358 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1359 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
1360 // If this function is vararg, store any remaining integer argument regs
1361 // to their spots on the stack so that they may be loaded by deferencing the
1362 // result of va_next.
1363 std::vector<SDOperand> MemOps;
1364 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001365 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001366 MF.addLiveIn(GPR[GPR_idx], VReg);
1367 SDOperand Val = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001368 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
1369 Val, FIN, DAG.getSrcValue(NULL));
1370 MemOps.push_back(Store);
1371 // Increment the address by four for the next argument to store
1372 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
1373 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
1374 }
Chris Lattner80720a92005-11-30 20:40:54 +00001375 if (!MemOps.empty()) {
1376 MemOps.push_back(DAG.getRoot());
1377 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
1378 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001379 }
1380
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001381 return ArgValues;
1382}
1383
1384std::pair<SDOperand, SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001385PPCTargetLowering::LowerCallTo(SDOperand Chain,
1386 const Type *RetTy, bool isVarArg,
1387 unsigned CallingConv, bool isTailCall,
1388 SDOperand Callee, ArgListTy &Args,
1389 SelectionDAG &DAG) {
Chris Lattner281b55e2006-01-27 23:34:02 +00001390 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001391 // SelectExpr to use to put the arguments in the appropriate registers.
1392 std::vector<SDOperand> args_to_use;
1393
1394 // Count how many bytes are to be pushed on the stack, including the linkage
1395 // area, and parameter passing area.
1396 unsigned NumBytes = 24;
1397
1398 if (Args.empty()) {
Chris Lattner45b39762006-02-13 08:55:29 +00001399 Chain = DAG.getCALLSEQ_START(Chain,
1400 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001401 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001402 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001403 switch (getValueType(Args[i].second)) {
Chris Lattner915fb302005-08-30 00:19:00 +00001404 default: assert(0 && "Unknown value type!");
1405 case MVT::i1:
1406 case MVT::i8:
1407 case MVT::i16:
1408 case MVT::i32:
1409 case MVT::f32:
1410 NumBytes += 4;
1411 break;
1412 case MVT::i64:
1413 case MVT::f64:
1414 NumBytes += 8;
1415 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001416 }
Chris Lattner915fb302005-08-30 00:19:00 +00001417 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001418
Chris Lattner915fb302005-08-30 00:19:00 +00001419 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1420 // plus 32 bytes of argument space in case any called code gets funky on us.
1421 // (Required by ABI to support var arg)
1422 if (NumBytes < 56) NumBytes = 56;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001423
1424 // Adjust the stack pointer for the new arguments...
1425 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner45b39762006-02-13 08:55:29 +00001426 Chain = DAG.getCALLSEQ_START(Chain,
1427 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001428
1429 // Set up a copy of the stack pointer for use loading and storing any
1430 // arguments that may not fit in the registers available for argument
1431 // passing.
Chris Lattnera243db82006-01-11 19:55:07 +00001432 SDOperand StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001433
1434 // Figure out which arguments are going to go in registers, and which in
1435 // memory. Also, if this is a vararg function, floating point operations
1436 // must be stored to our stack, and loaded into integer regs as well, if
1437 // any integer regs are available for argument passing.
1438 unsigned ArgOffset = 24;
1439 unsigned GPR_remaining = 8;
1440 unsigned FPR_remaining = 13;
1441
1442 std::vector<SDOperand> MemOps;
1443 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1444 // PtrOff will be used to store the current argument to the stack if a
1445 // register cannot be found for it.
1446 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1447 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
1448 MVT::ValueType ArgVT = getValueType(Args[i].second);
1449
1450 switch (ArgVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001451 default: assert(0 && "Unexpected ValueType for argument!");
1452 case MVT::i1:
1453 case MVT::i8:
1454 case MVT::i16:
1455 // Promote the integer to 32 bits. If the input type is signed use a
1456 // sign extend, otherwise use a zero extend.
1457 if (Args[i].second->isSigned())
1458 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
1459 else
1460 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
1461 // FALL THROUGH
1462 case MVT::i32:
1463 if (GPR_remaining > 0) {
1464 args_to_use.push_back(Args[i].first);
1465 --GPR_remaining;
1466 } else {
1467 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1468 Args[i].first, PtrOff,
1469 DAG.getSrcValue(NULL)));
1470 }
1471 ArgOffset += 4;
1472 break;
1473 case MVT::i64:
1474 // If we have one free GPR left, we can place the upper half of the i64
1475 // in it, and store the other half to the stack. If we have two or more
1476 // free GPRs, then we can pass both halves of the i64 in registers.
1477 if (GPR_remaining > 0) {
1478 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1479 Args[i].first, DAG.getConstant(1, MVT::i32));
1480 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1481 Args[i].first, DAG.getConstant(0, MVT::i32));
1482 args_to_use.push_back(Hi);
1483 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001484 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001485 args_to_use.push_back(Lo);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001486 --GPR_remaining;
1487 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001488 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1489 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001490 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner915fb302005-08-30 00:19:00 +00001491 Lo, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001492 }
Chris Lattner915fb302005-08-30 00:19:00 +00001493 } else {
1494 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1495 Args[i].first, PtrOff,
1496 DAG.getSrcValue(NULL)));
1497 }
1498 ArgOffset += 8;
1499 break;
1500 case MVT::f32:
1501 case MVT::f64:
1502 if (FPR_remaining > 0) {
1503 args_to_use.push_back(Args[i].first);
1504 --FPR_remaining;
1505 if (isVarArg) {
1506 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
1507 Args[i].first, PtrOff,
1508 DAG.getSrcValue(NULL));
1509 MemOps.push_back(Store);
1510 // Float varargs are always shadowed in available integer registers
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001511 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001512 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1513 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001514 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001515 args_to_use.push_back(Load);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001516 --GPR_remaining;
Chris Lattner915fb302005-08-30 00:19:00 +00001517 }
1518 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001519 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1520 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner915fb302005-08-30 00:19:00 +00001521 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1522 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001523 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001524 args_to_use.push_back(Load);
1525 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001526 }
1527 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001528 // If we have any FPRs remaining, we may also have GPRs remaining.
1529 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1530 // GPRs.
1531 if (GPR_remaining > 0) {
1532 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1533 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001534 }
Chris Lattner915fb302005-08-30 00:19:00 +00001535 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
1536 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1537 --GPR_remaining;
1538 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001539 }
Chris Lattner915fb302005-08-30 00:19:00 +00001540 } else {
1541 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1542 Args[i].first, PtrOff,
1543 DAG.getSrcValue(NULL)));
1544 }
1545 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
1546 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001547 }
1548 }
1549 if (!MemOps.empty())
1550 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
1551 }
1552
1553 std::vector<MVT::ValueType> RetVals;
1554 MVT::ValueType RetTyVT = getValueType(RetTy);
Chris Lattnerf5059492005-09-02 01:24:55 +00001555 MVT::ValueType ActualRetTyVT = RetTyVT;
1556 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i16)
1557 ActualRetTyVT = MVT::i32; // Promote result to i32.
1558
Chris Lattnere00ebf02006-01-28 07:33:03 +00001559 if (RetTyVT == MVT::i64) {
1560 RetVals.push_back(MVT::i32);
1561 RetVals.push_back(MVT::i32);
1562 } else if (RetTyVT != MVT::isVoid) {
Chris Lattnerf5059492005-09-02 01:24:55 +00001563 RetVals.push_back(ActualRetTyVT);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001564 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001565 RetVals.push_back(MVT::Other);
1566
Chris Lattner2823b3e2005-11-17 05:56:14 +00001567 // If the callee is a GlobalAddress node (quite common, every direct call is)
1568 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1569 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1570 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
1571
Chris Lattner281b55e2006-01-27 23:34:02 +00001572 std::vector<SDOperand> Ops;
1573 Ops.push_back(Chain);
1574 Ops.push_back(Callee);
1575 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
1576 SDOperand TheCall = DAG.getNode(PPCISD::CALL, RetVals, Ops);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001577 Chain = TheCall.getValue(TheCall.Val->getNumValues()-1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001578 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1579 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerf5059492005-09-02 01:24:55 +00001580 SDOperand RetVal = TheCall;
1581
1582 // If the result is a small value, add a note so that we keep track of the
1583 // information about whether it is sign or zero extended.
1584 if (RetTyVT != ActualRetTyVT) {
1585 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
1586 MVT::i32, RetVal, DAG.getValueType(RetTyVT));
1587 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001588 } else if (RetTyVT == MVT::i64) {
1589 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, RetVal, RetVal.getValue(1));
Chris Lattnerf5059492005-09-02 01:24:55 +00001590 }
1591
1592 return std::make_pair(RetVal, Chain);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001593}
1594
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001595MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00001596PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1597 MachineBasicBlock *BB) {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001598 assert((MI->getOpcode() == PPC::SELECT_CC_Int ||
Chris Lattner919c0322005-10-01 01:35:02 +00001599 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00001600 MI->getOpcode() == PPC::SELECT_CC_F8 ||
1601 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001602 "Unexpected instr type to insert");
1603
1604 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1605 // control-flow pattern. The incoming instruction knows the destination vreg
1606 // to set, the condition code register to branch on, the true/false values to
1607 // select between, and a branch opcode to use.
1608 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1609 ilist<MachineBasicBlock>::iterator It = BB;
1610 ++It;
1611
1612 // thisMBB:
1613 // ...
1614 // TrueVal = ...
1615 // cmpTY ccX, r1, r2
1616 // bCC copy1MBB
1617 // fallthrough --> copy0MBB
1618 MachineBasicBlock *thisMBB = BB;
1619 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1620 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1621 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
1622 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
1623 MachineFunction *F = BB->getParent();
1624 F->getBasicBlockList().insert(It, copy0MBB);
1625 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001626 // Update machine-CFG edges by first adding all successors of the current
1627 // block to the new block which will contain the Phi node for the select.
1628 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1629 e = BB->succ_end(); i != e; ++i)
1630 sinkMBB->addSuccessor(*i);
1631 // Next, remove all successors of the current block, and add the true
1632 // and fallthrough blocks as its successors.
1633 while(!BB->succ_empty())
1634 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001635 BB->addSuccessor(copy0MBB);
1636 BB->addSuccessor(sinkMBB);
1637
1638 // copy0MBB:
1639 // %FalseValue = ...
1640 // # fallthrough to sinkMBB
1641 BB = copy0MBB;
1642
1643 // Update machine-CFG edges
1644 BB->addSuccessor(sinkMBB);
1645
1646 // sinkMBB:
1647 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1648 // ...
1649 BB = sinkMBB;
1650 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
1651 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
1652 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1653
1654 delete MI; // The pseudo instruction is gone now.
1655 return BB;
1656}
1657
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001658SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
1659 DAGCombinerInfo &DCI) const {
1660 TargetMachine &TM = getTargetMachine();
1661 SelectionDAG &DAG = DCI.DAG;
1662 switch (N->getOpcode()) {
1663 default: break;
1664 case ISD::SINT_TO_FP:
1665 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001666 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
1667 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
1668 // We allow the src/dst to be either f32/f64, but the intermediate
1669 // type must be i64.
1670 if (N->getOperand(0).getValueType() == MVT::i64) {
1671 SDOperand Val = N->getOperand(0).getOperand(0);
1672 if (Val.getValueType() == MVT::f32) {
1673 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1674 DCI.AddToWorklist(Val.Val);
1675 }
1676
1677 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001678 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001679 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001680 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001681 if (N->getValueType(0) == MVT::f32) {
1682 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
1683 DCI.AddToWorklist(Val.Val);
1684 }
1685 return Val;
1686 } else if (N->getOperand(0).getValueType() == MVT::i32) {
1687 // If the intermediate type is i32, we can avoid the load/store here
1688 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001689 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001690 }
1691 }
1692 break;
Chris Lattner51269842006-03-01 05:50:56 +00001693 case ISD::STORE:
1694 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
1695 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
1696 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
1697 N->getOperand(1).getValueType() == MVT::i32) {
1698 SDOperand Val = N->getOperand(1).getOperand(0);
1699 if (Val.getValueType() == MVT::f32) {
1700 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1701 DCI.AddToWorklist(Val.Val);
1702 }
1703 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
1704 DCI.AddToWorklist(Val.Val);
1705
1706 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
1707 N->getOperand(2), N->getOperand(3));
1708 DCI.AddToWorklist(Val.Val);
1709 return Val;
1710 }
1711 break;
Chris Lattner4468c222006-03-31 06:02:07 +00001712 case PPCISD::VCMP: {
1713 // If a VCMPo node already exists with exactly the same operands as this
1714 // node, use its result instead of this node (VCMPo computes both a CR6 and
1715 // a normal output).
1716 //
1717 if (!N->getOperand(0).hasOneUse() &&
1718 !N->getOperand(1).hasOneUse() &&
1719 !N->getOperand(2).hasOneUse()) {
1720
1721 // Scan all of the users of the LHS, looking for VCMPo's that match.
1722 SDNode *VCMPoNode = 0;
1723
1724 SDNode *LHSN = N->getOperand(0).Val;
1725 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
1726 UI != E; ++UI)
1727 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
1728 (*UI)->getOperand(1) == N->getOperand(1) &&
1729 (*UI)->getOperand(2) == N->getOperand(2) &&
1730 (*UI)->getOperand(0) == N->getOperand(0)) {
1731 VCMPoNode = *UI;
1732 break;
1733 }
1734
1735 // If there are non-zero uses of the flag value, use the VCMPo node!
Chris Lattner33497cc2006-03-31 06:04:53 +00001736 if (VCMPoNode && !VCMPoNode->hasNUsesOfValue(0, 1))
Chris Lattner4468c222006-03-31 06:02:07 +00001737 return SDOperand(VCMPoNode, 0);
1738 }
1739 break;
1740 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001741 }
1742
1743 return SDOperand();
1744}
1745
Chris Lattnerbbe77de2006-04-02 06:26:07 +00001746void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
1747 uint64_t Mask,
1748 uint64_t &KnownZero,
1749 uint64_t &KnownOne,
1750 unsigned Depth) const {
1751 KnownZero = 0;
1752 KnownOne = 0;
1753 switch (Op.getOpcode()) {
1754 default: break;
1755 case ISD::INTRINSIC_WO_CHAIN: {
1756 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
1757 default: break;
1758 case Intrinsic::ppc_altivec_vcmpbfp_p:
1759 case Intrinsic::ppc_altivec_vcmpeqfp_p:
1760 case Intrinsic::ppc_altivec_vcmpequb_p:
1761 case Intrinsic::ppc_altivec_vcmpequh_p:
1762 case Intrinsic::ppc_altivec_vcmpequw_p:
1763 case Intrinsic::ppc_altivec_vcmpgefp_p:
1764 case Intrinsic::ppc_altivec_vcmpgtfp_p:
1765 case Intrinsic::ppc_altivec_vcmpgtsb_p:
1766 case Intrinsic::ppc_altivec_vcmpgtsh_p:
1767 case Intrinsic::ppc_altivec_vcmpgtsw_p:
1768 case Intrinsic::ppc_altivec_vcmpgtub_p:
1769 case Intrinsic::ppc_altivec_vcmpgtuh_p:
1770 case Intrinsic::ppc_altivec_vcmpgtuw_p:
1771 KnownZero = ~1U; // All bits but the low one are known to be zero.
1772 break;
1773 }
1774 }
1775 }
1776}
1777
1778
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00001779/// getConstraintType - Given a constraint letter, return the type of
1780/// constraint it is for this target.
1781PPCTargetLowering::ConstraintType
1782PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
1783 switch (ConstraintLetter) {
1784 default: break;
1785 case 'b':
1786 case 'r':
1787 case 'f':
1788 case 'v':
1789 case 'y':
1790 return C_RegisterClass;
1791 }
1792 return TargetLowering::getConstraintType(ConstraintLetter);
1793}
1794
1795
Chris Lattnerddc787d2006-01-31 19:20:21 +00001796std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001797getRegClassForInlineAsmConstraint(const std::string &Constraint,
1798 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00001799 if (Constraint.size() == 1) {
1800 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
1801 default: break; // Unknown constriant letter
1802 case 'b':
1803 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
1804 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1805 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1806 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1807 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1808 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1809 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1810 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1811 0);
1812 case 'r':
1813 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
1814 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1815 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1816 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1817 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1818 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1819 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1820 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1821 0);
1822 case 'f':
1823 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
1824 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
1825 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
1826 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
1827 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
1828 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
1829 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
1830 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
1831 0);
1832 case 'v':
1833 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
1834 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
1835 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
1836 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
1837 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
1838 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
1839 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
1840 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
1841 0);
1842 case 'y':
1843 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
1844 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
1845 0);
1846 }
1847 }
1848
Chris Lattner1efa40f2006-02-22 00:56:39 +00001849 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00001850}
Chris Lattner763317d2006-02-07 00:47:13 +00001851
1852// isOperandValidForConstraint
1853bool PPCTargetLowering::
1854isOperandValidForConstraint(SDOperand Op, char Letter) {
1855 switch (Letter) {
1856 default: break;
1857 case 'I':
1858 case 'J':
1859 case 'K':
1860 case 'L':
1861 case 'M':
1862 case 'N':
1863 case 'O':
1864 case 'P': {
1865 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
1866 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
1867 switch (Letter) {
1868 default: assert(0 && "Unknown constraint letter!");
1869 case 'I': // "I" is a signed 16-bit constant.
1870 return (short)Value == (int)Value;
1871 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
1872 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
1873 return (short)Value == 0;
1874 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
1875 return (Value >> 16) == 0;
1876 case 'M': // "M" is a constant that is greater than 31.
1877 return Value > 31;
1878 case 'N': // "N" is a positive constant that is an exact power of two.
1879 return (int)Value > 0 && isPowerOf2_32(Value);
1880 case 'O': // "O" is the constant zero.
1881 return Value == 0;
1882 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
1883 return (short)-Value == (int)-Value;
1884 }
1885 break;
1886 }
1887 }
1888
1889 // Handle standard constraint letters.
1890 return TargetLowering::isOperandValidForConstraint(Op, Letter);
1891}
Evan Chengc4c62572006-03-13 23:20:37 +00001892
1893/// isLegalAddressImmediate - Return true if the integer value can be used
1894/// as the offset of the target addressing mode.
1895bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
1896 // PPC allows a sign-extended 16-bit immediate field.
1897 return (V > -(1 << 16) && V < (1 << 16)-1);
1898}