blob: f855f3a16acef7bb52d90efeccf7f856f39e12d8 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000704 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000705 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706}
707
708/// getRoot - Return the current virtual root of the Selection DAG,
709/// flushing any PendingLoad items. This must be done before emitting
710/// a store or any other node that may need to be ordered after any
711/// prior load instructions.
712///
Dan Gohman2048b852009-11-23 18:04:58 +0000713SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 if (PendingLoads.empty())
715 return DAG.getRoot();
716
717 if (PendingLoads.size() == 1) {
718 SDValue Root = PendingLoads[0];
719 DAG.setRoot(Root);
720 PendingLoads.clear();
721 return Root;
722 }
723
724 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 &PendingLoads[0], PendingLoads.size());
727 PendingLoads.clear();
728 DAG.setRoot(Root);
729 return Root;
730}
731
732/// getControlRoot - Similar to getRoot, but instead of flushing all the
733/// PendingLoad items, flush all the PendingExports items. It is necessary
734/// to do this before emitting a terminator instruction.
735///
Dan Gohman2048b852009-11-23 18:04:58 +0000736SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 SDValue Root = DAG.getRoot();
738
739 if (PendingExports.empty())
740 return Root;
741
742 // Turn all of the CopyToReg chains into one factored node.
743 if (Root.getOpcode() != ISD::EntryToken) {
744 unsigned i = 0, e = PendingExports.size();
745 for (; i != e; ++i) {
746 assert(PendingExports[i].getNode()->getNumOperands() > 1);
747 if (PendingExports[i].getNode()->getOperand(0) == Root)
748 break; // Don't add the root if we already indirectly depend on it.
749 }
750
751 if (i == e)
752 PendingExports.push_back(Root);
753 }
754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000756 &PendingExports[0],
757 PendingExports.size());
758 PendingExports.clear();
759 DAG.setRoot(Root);
760 return Root;
761}
762
Bill Wendling4533cac2010-01-28 21:51:40 +0000763void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
764 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
765 DAG.AssignOrdering(Node, SDNodeOrder);
766
767 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
768 AssignOrderingToNode(Node->getOperand(I).getNode());
769}
770
Dan Gohman46510a72010-04-15 01:51:59 +0000771void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000772 // Set up outgoing PHI node register values before emitting the terminator.
773 if (isa<TerminatorInst>(&I))
774 HandlePHINodesInSuccessorBlocks(I.getParent());
775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 CurDebugLoc = I.getDebugLoc();
777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000779
Dan Gohman92884f72010-04-20 15:03:56 +0000780 if (!isa<TerminatorInst>(&I) && !HasTailCall)
781 CopyToExportRegsIfNeeded(&I);
782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784}
785
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000786void SelectionDAGBuilder::visitPHI(const PHINode &) {
787 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
788}
789
Dan Gohman46510a72010-04-15 01:51:59 +0000790void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 // Note: this doesn't use InstVisitor, because it has to work with
792 // ConstantExpr's in addition to instructions.
793 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000795 // Build the switch statement using the Instruction.def file.
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000797 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798#include "llvm/Instruction.def"
799 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000800
801 // Assign the ordering to the freshly created DAG nodes.
802 if (NodeMap.count(&I)) {
803 ++SDNodeOrder;
804 AssignOrderingToNode(getValue(&I).getNode());
805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000806}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807
Dan Gohman28a17352010-07-01 01:59:43 +0000808// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000809SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000810 // If we already have an SDValue for this value, use it. It's important
811 // to do this first, so that we don't create a CopyFromReg if we already
812 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000813 SDValue &N = NodeMap[V];
814 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000815
Dan Gohman28a17352010-07-01 01:59:43 +0000816 // If there's a virtual register allocated and initialized for this
817 // value, use it.
818 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
819 if (It != FuncInfo.ValueMap.end()) {
820 unsigned InReg = It->second;
821 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
822 SDValue Chain = DAG.getEntryNode();
823 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
824 }
825
826 // Otherwise create a new SDValue and remember it.
827 SDValue Val = getValueImpl(V);
828 NodeMap[V] = Val;
829 return Val;
830}
831
832/// getNonRegisterValue - Return an SDValue for the given Value, but
833/// don't look in FuncInfo.ValueMap for a virtual register.
834SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
835 // If we already have an SDValue for this value, use it.
836 SDValue &N = NodeMap[V];
837 if (N.getNode()) return N;
838
839 // Otherwise create a new SDValue and remember it.
840 SDValue Val = getValueImpl(V);
841 NodeMap[V] = Val;
842 return Val;
843}
844
845/// getValueImpl - Helper function for getValue and getMaterializedValue.
846/// Create an SDValue for the given value.
847SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000848 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000849 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000850
Dan Gohman383b5f62010-04-17 15:32:28 +0000851 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000852 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853
Dan Gohman383b5f62010-04-17 15:32:28 +0000854 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000855 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000858 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000859
Dan Gohman383b5f62010-04-17 15:32:28 +0000860 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000861 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000862
Nate Begeman9008ca62009-04-27 18:41:29 +0000863 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000864 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865
Dan Gohman383b5f62010-04-17 15:32:28 +0000866 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000867 visit(CE->getOpcode(), *CE);
868 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000869 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 return N1;
871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
874 SmallVector<SDValue, 4> Constants;
875 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
876 OI != OE; ++OI) {
877 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000878 // If the operand is an empty aggregate, there are no values.
879 if (!Val) continue;
880 // Add each leaf value from the operand to the Constants list
881 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
883 Constants.push_back(SDValue(Val, i));
884 }
Bill Wendling87710f02009-12-21 23:47:40 +0000885
Bill Wendling4533cac2010-01-28 21:51:40 +0000886 return DAG.getMergeValues(&Constants[0], Constants.size(),
887 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 }
889
Duncan Sands1df98592010-02-16 11:11:14 +0000890 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
892 "Unknown struct or array constant!");
893
Owen Andersone50ed302009-08-10 22:56:29 +0000894 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895 ComputeValueVTs(TLI, C->getType(), ValueVTs);
896 unsigned NumElts = ValueVTs.size();
897 if (NumElts == 0)
898 return SDValue(); // empty struct
899 SmallVector<SDValue, 4> Constants(NumElts);
900 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000901 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000902 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000903 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 else if (EltVT.isFloatingPoint())
905 Constants[i] = DAG.getConstantFP(0, EltVT);
906 else
907 Constants[i] = DAG.getConstant(0, EltVT);
908 }
Bill Wendling87710f02009-12-21 23:47:40 +0000909
Bill Wendling4533cac2010-01-28 21:51:40 +0000910 return DAG.getMergeValues(&Constants[0], NumElts,
911 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000912 }
913
Dan Gohman383b5f62010-04-17 15:32:28 +0000914 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000915 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 const VectorType *VecTy = cast<VectorType>(V->getType());
918 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 // Now that we know the number and type of the elements, get that number of
921 // elements into the Ops array based on what kind of constant it is.
922 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000923 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000924 for (unsigned i = 0; i != NumElements; ++i)
925 Ops.push_back(getValue(CP->getOperand(i)));
926 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000927 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000929
930 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000931 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 Op = DAG.getConstantFP(0, EltVT);
933 else
934 Op = DAG.getConstant(0, EltVT);
935 Ops.assign(NumElements, Op);
936 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000939 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
940 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000941 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // If this is a static alloca, generate it as the frameindex instead of
944 // computation.
945 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
946 DenseMap<const AllocaInst*, int>::iterator SI =
947 FuncInfo.StaticAllocaMap.find(AI);
948 if (SI != FuncInfo.StaticAllocaMap.end())
949 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
950 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohman28a17352010-07-01 01:59:43 +0000952 // If this is an instruction which fast-isel has deferred, select it now.
953 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
954 assert(Inst->isSafeToSpeculativelyExecute() &&
955 "Instruction with side effects deferred!");
956 visit(*Inst);
957 DenseMap<const Value *, SDValue>::iterator NIt = NodeMap.find(Inst);
958 if (NIt != NodeMap.end() && NIt->second.getNode())
959 return NIt->second;
960 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000961
Dan Gohman28a17352010-07-01 01:59:43 +0000962 llvm_unreachable("Can't get register for value!");
963 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964}
965
Dan Gohman46510a72010-04-15 01:51:59 +0000966void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000967 SDValue Chain = getControlRoot();
968 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +0000969 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000970
Dan Gohman7451d3e2010-05-29 17:03:36 +0000971 if (!FuncInfo.CanLowerReturn) {
972 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000973 const Function *F = I.getParent()->getParent();
974
975 // Emit a store of the return value through the virtual register.
976 // Leave Outs empty so that LowerReturn won't try to load return
977 // registers the usual way.
978 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000979 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000980 PtrValueVTs);
981
982 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
983 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000984
Owen Andersone50ed302009-08-10 22:56:29 +0000985 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000986 SmallVector<uint64_t, 4> Offsets;
987 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000988 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000989
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000990 SmallVector<SDValue, 4> Chains(NumValues);
991 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +0000992 for (unsigned i = 0; i != NumValues; ++i) {
993 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
994 DAG.getConstant(Offsets[i], PtrVT));
995 Chains[i] =
996 DAG.getStore(Chain, getCurDebugLoc(),
997 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +0000998 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +0000999 }
1000
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001001 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1002 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001003 } else if (I.getNumOperands() != 0) {
1004 SmallVector<EVT, 4> ValueVTs;
1005 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1006 unsigned NumValues = ValueVTs.size();
1007 if (NumValues) {
1008 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001009 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1010 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001012 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001013
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001014 const Function *F = I.getParent()->getParent();
1015 if (F->paramHasAttr(0, Attribute::SExt))
1016 ExtendKind = ISD::SIGN_EXTEND;
1017 else if (F->paramHasAttr(0, Attribute::ZExt))
1018 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001019
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001020 // FIXME: C calling convention requires the return type to be promoted
1021 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001022 // conventions. The frontend should mark functions whose return values
1023 // require promoting with signext or zeroext attributes.
1024 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1025 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1026 if (VT.bitsLT(MinVT))
1027 VT = MinVT;
1028 }
1029
1030 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1031 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1032 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001033 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001034 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1035 &Parts[0], NumParts, PartVT, ExtendKind);
1036
1037 // 'inreg' on function refers to return value
1038 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1039 if (F->paramHasAttr(0, Attribute::InReg))
1040 Flags.setInReg();
1041
1042 // Propagate extension type if any
1043 if (F->paramHasAttr(0, Attribute::SExt))
1044 Flags.setSExt();
1045 else if (F->paramHasAttr(0, Attribute::ZExt))
1046 Flags.setZExt();
1047
Dan Gohmanc9403652010-07-07 15:54:55 +00001048 for (unsigned i = 0; i < NumParts; ++i) {
1049 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1050 /*isfixed=*/true));
1051 OutVals.push_back(Parts[i]);
1052 }
Evan Cheng3927f432009-03-25 20:20:11 +00001053 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 }
1055 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001056
1057 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001058 CallingConv::ID CallConv =
1059 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001061 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001062
1063 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001065 "LowerReturn didn't return a valid chain!");
1066
1067 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069}
1070
Dan Gohmanad62f532009-04-23 23:13:24 +00001071/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1072/// created for it, emit nodes to copy the value into the virtual
1073/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001074void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001075 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1076 if (VMI != FuncInfo.ValueMap.end()) {
1077 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1078 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001079 }
1080}
1081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1083/// the current basic block, add it to ValueMap now so that we'll get a
1084/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001085void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001086 // No need to export constants.
1087 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001089 // Already exported?
1090 if (FuncInfo.isExportedInst(V)) return;
1091
1092 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1093 CopyValueToVirtualRegister(V, Reg);
1094}
1095
Dan Gohman46510a72010-04-15 01:51:59 +00001096bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001097 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 // The operands of the setcc have to be in this block. We don't know
1099 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001100 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001101 // Can export from current BB.
1102 if (VI->getParent() == FromBB)
1103 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 // Is already exported, noop.
1106 return FuncInfo.isExportedInst(V);
1107 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001109 // If this is an argument, we can export it if the BB is the entry block or
1110 // if it is already exported.
1111 if (isa<Argument>(V)) {
1112 if (FromBB == &FromBB->getParent()->getEntryBlock())
1113 return true;
1114
1115 // Otherwise, can only export this if it is already exported.
1116 return FuncInfo.isExportedInst(V);
1117 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001119 // Otherwise, constants can always be exported.
1120 return true;
1121}
1122
1123static bool InBlock(const Value *V, const BasicBlock *BB) {
1124 if (const Instruction *I = dyn_cast<Instruction>(V))
1125 return I->getParent() == BB;
1126 return true;
1127}
1128
Dan Gohmanc2277342008-10-17 21:16:08 +00001129/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1130/// This function emits a branch and is used at the leaves of an OR or an
1131/// AND operator tree.
1132///
1133void
Dan Gohman46510a72010-04-15 01:51:59 +00001134SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001135 MachineBasicBlock *TBB,
1136 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001137 MachineBasicBlock *CurBB,
1138 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001139 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001140
Dan Gohmanc2277342008-10-17 21:16:08 +00001141 // If the leaf of the tree is a comparison, merge the condition into
1142 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001143 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001144 // The operands of the cmp have to be in this block. We don't know
1145 // how to export them from some other block. If this is the first block
1146 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001147 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001148 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1149 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001150 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001151 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001152 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001153 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001154 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155 } else {
1156 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001157 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001158 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001159
1160 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1162 SwitchCases.push_back(CB);
1163 return;
1164 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001165 }
1166
1167 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001168 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001169 NULL, TBB, FBB, CurBB);
1170 SwitchCases.push_back(CB);
1171}
1172
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001173/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001174void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001175 MachineBasicBlock *TBB,
1176 MachineBasicBlock *FBB,
1177 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001178 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001179 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001180 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001181 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001183 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1184 BOp->getParent() != CurBB->getBasicBlock() ||
1185 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1186 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001187 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001188 return;
1189 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001191 // Create TmpBB after CurBB.
1192 MachineFunction::iterator BBI = CurBB;
1193 MachineFunction &MF = DAG.getMachineFunction();
1194 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1195 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001197 if (Opc == Instruction::Or) {
1198 // Codegen X | Y as:
1199 // jmp_if_X TBB
1200 // jmp TmpBB
1201 // TmpBB:
1202 // jmp_if_Y TBB
1203 // jmp FBB
1204 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001206 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001207 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001210 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 } else {
1212 assert(Opc == Instruction::And && "Unknown merge op!");
1213 // Codegen X & Y as:
1214 // jmp_if_X TmpBB
1215 // jmp FBB
1216 // TmpBB:
1217 // jmp_if_Y TBB
1218 // jmp FBB
1219 //
1220 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001223 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001225 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001226 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001227 }
1228}
1229
1230/// If the set of cases should be emitted as a series of branches, return true.
1231/// If we should emit this as a bunch of and/or'd together conditions, return
1232/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001233bool
Dan Gohman2048b852009-11-23 18:04:58 +00001234SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001235 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // If this is two comparisons of the same values or'd or and'd together, they
1238 // will get folded into a single comparison, so don't emit two blocks.
1239 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1240 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1241 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1242 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1243 return false;
1244 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001245
Chris Lattner133ce872010-01-02 00:00:03 +00001246 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1247 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1248 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1249 Cases[0].CC == Cases[1].CC &&
1250 isa<Constant>(Cases[0].CmpRHS) &&
1251 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1252 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1253 return false;
1254 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1255 return false;
1256 }
1257
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001258 return true;
1259}
1260
Dan Gohman46510a72010-04-15 01:51:59 +00001261void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001262 MachineBasicBlock *BrMBB = FuncInfo.MBBMap[I.getParent()];
1263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // Update machine-CFG edges.
1265 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1266
1267 // Figure out which block is immediately after the current one.
1268 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001269 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001270 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 NextBlock = BBI;
1272
1273 if (I.isUnconditional()) {
1274 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001275 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001277 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001278 if (Succ0MBB != NextBlock)
1279 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001281 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 return;
1284 }
1285
1286 // If this condition is one of the special cases we handle, do special stuff
1287 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001288 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001289 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1290
1291 // If this is a series of conditions that are or'd or and'd together, emit
1292 // this as a sequence of branches instead of setcc's with and/or operations.
1293 // For example, instead of something like:
1294 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001297 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 // or C, F
1299 // jnz foo
1300 // Emit:
1301 // cmp A, B
1302 // je foo
1303 // cmp D, E
1304 // jle foo
1305 //
Dan Gohman46510a72010-04-15 01:51:59 +00001306 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001307 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001308 (BOp->getOpcode() == Instruction::And ||
1309 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001310 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1311 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 // If the compares in later blocks need to use values not currently
1313 // exported from this block, export them now. This block should always
1314 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001315 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 // Allow some cases to be rejected.
1318 if (ShouldEmitAsBranches(SwitchCases)) {
1319 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1320 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1321 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1322 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001325 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 SwitchCases.erase(SwitchCases.begin());
1327 return;
1328 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // Okay, we decided not to do this, remove any inserted MBB's and clear
1331 // SwitchCases.
1332 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001333 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 SwitchCases.clear();
1336 }
1337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001340 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001341 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 // Use visitSwitchCase to actually insert the fast branch sequence for this
1344 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001345 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346}
1347
1348/// visitSwitchCase - Emits the necessary code to represent a single node in
1349/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001350void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1351 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001352 SDValue Cond;
1353 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001354 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001355
1356 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 if (CB.CmpMHS == NULL) {
1358 // Fold "(X == true)" to X and "(X == false)" to !X to
1359 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001360 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001361 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001363 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001364 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001366 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001368 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 } else {
1370 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1371
Anton Korobeynikov23218582008-12-23 22:25:27 +00001372 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1373 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374
1375 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001376 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377
1378 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001379 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001380 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001382 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001383 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 DAG.getConstant(High-Low, VT), ISD::SETULE);
1386 }
1387 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001390 SwitchBB->addSuccessor(CB.TrueBB);
1391 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Set NextBlock to be the MBB immediately after the current one, if any.
1394 // This is used to avoid emitting unnecessary branches to the next block.
1395 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001396 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001397 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 // If the lhs block is the next block, invert the condition so that we can
1401 // fall through to the lhs instead of the rhs block.
1402 if (CB.TrueBB == NextBlock) {
1403 std::swap(CB.TrueBB, CB.FalseBB);
1404 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001405 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001407
Dale Johannesenf5d97892009-02-04 01:48:28 +00001408 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001410 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001411
Dan Gohmandeca0522010-06-24 17:08:31 +00001412 // Insert the false branch.
1413 if (CB.FalseBB != NextBlock)
1414 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1415 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001416
1417 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418}
1419
1420/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001421void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 // Emit the code for the jump table
1423 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001424 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001425 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1426 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001428 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1429 MVT::Other, Index.getValue(1),
1430 Table, Index);
1431 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432}
1433
1434/// visitJumpTableHeader - This function emits necessary code to produce index
1435/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001436void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001437 JumpTableHeader &JTH,
1438 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001439 // Subtract the lowest switch case value from the value being switched on and
1440 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 // difference between smallest and largest cases.
1442 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001443 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001444 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001445 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001446
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001447 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001448 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001449 // can be used as an index into the jump table in a subsequent basic block.
1450 // This value may be smaller or larger than the target's pointer type, and
1451 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001452 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001453
Dan Gohman89496d02010-07-02 00:10:16 +00001454 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001455 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1456 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 JT.Reg = JumpTableReg;
1458
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001459 // Emit the range check for the jump table, and branch to the default block
1460 // for the switch statement if the value being switched on exceeds the largest
1461 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001462 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001463 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001464 DAG.getConstant(JTH.Last-JTH.First,VT),
1465 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466
1467 // Set NextBlock to be the MBB immediately after the current one, if any.
1468 // This is used to avoid emitting unnecessary branches to the next block.
1469 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001470 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001471
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001472 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 NextBlock = BBI;
1474
Dale Johannesen66978ee2009-01-31 02:22:37 +00001475 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001476 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001477 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478
Bill Wendling4533cac2010-01-28 21:51:40 +00001479 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001480 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1481 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001482
Bill Wendling87710f02009-12-21 23:47:40 +00001483 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484}
1485
1486/// visitBitTestHeader - This function emits necessary code to produce value
1487/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001488void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1489 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 // Subtract the minimum value
1491 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001492 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001493 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001494 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495
1496 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001497 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001498 TLI.getSetCCResultType(Sub.getValueType()),
1499 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001500 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501
Bill Wendling87710f02009-12-21 23:47:40 +00001502 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1503 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504
Dan Gohman89496d02010-07-02 00:10:16 +00001505 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001506 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1507 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508
1509 // Set NextBlock to be the MBB immediately after the current one, if any.
1510 // This is used to avoid emitting unnecessary branches to the next block.
1511 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001512 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001513 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 NextBlock = BBI;
1515
1516 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1517
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 SwitchBB->addSuccessor(B.Default);
1519 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520
Dale Johannesen66978ee2009-01-31 02:22:37 +00001521 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001523 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001524
Bill Wendling4533cac2010-01-28 21:51:40 +00001525 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001526 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1527 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001528
Bill Wendling87710f02009-12-21 23:47:40 +00001529 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530}
1531
1532/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001533void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1534 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001535 BitTestCase &B,
1536 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001537 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001538 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001539 SDValue Cmp;
1540 if (CountPopulation_64(B.Mask) == 1) {
1541 // Testing for a single bit; just compare the shift count with what it
1542 // would need to be to shift a 1 bit in that position.
1543 Cmp = DAG.getSetCC(getCurDebugLoc(),
1544 TLI.getSetCCResultType(ShiftOp.getValueType()),
1545 ShiftOp,
1546 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1547 TLI.getPointerTy()),
1548 ISD::SETEQ);
1549 } else {
1550 // Make desired shift
1551 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1552 TLI.getPointerTy(),
1553 DAG.getConstant(1, TLI.getPointerTy()),
1554 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001555
Dan Gohman8e0163a2010-06-24 02:06:24 +00001556 // Emit bit tests and jumps
1557 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1558 TLI.getPointerTy(), SwitchVal,
1559 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1560 Cmp = DAG.getSetCC(getCurDebugLoc(),
1561 TLI.getSetCCResultType(AndOp.getValueType()),
1562 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1563 ISD::SETNE);
1564 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565
Dan Gohman99be8ae2010-04-19 22:41:47 +00001566 SwitchBB->addSuccessor(B.TargetBB);
1567 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001568
Dale Johannesen66978ee2009-01-31 02:22:37 +00001569 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001571 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572
1573 // Set NextBlock to be the MBB immediately after the current one, if any.
1574 // This is used to avoid emitting unnecessary branches to the next block.
1575 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001576 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001577 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 NextBlock = BBI;
1579
Bill Wendling4533cac2010-01-28 21:51:40 +00001580 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001581 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1582 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001583
Bill Wendling87710f02009-12-21 23:47:40 +00001584 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585}
1586
Dan Gohman46510a72010-04-15 01:51:59 +00001587void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001588 MachineBasicBlock *InvokeMBB = FuncInfo.MBBMap[I.getParent()];
1589
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590 // Retrieve successors.
1591 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1592 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1593
Gabor Greifb67e6b32009-01-15 11:10:44 +00001594 const Value *Callee(I.getCalledValue());
1595 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 visitInlineAsm(&I);
1597 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001598 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599
1600 // If the value of the invoke is used outside of its defining block, make it
1601 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001602 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603
1604 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001605 InvokeMBB->addSuccessor(Return);
1606 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607
1608 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001609 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1610 MVT::Other, getControlRoot(),
1611 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612}
1613
Dan Gohman46510a72010-04-15 01:51:59 +00001614void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615}
1616
1617/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1618/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001619bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1620 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001621 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001622 MachineBasicBlock *Default,
1623 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001627 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001629 return false;
1630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 // Get the MachineFunction which holds the current MBB. This is used when
1632 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001633 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634
1635 // Figure out which block is immediately after the current one.
1636 MachineBasicBlock *NextBlock = 0;
1637 MachineFunction::iterator BBI = CR.CaseBB;
1638
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001639 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640 NextBlock = BBI;
1641
1642 // TODO: If any two of the cases has the same destination, and if one value
1643 // is the same as the other, but has one bit unset that the other has set,
1644 // use bit manipulation to do two compares at once. For example:
1645 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 // Rearrange the case blocks so that the last one falls through if possible.
1648 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1649 // The last case block won't fall through into 'NextBlock' if we emit the
1650 // branches in this order. See if rearranging a case value would help.
1651 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1652 if (I->BB == NextBlock) {
1653 std::swap(*I, BackCase);
1654 break;
1655 }
1656 }
1657 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001658
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001659 // Create a CaseBlock record representing a conditional branch to
1660 // the Case's target mbb if the value being switched on SV is equal
1661 // to C.
1662 MachineBasicBlock *CurBlock = CR.CaseBB;
1663 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1664 MachineBasicBlock *FallThrough;
1665 if (I != E-1) {
1666 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1667 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001668
1669 // Put SV in a virtual register to make it available from the new blocks.
1670 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671 } else {
1672 // If the last case doesn't match, go to the default block.
1673 FallThrough = Default;
1674 }
1675
Dan Gohman46510a72010-04-15 01:51:59 +00001676 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 ISD::CondCode CC;
1678 if (I->High == I->Low) {
1679 // This is just small small case range :) containing exactly 1 case
1680 CC = ISD::SETEQ;
1681 LHS = SV; RHS = I->High; MHS = NULL;
1682 } else {
1683 CC = ISD::SETLE;
1684 LHS = I->Low; MHS = SV; RHS = I->High;
1685 }
1686 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688 // If emitting the first comparison, just call visitSwitchCase to emit the
1689 // code into the current block. Otherwise, push the CaseBlock onto the
1690 // vector to be later processed by SDISel, and insert the node's MBB
1691 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001692 if (CurBlock == SwitchBB)
1693 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694 else
1695 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001697 CurBlock = FallThrough;
1698 }
1699
1700 return true;
1701}
1702
1703static inline bool areJTsAllowed(const TargetLowering &TLI) {
1704 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1706 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001708
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001709static APInt ComputeRange(const APInt &First, const APInt &Last) {
1710 APInt LastExt(Last), FirstExt(First);
1711 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1712 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1713 return (LastExt - FirstExt + 1ULL);
1714}
1715
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001717bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1718 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001719 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001720 MachineBasicBlock* Default,
1721 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722 Case& FrontCase = *CR.Range.first;
1723 Case& BackCase = *(CR.Range.second-1);
1724
Chris Lattnere880efe2009-11-07 07:50:34 +00001725 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1726 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727
Chris Lattnere880efe2009-11-07 07:50:34 +00001728 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1730 I!=E; ++I)
1731 TSize += I->size();
1732
Dan Gohmane0567812010-04-08 23:03:40 +00001733 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001735
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001736 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001737 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738 if (Density < 0.4)
1739 return false;
1740
David Greene4b69d992010-01-05 01:24:57 +00001741 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001742 << "First entry: " << First << ". Last entry: " << Last << '\n'
1743 << "Range: " << Range
1744 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745
1746 // Get the MachineFunction which holds the current MBB. This is used when
1747 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001748 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749
1750 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001752 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753
1754 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1755
1756 // Create a new basic block to hold the code for loading the address
1757 // of the jump table, and jumping to it. Update successor information;
1758 // we will either branch to the default case for the switch, or the jump
1759 // table.
1760 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1761 CurMF->insert(BBI, JumpTableBB);
1762 CR.CaseBB->addSuccessor(Default);
1763 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001765 // Build a vector of destination BBs, corresponding to each target
1766 // of the jump table. If the value of the jump table slot corresponds to
1767 // a case statement, push the case's BB onto the vector, otherwise, push
1768 // the default BB.
1769 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001770 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001771 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001772 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1773 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001774
1775 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776 DestBBs.push_back(I->BB);
1777 if (TEI==High)
1778 ++I;
1779 } else {
1780 DestBBs.push_back(Default);
1781 }
1782 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001785 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1786 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001787 E = DestBBs.end(); I != E; ++I) {
1788 if (!SuccsHandled[(*I)->getNumber()]) {
1789 SuccsHandled[(*I)->getNumber()] = true;
1790 JumpTableBB->addSuccessor(*I);
1791 }
1792 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001793
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001794 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001795 unsigned JTEncoding = TLI.getJumpTableEncoding();
1796 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001797 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 // Set the jump table information so that we can codegen it as a second
1800 // MachineBasicBlock
1801 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001802 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1803 if (CR.CaseBB == SwitchBB)
1804 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806 JTCases.push_back(JumpTableBlock(JTH, JT));
1807
1808 return true;
1809}
1810
1811/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1812/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001813bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1814 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001815 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001816 MachineBasicBlock *Default,
1817 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 // Get the MachineFunction which holds the current MBB. This is used when
1819 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001820 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821
1822 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001824 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825
1826 Case& FrontCase = *CR.Range.first;
1827 Case& BackCase = *(CR.Range.second-1);
1828 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1829
1830 // Size is the number of Cases represented by this range.
1831 unsigned Size = CR.Range.second - CR.Range.first;
1832
Chris Lattnere880efe2009-11-07 07:50:34 +00001833 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1834 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001835 double FMetric = 0;
1836 CaseItr Pivot = CR.Range.first + Size/2;
1837
1838 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1839 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001840 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1842 I!=E; ++I)
1843 TSize += I->size();
1844
Chris Lattnere880efe2009-11-07 07:50:34 +00001845 APInt LSize = FrontCase.size();
1846 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001847 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001848 << "First: " << First << ", Last: " << Last <<'\n'
1849 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1851 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001852 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1853 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001854 APInt Range = ComputeRange(LEnd, RBegin);
1855 assert((Range - 2ULL).isNonNegative() &&
1856 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001857 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001858 (LEnd - First + 1ULL).roundToDouble();
1859 double RDensity = (double)RSize.roundToDouble() /
1860 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001861 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001863 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001864 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1865 << "LDensity: " << LDensity
1866 << ", RDensity: " << RDensity << '\n'
1867 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 if (FMetric < Metric) {
1869 Pivot = J;
1870 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001871 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 }
1873
1874 LSize += J->size();
1875 RSize -= J->size();
1876 }
1877 if (areJTsAllowed(TLI)) {
1878 // If our case is dense we *really* should handle it earlier!
1879 assert((FMetric > 0) && "Should handle dense range earlier!");
1880 } else {
1881 Pivot = CR.Range.first + Size/2;
1882 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 CaseRange LHSR(CR.Range.first, Pivot);
1885 CaseRange RHSR(Pivot, CR.Range.second);
1886 Constant *C = Pivot->Low;
1887 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001890 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001892 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001893 // Pivot's Value, then we can branch directly to the LHS's Target,
1894 // rather than creating a leaf node for it.
1895 if ((LHSR.second - LHSR.first) == 1 &&
1896 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001897 cast<ConstantInt>(C)->getValue() ==
1898 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 TrueBB = LHSR.first->BB;
1900 } else {
1901 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1902 CurMF->insert(BBI, TrueBB);
1903 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001904
1905 // Put SV in a virtual register to make it available from the new blocks.
1906 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001908
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001909 // Similar to the optimization above, if the Value being switched on is
1910 // known to be less than the Constant CR.LT, and the current Case Value
1911 // is CR.LT - 1, then we can branch directly to the target block for
1912 // the current Case Value, rather than emitting a RHS leaf node for it.
1913 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001914 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1915 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916 FalseBB = RHSR.first->BB;
1917 } else {
1918 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1919 CurMF->insert(BBI, FalseBB);
1920 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001921
1922 // Put SV in a virtual register to make it available from the new blocks.
1923 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 }
1925
1926 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001927 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 // Otherwise, branch to LHS.
1929 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1930
Dan Gohman99be8ae2010-04-19 22:41:47 +00001931 if (CR.CaseBB == SwitchBB)
1932 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 else
1934 SwitchCases.push_back(CB);
1935
1936 return true;
1937}
1938
1939/// handleBitTestsSwitchCase - if current case range has few destination and
1940/// range span less, than machine word bitwidth, encode case range into series
1941/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001942bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1943 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001944 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001945 MachineBasicBlock* Default,
1946 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00001947 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001948 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949
1950 Case& FrontCase = *CR.Range.first;
1951 Case& BackCase = *(CR.Range.second-1);
1952
1953 // Get the MachineFunction which holds the current MBB. This is used when
1954 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001955 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001957 // If target does not have legal shift left, do not emit bit tests at all.
1958 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1959 return false;
1960
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1963 I!=E; ++I) {
1964 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001965 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001966 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 // Count unique destinations
1969 SmallSet<MachineBasicBlock*, 4> Dests;
1970 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1971 Dests.insert(I->BB);
1972 if (Dests.size() > 3)
1973 // Don't bother the code below, if there are too much unique destinations
1974 return false;
1975 }
David Greene4b69d992010-01-05 01:24:57 +00001976 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001977 << Dests.size() << '\n'
1978 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001980 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001981 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1982 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001983 APInt cmpRange = maxValue - minValue;
1984
David Greene4b69d992010-01-05 01:24:57 +00001985 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001986 << "Low bound: " << minValue << '\n'
1987 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001988
Dan Gohmane0567812010-04-08 23:03:40 +00001989 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 (!(Dests.size() == 1 && numCmps >= 3) &&
1991 !(Dests.size() == 2 && numCmps >= 5) &&
1992 !(Dests.size() >= 3 && numCmps >= 6)))
1993 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001994
David Greene4b69d992010-01-05 01:24:57 +00001995 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001996 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 // Optimize the case where all the case values fit in a
1999 // word without having to subtract minValue. In this case,
2000 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002001 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002002 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002004 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002007 CaseBitsVector CasesBits;
2008 unsigned i, count = 0;
2009
2010 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2011 MachineBasicBlock* Dest = I->BB;
2012 for (i = 0; i < count; ++i)
2013 if (Dest == CasesBits[i].BB)
2014 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 if (i == count) {
2017 assert((count < 3) && "Too much destinations to test!");
2018 CasesBits.push_back(CaseBits(0, Dest, 0));
2019 count++;
2020 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002021
2022 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2023 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2024
2025 uint64_t lo = (lowValue - lowBound).getZExtValue();
2026 uint64_t hi = (highValue - lowBound).getZExtValue();
2027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 for (uint64_t j = lo; j <= hi; j++) {
2029 CasesBits[i].Mask |= 1ULL << j;
2030 CasesBits[i].Bits++;
2031 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 }
2034 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002035
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002036 BitTestInfo BTC;
2037
2038 // Figure out which block is immediately after the current one.
2039 MachineFunction::iterator BBI = CR.CaseBB;
2040 ++BBI;
2041
2042 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2043
David Greene4b69d992010-01-05 01:24:57 +00002044 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002046 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002047 << ", Bits: " << CasesBits[i].Bits
2048 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049
2050 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2051 CurMF->insert(BBI, CaseBB);
2052 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2053 CaseBB,
2054 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002055
2056 // Put SV in a virtual register to make it available from the new blocks.
2057 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002059
2060 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002061 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 CR.CaseBB, Default, BTC);
2063
Dan Gohman99be8ae2010-04-19 22:41:47 +00002064 if (CR.CaseBB == SwitchBB)
2065 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 BitTestCases.push_back(BTB);
2068
2069 return true;
2070}
2071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002073size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2074 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076
2077 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002078 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2080 Cases.push_back(Case(SI.getSuccessorValue(i),
2081 SI.getSuccessorValue(i),
2082 SMBB));
2083 }
2084 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2085
2086 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002087 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 // Must recompute end() each iteration because it may be
2089 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2091 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2092 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 MachineBasicBlock* nextBB = J->BB;
2094 MachineBasicBlock* currentBB = I->BB;
2095
2096 // If the two neighboring cases go to the same destination, merge them
2097 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 I->High = J->High;
2100 J = Cases.erase(J);
2101 } else {
2102 I = J++;
2103 }
2104 }
2105
2106 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2107 if (I->Low != I->High)
2108 // A range counts double, since it requires two compares.
2109 ++numCmps;
2110 }
2111
2112 return numCmps;
2113}
2114
Dan Gohman46510a72010-04-15 01:51:59 +00002115void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002116 MachineBasicBlock *SwitchMBB = FuncInfo.MBBMap[SI.getParent()];
2117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 // Figure out which block is immediately after the current one.
2119 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2121
2122 // If there is only the default destination, branch to it if it is not the
2123 // next basic block. Otherwise, just fall through.
2124 if (SI.getNumOperands() == 2) {
2125 // Update machine-CFG edges.
2126
2127 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002128 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002129 if (Default != NextBlock)
2130 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2131 MVT::Other, getControlRoot(),
2132 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 return;
2135 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 // If there are any non-default case statements, create a vector of Cases
2138 // representing each one, and sort the vector so that we can efficiently
2139 // create a binary search tree from them.
2140 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002141 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002142 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002143 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002144 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145
2146 // Get the Value to be switched on and default basic blocks, which will be
2147 // inserted into CaseBlock records, representing basic blocks in the binary
2148 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002149 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150
2151 // Push the initial CaseRec onto the worklist
2152 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002153 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2154 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155
2156 while (!WorkList.empty()) {
2157 // Grab a record representing a case range to process off the worklist
2158 CaseRec CR = WorkList.back();
2159 WorkList.pop_back();
2160
Dan Gohman99be8ae2010-04-19 22:41:47 +00002161 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 // If the range has few cases (two or less) emit a series of specific
2165 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002166 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002169 // If the switch has more than 5 blocks, and at least 40% dense, and the
2170 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002172 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2176 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002177 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 }
2179}
2180
Dan Gohman46510a72010-04-15 01:51:59 +00002181void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002182 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBBMap[I.getParent()];
2183
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002184 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002185 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002186 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002187 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002188 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002189 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002190 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2191 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002192 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002193
Bill Wendling4533cac2010-01-28 21:51:40 +00002194 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2195 MVT::Other, getControlRoot(),
2196 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002197}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198
Dan Gohman46510a72010-04-15 01:51:59 +00002199void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // -0.0 - X --> fneg
2201 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002202 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2204 const VectorType *DestTy = cast<VectorType>(I.getType());
2205 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002206 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002207 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002208 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002209 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002211 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2212 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 return;
2214 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002215 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002217
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002218 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002219 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002220 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002221 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2222 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002223 return;
2224 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002226 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227}
2228
Dan Gohman46510a72010-04-15 01:51:59 +00002229void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230 SDValue Op1 = getValue(I.getOperand(0));
2231 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002232 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2233 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234}
2235
Dan Gohman46510a72010-04-15 01:51:59 +00002236void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 SDValue Op1 = getValue(I.getOperand(0));
2238 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002239 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002240 Op2.getValueType() != TLI.getShiftAmountTy()) {
2241 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002242 EVT PTy = TLI.getPointerTy();
2243 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002244 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002245 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2246 TLI.getShiftAmountTy(), Op2);
2247 // If the operand is larger than the shift count type but the shift
2248 // count type has enough bits to represent any shift value, truncate
2249 // it now. This is a common case and it exposes the truncate to
2250 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002251 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002252 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2253 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2254 TLI.getShiftAmountTy(), Op2);
2255 // Otherwise we'll need to temporarily settle for some other
2256 // convenient type; type legalization will make adjustments as
2257 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002258 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002259 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002260 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002261 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002262 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002263 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002265
Bill Wendling4533cac2010-01-28 21:51:40 +00002266 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2267 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268}
2269
Dan Gohman46510a72010-04-15 01:51:59 +00002270void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002272 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002274 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 predicate = ICmpInst::Predicate(IC->getPredicate());
2276 SDValue Op1 = getValue(I.getOperand(0));
2277 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002278 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002279
Owen Andersone50ed302009-08-10 22:56:29 +00002280 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002281 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282}
2283
Dan Gohman46510a72010-04-15 01:51:59 +00002284void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002286 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002288 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 predicate = FCmpInst::Predicate(FC->getPredicate());
2290 SDValue Op1 = getValue(I.getOperand(0));
2291 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002292 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002293 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002294 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295}
2296
Dan Gohman46510a72010-04-15 01:51:59 +00002297void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002298 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002299 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2300 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002301 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002302
Bill Wendling49fcff82009-12-21 22:30:11 +00002303 SmallVector<SDValue, 4> Values(NumValues);
2304 SDValue Cond = getValue(I.getOperand(0));
2305 SDValue TrueVal = getValue(I.getOperand(1));
2306 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002307
Bill Wendling4533cac2010-01-28 21:51:40 +00002308 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002309 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002310 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2311 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002312 SDValue(TrueVal.getNode(),
2313 TrueVal.getResNo() + i),
2314 SDValue(FalseVal.getNode(),
2315 FalseVal.getResNo() + i));
2316
Bill Wendling4533cac2010-01-28 21:51:40 +00002317 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2318 DAG.getVTList(&ValueVTs[0], NumValues),
2319 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002320}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321
Dan Gohman46510a72010-04-15 01:51:59 +00002322void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2324 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002325 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002326 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327}
2328
Dan Gohman46510a72010-04-15 01:51:59 +00002329void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2331 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2332 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002333 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002334 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335}
2336
Dan Gohman46510a72010-04-15 01:51:59 +00002337void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2339 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2340 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002341 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002342 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343}
2344
Dan Gohman46510a72010-04-15 01:51:59 +00002345void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 // FPTrunc is never a no-op cast, no need to check
2347 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002348 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002349 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2350 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351}
2352
Dan Gohman46510a72010-04-15 01:51:59 +00002353void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 // FPTrunc is never a no-op cast, no need to check
2355 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002357 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358}
2359
Dan Gohman46510a72010-04-15 01:51:59 +00002360void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 // FPToUI is never a no-op cast, no need to check
2362 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002363 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002364 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365}
2366
Dan Gohman46510a72010-04-15 01:51:59 +00002367void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368 // FPToSI is never a no-op cast, no need to check
2369 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002370 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002371 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372}
2373
Dan Gohman46510a72010-04-15 01:51:59 +00002374void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 // UIToFP is never a no-op cast, no need to check
2376 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002377 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002378 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379}
2380
Dan Gohman46510a72010-04-15 01:51:59 +00002381void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002382 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002385 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386}
2387
Dan Gohman46510a72010-04-15 01:51:59 +00002388void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 // What to do depends on the size of the integer and the size of the pointer.
2390 // We can either truncate, zero extend, or no-op, accordingly.
2391 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002392 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002393 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394}
2395
Dan Gohman46510a72010-04-15 01:51:59 +00002396void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 // What to do depends on the size of the integer and the size of the pointer.
2398 // We can either truncate, zero extend, or no-op, accordingly.
2399 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002400 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002401 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402}
2403
Dan Gohman46510a72010-04-15 01:51:59 +00002404void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002406 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407
Bill Wendling49fcff82009-12-21 22:30:11 +00002408 // BitCast assures us that source and destination are the same size so this is
2409 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002410 if (DestVT != N.getValueType())
2411 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2412 DestVT, N)); // convert types.
2413 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002414 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002415}
2416
Dan Gohman46510a72010-04-15 01:51:59 +00002417void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 SDValue InVec = getValue(I.getOperand(0));
2419 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002420 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002421 TLI.getPointerTy(),
2422 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002423 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2424 TLI.getValueType(I.getType()),
2425 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426}
2427
Dan Gohman46510a72010-04-15 01:51:59 +00002428void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002430 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002431 TLI.getPointerTy(),
2432 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002433 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2434 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435}
2436
Mon P Wangaeb06d22008-11-10 04:46:22 +00002437// Utility for visitShuffleVector - Returns true if the mask is mask starting
2438// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002439static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2440 unsigned MaskNumElts = Mask.size();
2441 for (unsigned i = 0; i != MaskNumElts; ++i)
2442 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002443 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002444 return true;
2445}
2446
Dan Gohman46510a72010-04-15 01:51:59 +00002447void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002448 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002449 SDValue Src1 = getValue(I.getOperand(0));
2450 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451
Nate Begeman9008ca62009-04-27 18:41:29 +00002452 // Convert the ConstantVector mask operand into an array of ints, with -1
2453 // representing undef values.
2454 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002455 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002456 unsigned MaskNumElts = MaskElts.size();
2457 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002458 if (isa<UndefValue>(MaskElts[i]))
2459 Mask.push_back(-1);
2460 else
2461 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2462 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002463
Owen Andersone50ed302009-08-10 22:56:29 +00002464 EVT VT = TLI.getValueType(I.getType());
2465 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002466 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002467
Mon P Wangc7849c22008-11-16 05:06:27 +00002468 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002469 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2470 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002471 return;
2472 }
2473
2474 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002475 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2476 // Mask is longer than the source vectors and is a multiple of the source
2477 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002478 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002479 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2480 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002481 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2482 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002483 return;
2484 }
2485
Mon P Wangc7849c22008-11-16 05:06:27 +00002486 // Pad both vectors with undefs to make them the same length as the mask.
2487 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002488 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2489 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002490 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002491
Nate Begeman9008ca62009-04-27 18:41:29 +00002492 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2493 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002494 MOps1[0] = Src1;
2495 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002496
2497 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2498 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002499 &MOps1[0], NumConcat);
2500 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002501 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002502 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002503
Mon P Wangaeb06d22008-11-10 04:46:22 +00002504 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002506 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002507 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002508 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 MappedOps.push_back(Idx);
2510 else
2511 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002512 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002513
Bill Wendling4533cac2010-01-28 21:51:40 +00002514 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2515 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002516 return;
2517 }
2518
Mon P Wangc7849c22008-11-16 05:06:27 +00002519 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002520 // Analyze the access pattern of the vector to see if we can extract
2521 // two subvectors and do the shuffle. The analysis is done by calculating
2522 // the range of elements the mask access on both vectors.
2523 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2524 int MaxRange[2] = {-1, -1};
2525
Nate Begeman5a5ca152009-04-29 05:20:52 +00002526 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002527 int Idx = Mask[i];
2528 int Input = 0;
2529 if (Idx < 0)
2530 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002531
Nate Begeman5a5ca152009-04-29 05:20:52 +00002532 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 Input = 1;
2534 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002535 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 if (Idx > MaxRange[Input])
2537 MaxRange[Input] = Idx;
2538 if (Idx < MinRange[Input])
2539 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002540 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002541
Mon P Wangc7849c22008-11-16 05:06:27 +00002542 // Check if the access is smaller than the vector size and can we find
2543 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002544 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2545 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002546 int StartIdx[2]; // StartIdx to extract from
2547 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002548 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002549 RangeUse[Input] = 0; // Unused
2550 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002551 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002552 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002553 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002554 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002555 RangeUse[Input] = 1; // Extract from beginning of the vector
2556 StartIdx[Input] = 0;
2557 } else {
2558 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002559 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002560 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002561 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002562 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002563 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002564 }
2565
Bill Wendling636e2582009-08-21 18:16:06 +00002566 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002567 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002568 return;
2569 }
2570 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2571 // Extract appropriate subvector and generate a vector shuffle
2572 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002573 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002574 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002575 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002576 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002577 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002578 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002579 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002580
Mon P Wangc7849c22008-11-16 05:06:27 +00002581 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002583 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 int Idx = Mask[i];
2585 if (Idx < 0)
2586 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002587 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002588 MappedOps.push_back(Idx - StartIdx[0]);
2589 else
2590 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002591 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002592
Bill Wendling4533cac2010-01-28 21:51:40 +00002593 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2594 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002595 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002596 }
2597 }
2598
Mon P Wangc7849c22008-11-16 05:06:27 +00002599 // We can't use either concat vectors or extract subvectors so fall back to
2600 // replacing the shuffle with extract and build vector.
2601 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT EltVT = VT.getVectorElementType();
2603 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002604 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002605 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002607 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002608 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002610 SDValue Res;
2611
Nate Begeman5a5ca152009-04-29 05:20:52 +00002612 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002613 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2614 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002615 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002616 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2617 EltVT, Src2,
2618 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2619
2620 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002621 }
2622 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002623
Bill Wendling4533cac2010-01-28 21:51:40 +00002624 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2625 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626}
2627
Dan Gohman46510a72010-04-15 01:51:59 +00002628void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629 const Value *Op0 = I.getOperand(0);
2630 const Value *Op1 = I.getOperand(1);
2631 const Type *AggTy = I.getType();
2632 const Type *ValTy = Op1->getType();
2633 bool IntoUndef = isa<UndefValue>(Op0);
2634 bool FromUndef = isa<UndefValue>(Op1);
2635
2636 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2637 I.idx_begin(), I.idx_end());
2638
Owen Andersone50ed302009-08-10 22:56:29 +00002639 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002641 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002642 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2643
2644 unsigned NumAggValues = AggValueVTs.size();
2645 unsigned NumValValues = ValValueVTs.size();
2646 SmallVector<SDValue, 4> Values(NumAggValues);
2647
2648 SDValue Agg = getValue(Op0);
2649 SDValue Val = getValue(Op1);
2650 unsigned i = 0;
2651 // Copy the beginning value(s) from the original aggregate.
2652 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002653 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654 SDValue(Agg.getNode(), Agg.getResNo() + i);
2655 // Copy values from the inserted value(s).
2656 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002657 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002658 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2659 // Copy remaining value(s) from the original aggregate.
2660 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002661 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002662 SDValue(Agg.getNode(), Agg.getResNo() + i);
2663
Bill Wendling4533cac2010-01-28 21:51:40 +00002664 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2665 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2666 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667}
2668
Dan Gohman46510a72010-04-15 01:51:59 +00002669void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002670 const Value *Op0 = I.getOperand(0);
2671 const Type *AggTy = Op0->getType();
2672 const Type *ValTy = I.getType();
2673 bool OutOfUndef = isa<UndefValue>(Op0);
2674
2675 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2676 I.idx_begin(), I.idx_end());
2677
Owen Andersone50ed302009-08-10 22:56:29 +00002678 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2680
2681 unsigned NumValValues = ValValueVTs.size();
2682 SmallVector<SDValue, 4> Values(NumValValues);
2683
2684 SDValue Agg = getValue(Op0);
2685 // Copy out the selected value(s).
2686 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2687 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002688 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002689 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002690 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691
Bill Wendling4533cac2010-01-28 21:51:40 +00002692 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2693 DAG.getVTList(&ValValueVTs[0], NumValValues),
2694 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 SDValue N = getValue(I.getOperand(0));
2699 const Type *Ty = I.getOperand(0)->getType();
2700
Dan Gohman46510a72010-04-15 01:51:59 +00002701 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002703 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2705 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2706 if (Field) {
2707 // N = N + Offset
2708 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002709 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002710 DAG.getIntPtrConstant(Offset));
2711 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002714 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2715 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2716
2717 // Offset canonically 0 for unions, but type changes
2718 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 } else {
2720 Ty = cast<SequentialType>(Ty)->getElementType();
2721
2722 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002723 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002724 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002725 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002726 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002727 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002728 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002729 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002730 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002731 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2732 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002733 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002734 else
Evan Chengb1032a82009-02-09 20:54:38 +00002735 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002736
Dale Johannesen66978ee2009-01-31 02:22:37 +00002737 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002738 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002739 continue;
2740 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002743 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2744 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745 SDValue IdxN = getValue(Idx);
2746
2747 // If the index is smaller or larger than intptr_t, truncate or extend
2748 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002749 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750
2751 // If this is a multiply by a power of two, turn it into a shl
2752 // immediately. This is a very common case.
2753 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002754 if (ElementSize.isPowerOf2()) {
2755 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002756 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002757 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002758 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002760 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002761 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002762 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 }
2764 }
2765
Scott Michelfdc40a02009-02-17 22:15:04 +00002766 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002767 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 }
2769 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771 setValue(&I, N);
2772}
2773
Dan Gohman46510a72010-04-15 01:51:59 +00002774void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775 // If this is a fixed sized alloca in the entry block of the function,
2776 // allocate it statically on the stack.
2777 if (FuncInfo.StaticAllocaMap.count(&I))
2778 return; // getValue will auto-populate this.
2779
2780 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002781 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002782 unsigned Align =
2783 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2784 I.getAlignment());
2785
2786 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002787
Owen Andersone50ed302009-08-10 22:56:29 +00002788 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002789 if (AllocSize.getValueType() != IntPtr)
2790 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2791
2792 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2793 AllocSize,
2794 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002795
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796 // Handle alignment. If the requested alignment is less than or equal to
2797 // the stack alignment, ignore it. If the size is greater than or equal to
2798 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002799 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800 if (Align <= StackAlign)
2801 Align = 0;
2802
2803 // Round the size of the allocation up to the stack alignment size
2804 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002805 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002806 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002810 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002811 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2813
2814 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002815 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002816 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002817 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818 setValue(&I, DSA);
2819 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002821 // Inform the Frame Information that we have just allocated a variable-sized
2822 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002823 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824}
2825
Dan Gohman46510a72010-04-15 01:51:59 +00002826void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827 const Value *SV = I.getOperand(0);
2828 SDValue Ptr = getValue(SV);
2829
2830 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002833 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 unsigned Alignment = I.getAlignment();
2835
Owen Andersone50ed302009-08-10 22:56:29 +00002836 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837 SmallVector<uint64_t, 4> Offsets;
2838 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2839 unsigned NumValues = ValueVTs.size();
2840 if (NumValues == 0)
2841 return;
2842
2843 SDValue Root;
2844 bool ConstantMemory = false;
2845 if (I.isVolatile())
2846 // Serialize volatile loads with other side effects.
2847 Root = getRoot();
2848 else if (AA->pointsToConstantMemory(SV)) {
2849 // Do not serialize (non-volatile) loads of constant memory with anything.
2850 Root = DAG.getEntryNode();
2851 ConstantMemory = true;
2852 } else {
2853 // Do not serialize non-volatile loads against each other.
2854 Root = DAG.getRoot();
2855 }
2856
2857 SmallVector<SDValue, 4> Values(NumValues);
2858 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002859 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002861 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2862 PtrVT, Ptr,
2863 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002864 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002865 A, SV, Offsets[i], isVolatile,
2866 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868 Values[i] = L;
2869 Chains[i] = L.getValue(1);
2870 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002873 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002874 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002875 if (isVolatile)
2876 DAG.setRoot(Chain);
2877 else
2878 PendingLoads.push_back(Chain);
2879 }
2880
Bill Wendling4533cac2010-01-28 21:51:40 +00002881 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2882 DAG.getVTList(&ValueVTs[0], NumValues),
2883 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002884}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885
Dan Gohman46510a72010-04-15 01:51:59 +00002886void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2887 const Value *SrcV = I.getOperand(0);
2888 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002889
Owen Andersone50ed302009-08-10 22:56:29 +00002890 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002891 SmallVector<uint64_t, 4> Offsets;
2892 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2893 unsigned NumValues = ValueVTs.size();
2894 if (NumValues == 0)
2895 return;
2896
2897 // Get the lowered operands. Note that we do this after
2898 // checking if NumResults is zero, because with zero results
2899 // the operands won't have values in the map.
2900 SDValue Src = getValue(SrcV);
2901 SDValue Ptr = getValue(PtrV);
2902
2903 SDValue Root = getRoot();
2904 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002905 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002907 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002909
2910 for (unsigned i = 0; i != NumValues; ++i) {
2911 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2912 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002913 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002914 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002915 Add, PtrV, Offsets[i], isVolatile,
2916 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002917 }
2918
Bill Wendling4533cac2010-01-28 21:51:40 +00002919 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2920 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921}
2922
2923/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2924/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002925void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002926 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002927 bool HasChain = !I.doesNotAccessMemory();
2928 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2929
2930 // Build the operand list.
2931 SmallVector<SDValue, 8> Ops;
2932 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2933 if (OnlyLoad) {
2934 // We don't need to serialize loads against other loads.
2935 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002936 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 Ops.push_back(getRoot());
2938 }
2939 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002940
2941 // Info is set by getTgtMemInstrinsic
2942 TargetLowering::IntrinsicInfo Info;
2943 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2944
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002945 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002946 if (!IsTgtIntrinsic)
2947 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002948
2949 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00002950 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
2951 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 assert(TLI.isTypeLegal(Op.getValueType()) &&
2953 "Intrinsic uses a non-legal type?");
2954 Ops.push_back(Op);
2955 }
2956
Owen Andersone50ed302009-08-10 22:56:29 +00002957 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002958 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2959#ifndef NDEBUG
2960 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2961 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2962 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 }
Bob Wilson8d919552009-07-31 22:41:21 +00002964#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002965
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002966 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002967 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968
Bob Wilson8d919552009-07-31 22:41:21 +00002969 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002970
2971 // Create the node.
2972 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002973 if (IsTgtIntrinsic) {
2974 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002975 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002976 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002977 Info.memVT, Info.ptrVal, Info.offset,
2978 Info.align, Info.vol,
2979 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00002980 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002981 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002982 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00002983 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002984 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002985 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002986 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00002987 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002988 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002989 }
2990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991 if (HasChain) {
2992 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2993 if (OnlyLoad)
2994 PendingLoads.push_back(Chain);
2995 else
2996 DAG.setRoot(Chain);
2997 }
Bill Wendling856ff412009-12-22 00:12:37 +00002998
Benjamin Kramerf0127052010-01-05 13:12:22 +00002999 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003001 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003002 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003003 }
Bill Wendling856ff412009-12-22 00:12:37 +00003004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 setValue(&I, Result);
3006 }
3007}
3008
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003009/// GetSignificand - Get the significand and build it into a floating-point
3010/// number with exponent of 1:
3011///
3012/// Op = (Op & 0x007fffff) | 0x3f800000;
3013///
3014/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003015static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003016GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003017 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3018 DAG.getConstant(0x007fffff, MVT::i32));
3019 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3020 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003021 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003022}
3023
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003024/// GetExponent - Get the exponent:
3025///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003026/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003027///
3028/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003029static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003030GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003031 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3033 DAG.getConstant(0x7f800000, MVT::i32));
3034 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003035 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003036 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3037 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003038 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003039}
3040
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003041/// getF32Constant - Get 32-bit floating point constant.
3042static SDValue
3043getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003045}
3046
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003047/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048/// visitIntrinsicCall: I is a call instruction
3049/// Op is the associated NodeType for I
3050const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003051SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3052 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003053 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003054 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003055 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003056 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003057 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003058 getValue(I.getArgOperand(0)),
3059 getValue(I.getArgOperand(1)),
3060 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061 setValue(&I, L);
3062 DAG.setRoot(L.getValue(1));
3063 return 0;
3064}
3065
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003066// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003067const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003068SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003069 SDValue Op1 = getValue(I.getArgOperand(0));
3070 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003071
Owen Anderson825b72b2009-08-11 20:47:22 +00003072 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003073 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003074 return 0;
3075}
Bill Wendling74c37652008-12-09 22:08:41 +00003076
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003077/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3078/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003079void
Dan Gohman46510a72010-04-15 01:51:59 +00003080SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003081 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003082 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003083
Gabor Greif0635f352010-06-25 09:38:13 +00003084 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003085 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003086 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003087
3088 // Put the exponent in the right bit position for later addition to the
3089 // final result:
3090 //
3091 // #define LOG2OFe 1.4426950f
3092 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003094 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003095 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003096
3097 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003098 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3099 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003100
3101 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003103 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003104
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003105 if (LimitFloatPrecision <= 6) {
3106 // For floating-point precision of 6:
3107 //
3108 // TwoToFractionalPartOfX =
3109 // 0.997535578f +
3110 // (0.735607626f + 0.252464424f * x) * x;
3111 //
3112 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003114 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003116 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3118 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003119 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003120 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003121
3122 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003123 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003124 TwoToFracPartOfX, IntegerPartOfX);
3125
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003127 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3128 // For floating-point precision of 12:
3129 //
3130 // TwoToFractionalPartOfX =
3131 // 0.999892986f +
3132 // (0.696457318f +
3133 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3134 //
3135 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003137 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003139 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3141 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003142 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3144 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003145 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003147
3148 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003150 TwoToFracPartOfX, IntegerPartOfX);
3151
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003153 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3154 // For floating-point precision of 18:
3155 //
3156 // TwoToFractionalPartOfX =
3157 // 0.999999982f +
3158 // (0.693148872f +
3159 // (0.240227044f +
3160 // (0.554906021e-1f +
3161 // (0.961591928e-2f +
3162 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3163 //
3164 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003166 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003168 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3170 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003171 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3173 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003174 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3176 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003177 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3179 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003180 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3182 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003183 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003184 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003186
3187 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003189 TwoToFracPartOfX, IntegerPartOfX);
3190
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003192 }
3193 } else {
3194 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003195 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003196 getValue(I.getArgOperand(0)).getValueType(),
3197 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003198 }
3199
Dale Johannesen59e577f2008-09-05 18:38:42 +00003200 setValue(&I, result);
3201}
3202
Bill Wendling39150252008-09-09 20:39:27 +00003203/// visitLog - Lower a log intrinsic. Handles the special sequences for
3204/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003205void
Dan Gohman46510a72010-04-15 01:51:59 +00003206SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003207 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003208 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003209
Gabor Greif0635f352010-06-25 09:38:13 +00003210 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003211 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003212 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003214
3215 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003216 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003218 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003219
3220 // Get the significand and build it into a floating-point number with
3221 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003222 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003223
3224 if (LimitFloatPrecision <= 6) {
3225 // For floating-point precision of 6:
3226 //
3227 // LogofMantissa =
3228 // -1.1609546f +
3229 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003230 //
Bill Wendling39150252008-09-09 20:39:27 +00003231 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003233 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003235 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3237 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003238 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003239
Scott Michelfdc40a02009-02-17 22:15:04 +00003240 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003242 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3243 // For floating-point precision of 12:
3244 //
3245 // LogOfMantissa =
3246 // -1.7417939f +
3247 // (2.8212026f +
3248 // (-1.4699568f +
3249 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3250 //
3251 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003253 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003255 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3257 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003258 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3260 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003261 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3263 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003264 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003265
Scott Michelfdc40a02009-02-17 22:15:04 +00003266 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003268 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3269 // For floating-point precision of 18:
3270 //
3271 // LogOfMantissa =
3272 // -2.1072184f +
3273 // (4.2372794f +
3274 // (-3.7029485f +
3275 // (2.2781945f +
3276 // (-0.87823314f +
3277 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3278 //
3279 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3285 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3288 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003289 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3291 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003292 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3294 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003295 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3297 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003298 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003299
Scott Michelfdc40a02009-02-17 22:15:04 +00003300 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003302 }
3303 } else {
3304 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003305 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003306 getValue(I.getArgOperand(0)).getValueType(),
3307 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003308 }
3309
Dale Johannesen59e577f2008-09-05 18:38:42 +00003310 setValue(&I, result);
3311}
3312
Bill Wendling3eb59402008-09-09 00:28:24 +00003313/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3314/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003315void
Dan Gohman46510a72010-04-15 01:51:59 +00003316SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003317 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003318 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003319
Gabor Greif0635f352010-06-25 09:38:13 +00003320 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003321 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003322 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003324
Bill Wendling39150252008-09-09 20:39:27 +00003325 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003326 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003327
Bill Wendling3eb59402008-09-09 00:28:24 +00003328 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003329 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003330 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003331
Bill Wendling3eb59402008-09-09 00:28:24 +00003332 // Different possible minimax approximations of significand in
3333 // floating-point for various degrees of accuracy over [1,2].
3334 if (LimitFloatPrecision <= 6) {
3335 // For floating-point precision of 6:
3336 //
3337 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3338 //
3339 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003341 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3345 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003346 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003347
Scott Michelfdc40a02009-02-17 22:15:04 +00003348 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003350 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3351 // For floating-point precision of 12:
3352 //
3353 // Log2ofMantissa =
3354 // -2.51285454f +
3355 // (4.07009056f +
3356 // (-2.12067489f +
3357 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003358 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003359 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003361 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003363 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3365 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3368 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3371 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003372 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003373
Scott Michelfdc40a02009-02-17 22:15:04 +00003374 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003376 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3377 // For floating-point precision of 18:
3378 //
3379 // Log2ofMantissa =
3380 // -3.0400495f +
3381 // (6.1129976f +
3382 // (-5.3420409f +
3383 // (3.2865683f +
3384 // (-1.2669343f +
3385 // (0.27515199f -
3386 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3387 //
3388 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003392 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003393 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3394 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003395 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003396 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3397 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003398 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003399 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3400 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003401 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3403 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003404 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3406 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003407 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003408
Scott Michelfdc40a02009-02-17 22:15:04 +00003409 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003411 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003412 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003413 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003414 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003415 getValue(I.getArgOperand(0)).getValueType(),
3416 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003417 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003418
Dale Johannesen59e577f2008-09-05 18:38:42 +00003419 setValue(&I, result);
3420}
3421
Bill Wendling3eb59402008-09-09 00:28:24 +00003422/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3423/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003424void
Dan Gohman46510a72010-04-15 01:51:59 +00003425SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003426 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003427 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003428
Gabor Greif0635f352010-06-25 09:38:13 +00003429 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003430 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003431 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003433
Bill Wendling39150252008-09-09 20:39:27 +00003434 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003435 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003437 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003438
3439 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003440 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003441 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003442
3443 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003444 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003445 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003446 // Log10ofMantissa =
3447 // -0.50419619f +
3448 // (0.60948995f - 0.10380950f * x) * x;
3449 //
3450 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3456 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003458
Scott Michelfdc40a02009-02-17 22:15:04 +00003459 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003461 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3462 // For floating-point precision of 12:
3463 //
3464 // Log10ofMantissa =
3465 // -0.64831180f +
3466 // (0.91751397f +
3467 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3468 //
3469 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003473 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3475 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003476 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3478 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003479 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003480
Scott Michelfdc40a02009-02-17 22:15:04 +00003481 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003483 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003484 // For floating-point precision of 18:
3485 //
3486 // Log10ofMantissa =
3487 // -0.84299375f +
3488 // (1.5327582f +
3489 // (-1.0688956f +
3490 // (0.49102474f +
3491 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3492 //
3493 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3499 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3502 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003503 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3505 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3508 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003509 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003510
Scott Michelfdc40a02009-02-17 22:15:04 +00003511 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003513 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003514 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003515 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003516 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003517 getValue(I.getArgOperand(0)).getValueType(),
3518 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003519 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003520
Dale Johannesen59e577f2008-09-05 18:38:42 +00003521 setValue(&I, result);
3522}
3523
Bill Wendlinge10c8142008-09-09 22:39:21 +00003524/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3525/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003526void
Dan Gohman46510a72010-04-15 01:51:59 +00003527SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003528 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003529 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003530
Gabor Greif0635f352010-06-25 09:38:13 +00003531 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003532 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003533 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003534
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003536
3537 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3539 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003540
3541 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003543 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003544
3545 if (LimitFloatPrecision <= 6) {
3546 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003547 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003548 // TwoToFractionalPartOfX =
3549 // 0.997535578f +
3550 // (0.735607626f + 0.252464424f * x) * x;
3551 //
3552 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3558 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003561 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003563
Scott Michelfdc40a02009-02-17 22:15:04 +00003564 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003566 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3567 // For floating-point precision of 12:
3568 //
3569 // TwoToFractionalPartOfX =
3570 // 0.999892986f +
3571 // (0.696457318f +
3572 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3573 //
3574 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3580 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003581 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3583 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003586 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003588
Scott Michelfdc40a02009-02-17 22:15:04 +00003589 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003591 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3592 // For floating-point precision of 18:
3593 //
3594 // TwoToFractionalPartOfX =
3595 // 0.999999982f +
3596 // (0.693148872f +
3597 // (0.240227044f +
3598 // (0.554906021e-1f +
3599 // (0.961591928e-2f +
3600 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3601 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3607 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3610 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3613 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3616 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3619 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003622 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003624
Scott Michelfdc40a02009-02-17 22:15:04 +00003625 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003627 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003628 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003629 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003630 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003631 getValue(I.getArgOperand(0)).getValueType(),
3632 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003633 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003634
Dale Johannesen601d3c02008-09-05 01:48:15 +00003635 setValue(&I, result);
3636}
3637
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003638/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3639/// limited-precision mode with x == 10.0f.
3640void
Dan Gohman46510a72010-04-15 01:51:59 +00003641SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003642 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003643 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003644 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003645 bool IsExp10 = false;
3646
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003648 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003649 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3650 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3651 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3652 APFloat Ten(10.0f);
3653 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3654 }
3655 }
3656 }
3657
3658 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003659 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003660
3661 // Put the exponent in the right bit position for later addition to the
3662 // final result:
3663 //
3664 // #define LOG2OF10 3.3219281f
3665 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003669
3670 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3672 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003673
3674 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003676 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003677
3678 if (LimitFloatPrecision <= 6) {
3679 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003680 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003681 // twoToFractionalPartOfX =
3682 // 0.997535578f +
3683 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003684 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003685 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003687 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3691 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003692 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003694 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003696
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003697 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003699 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3700 // For floating-point precision of 12:
3701 //
3702 // TwoToFractionalPartOfX =
3703 // 0.999892986f +
3704 // (0.696457318f +
3705 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3706 //
3707 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3713 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3716 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003719 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003721
Scott Michelfdc40a02009-02-17 22:15:04 +00003722 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003724 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3725 // For floating-point precision of 18:
3726 //
3727 // TwoToFractionalPartOfX =
3728 // 0.999999982f +
3729 // (0.693148872f +
3730 // (0.240227044f +
3731 // (0.554906021e-1f +
3732 // (0.961591928e-2f +
3733 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3734 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003738 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3740 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003741 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3743 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003744 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3746 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003747 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3749 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003750 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3752 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003755 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003757
Scott Michelfdc40a02009-02-17 22:15:04 +00003758 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003760 }
3761 } else {
3762 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003763 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003764 getValue(I.getArgOperand(0)).getValueType(),
3765 getValue(I.getArgOperand(0)),
3766 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003767 }
3768
3769 setValue(&I, result);
3770}
3771
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003772
3773/// ExpandPowI - Expand a llvm.powi intrinsic.
3774static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3775 SelectionDAG &DAG) {
3776 // If RHS is a constant, we can expand this out to a multiplication tree,
3777 // otherwise we end up lowering to a call to __powidf2 (for example). When
3778 // optimizing for size, we only want to do this if the expansion would produce
3779 // a small number of multiplies, otherwise we do the full expansion.
3780 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3781 // Get the exponent as a positive value.
3782 unsigned Val = RHSC->getSExtValue();
3783 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003784
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003785 // powi(x, 0) -> 1.0
3786 if (Val == 0)
3787 return DAG.getConstantFP(1.0, LHS.getValueType());
3788
Dan Gohmanae541aa2010-04-15 04:33:49 +00003789 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003790 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3791 // If optimizing for size, don't insert too many multiplies. This
3792 // inserts up to 5 multiplies.
3793 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3794 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003795 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003796 // powi(x,15) generates one more multiply than it should), but this has
3797 // the benefit of being both really simple and much better than a libcall.
3798 SDValue Res; // Logically starts equal to 1.0
3799 SDValue CurSquare = LHS;
3800 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003801 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003802 if (Res.getNode())
3803 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3804 else
3805 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003806 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003807
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003808 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3809 CurSquare, CurSquare);
3810 Val >>= 1;
3811 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003812
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003813 // If the original was negative, invert the result, producing 1/(x*x*x).
3814 if (RHSC->getSExtValue() < 0)
3815 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3816 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3817 return Res;
3818 }
3819 }
3820
3821 // Otherwise, expand to a libcall.
3822 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3823}
3824
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003825/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3826/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3827/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003828bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003829SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3830 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003831 uint64_t Offset,
3832 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003833 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003834 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003835
Devang Patel719f6a92010-04-29 20:40:36 +00003836 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003837 // Ignore inlined function arguments here.
3838 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003839 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003840 return false;
3841
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003842 MachineBasicBlock *MBB = FuncInfo.MBBMap[DI.getParent()];
3843 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003844 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003845
3846 unsigned Reg = 0;
3847 if (N.getOpcode() == ISD::CopyFromReg) {
3848 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003849 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003850 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3851 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3852 if (PR)
3853 Reg = PR;
3854 }
3855 }
3856
Evan Chenga36acad2010-04-29 06:33:38 +00003857 if (!Reg) {
3858 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3859 if (VMI == FuncInfo.ValueMap.end())
3860 return false;
3861 Reg = VMI->second;
3862 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003863
3864 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3865 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3866 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003867 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003868 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003869 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003870}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003871
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003872// VisualStudio defines setjmp as _setjmp
3873#if defined(_MSC_VER) && defined(setjmp)
3874#define setjmp_undefined_for_visual_studio
3875#undef setjmp
3876#endif
3877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003878/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3879/// we want to emit this as a call to a named external function, return the name
3880/// otherwise lower it and return null.
3881const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003882SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003883 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003884 SDValue Res;
3885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003886 switch (Intrinsic) {
3887 default:
3888 // By default, turn this into a target intrinsic node.
3889 visitTargetIntrinsic(I, Intrinsic);
3890 return 0;
3891 case Intrinsic::vastart: visitVAStart(I); return 0;
3892 case Intrinsic::vaend: visitVAEnd(I); return 0;
3893 case Intrinsic::vacopy: visitVACopy(I); return 0;
3894 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003895 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003896 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003897 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003898 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003899 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003900 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003901 return 0;
3902 case Intrinsic::setjmp:
3903 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003904 case Intrinsic::longjmp:
3905 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003906 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003907 // Assert for address < 256 since we support only user defined address
3908 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003909 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003910 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003911 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003912 < 256 &&
3913 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003914 SDValue Op1 = getValue(I.getArgOperand(0));
3915 SDValue Op2 = getValue(I.getArgOperand(1));
3916 SDValue Op3 = getValue(I.getArgOperand(2));
3917 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3918 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003919 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00003920 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003921 return 0;
3922 }
Chris Lattner824b9582008-11-21 16:42:48 +00003923 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003924 // Assert for address < 256 since we support only user defined address
3925 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003926 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003927 < 256 &&
3928 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003929 SDValue Op1 = getValue(I.getArgOperand(0));
3930 SDValue Op2 = getValue(I.getArgOperand(1));
3931 SDValue Op3 = getValue(I.getArgOperand(2));
3932 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3933 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003934 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003935 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003936 return 0;
3937 }
Chris Lattner824b9582008-11-21 16:42:48 +00003938 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003939 // Assert for address < 256 since we support only user defined address
3940 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003941 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003942 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003943 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003944 < 256 &&
3945 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003946 SDValue Op1 = getValue(I.getArgOperand(0));
3947 SDValue Op2 = getValue(I.getArgOperand(1));
3948 SDValue Op3 = getValue(I.getArgOperand(2));
3949 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3950 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003951
3952 // If the source and destination are known to not be aliases, we can
3953 // lower memmove as memcpy.
3954 uint64_t Size = -1ULL;
3955 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003956 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00003957 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003958 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003959 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003960 false, I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003961 return 0;
3962 }
3963
Mon P Wang20adc9d2010-04-04 03:10:48 +00003964 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003965 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003966 return 0;
3967 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003968 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00003969 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00003970 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00003971 return 0;
3972
Devang Patelac1ceb32009-10-09 22:42:28 +00003973 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003974 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00003975 bool isParameter =
3976 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00003977 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00003978 if (!Address)
3979 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00003980 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00003981 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00003982 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003983 if (AI) {
3984 // Don't handle byval arguments or VLAs, for example.
3985 // Non-byval arguments are handled here (they refer to the stack temporary
3986 // alloca at this point).
3987 DenseMap<const AllocaInst*, int>::iterator SI =
3988 FuncInfo.StaticAllocaMap.find(AI);
3989 if (SI == FuncInfo.StaticAllocaMap.end())
3990 return 0; // VLAs.
3991 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00003992
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003993 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
3994 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
3995 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
3996 }
3997
3998 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
3999 // but do not always have a corresponding SDNode built. The SDNodeOrder
4000 // absolute, but not relative, values are different depending on whether
4001 // debug info exists.
4002 ++SDNodeOrder;
4003 SDValue &N = NodeMap[Address];
4004 SDDbgValue *SDV;
4005 if (N.getNode()) {
4006 if (isParameter && !AI) {
4007 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4008 if (FINode)
4009 // Byval parameter. We have a frame index at this point.
4010 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4011 0, dl, SDNodeOrder);
4012 else
4013 // Can't do anything with other non-AI cases yet. This might be a
4014 // parameter of a callee function that got inlined, for example.
4015 return 0;
4016 } else if (AI)
4017 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4018 0, dl, SDNodeOrder);
4019 else
4020 // Can't do anything with other non-AI cases yet.
4021 return 0;
4022 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4023 } else {
4024 // This isn't useful, but it shows what we're missing.
4025 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4026 0, dl, SDNodeOrder);
4027 DAG.AddDbgValue(SDV, 0, isParameter);
4028 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004029 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004030 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004031 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004032 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004033 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004034 return 0;
4035
4036 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004037 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004038 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004039 if (!V)
4040 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004041
4042 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4043 // but do not always have a corresponding SDNode built. The SDNodeOrder
4044 // absolute, but not relative, values are different depending on whether
4045 // debug info exists.
4046 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004047 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004048 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004049 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4050 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004051 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004052 bool createUndef = false;
4053 // FIXME : Why not use getValue() directly ?
Devang Patel9126c0d2010-06-01 19:59:01 +00004054 SDValue N = NodeMap[V];
4055 if (!N.getNode() && isa<Argument>(V))
4056 // Check unused arguments map.
4057 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004058 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004059 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4060 SDV = DAG.getDbgValue(Variable, N.getNode(),
4061 N.getResNo(), Offset, dl, SDNodeOrder);
4062 DAG.AddDbgValue(SDV, N.getNode(), false);
4063 }
Devang Pateld47f3c82010-05-05 22:29:00 +00004064 } else if (isa<PHINode>(V) && !V->use_empty()) {
4065 SDValue N = getValue(V);
4066 if (N.getNode()) {
4067 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4068 SDV = DAG.getDbgValue(Variable, N.getNode(),
4069 N.getResNo(), Offset, dl, SDNodeOrder);
4070 DAG.AddDbgValue(SDV, N.getNode(), false);
4071 }
4072 } else
4073 createUndef = true;
4074 } else
4075 createUndef = true;
4076 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004077 // We may expand this to cover more cases. One case where we have no
4078 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004079 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4080 Offset, dl, SDNodeOrder);
4081 DAG.AddDbgValue(SDV, 0, false);
4082 }
Devang Patel00190342010-03-15 19:15:44 +00004083 }
4084
4085 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004086 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004087 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004088 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004089 // Don't handle byval struct arguments or VLAs, for example.
4090 if (!AI)
4091 return 0;
4092 DenseMap<const AllocaInst*, int>::iterator SI =
4093 FuncInfo.StaticAllocaMap.find(AI);
4094 if (SI == FuncInfo.StaticAllocaMap.end())
4095 return 0; // VLAs.
4096 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004097
Chris Lattner512063d2010-04-05 06:19:28 +00004098 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4099 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4100 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004101 return 0;
4102 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004103 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004104 // Insert the EXCEPTIONADDR instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00004105 assert(FuncInfo.MBBMap[I.getParent()]->isLandingPad() &&
4106 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004108 SDValue Ops[1];
4109 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004110 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004111 setValue(&I, Op);
4112 DAG.setRoot(Op.getValue(1));
4113 return 0;
4114 }
4115
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004116 case Intrinsic::eh_selector: {
Dan Gohman99be8ae2010-04-19 22:41:47 +00004117 MachineBasicBlock *CallMBB = FuncInfo.MBBMap[I.getParent()];
Chris Lattner512063d2010-04-05 06:19:28 +00004118 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004119 if (CallMBB->isLandingPad())
4120 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004121 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004122#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004123 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004124#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004125 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4126 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004127 if (Reg) FuncInfo.MBBMap[I.getParent()]->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004129
Chris Lattner3a5815f2009-09-17 23:54:54 +00004130 // Insert the EHSELECTION instruction.
4131 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4132 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004133 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004134 Ops[1] = getRoot();
4135 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004136 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004137 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004138 return 0;
4139 }
4140
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004141 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004142 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004143 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004144 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4145 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004146 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004147 return 0;
4148 }
4149
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004150 case Intrinsic::eh_return_i32:
4151 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004152 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4153 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4154 MVT::Other,
4155 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004156 getValue(I.getArgOperand(0)),
4157 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004158 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004159 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004160 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004161 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004162 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004163 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004164 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004165 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004166 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004167 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004168 TLI.getPointerTy()),
4169 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004170 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004171 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004172 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004173 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4174 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004175 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004176 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004177 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004178 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004179 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004180 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004181 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004182
Chris Lattner512063d2010-04-05 06:19:28 +00004183 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004184 return 0;
4185 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004186 case Intrinsic::eh_sjlj_setjmp: {
4187 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004188 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004189 return 0;
4190 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004191 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004192 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4193 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004194 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004195 return 0;
4196 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004197
Mon P Wang77cdf302008-11-10 20:54:11 +00004198 case Intrinsic::convertff:
4199 case Intrinsic::convertfsi:
4200 case Intrinsic::convertfui:
4201 case Intrinsic::convertsif:
4202 case Intrinsic::convertuif:
4203 case Intrinsic::convertss:
4204 case Intrinsic::convertsu:
4205 case Intrinsic::convertus:
4206 case Intrinsic::convertuu: {
4207 ISD::CvtCode Code = ISD::CVT_INVALID;
4208 switch (Intrinsic) {
4209 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4210 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4211 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4212 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4213 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4214 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4215 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4216 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4217 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4218 }
Owen Andersone50ed302009-08-10 22:56:29 +00004219 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004220 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004221 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4222 DAG.getValueType(DestVT),
4223 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004224 getValue(I.getArgOperand(1)),
4225 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004226 Code);
4227 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004228 return 0;
4229 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004230 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004231 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004232 getValue(I.getArgOperand(0)).getValueType(),
4233 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004234 return 0;
4235 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004236 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4237 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004238 return 0;
4239 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004240 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004241 getValue(I.getArgOperand(0)).getValueType(),
4242 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004243 return 0;
4244 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004245 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004246 getValue(I.getArgOperand(0)).getValueType(),
4247 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004248 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004249 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004250 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004251 return 0;
4252 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004253 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004254 return 0;
4255 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004256 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004257 return 0;
4258 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004259 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004260 return 0;
4261 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004262 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004263 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004264 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004265 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004266 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004267 case Intrinsic::convert_to_fp16:
4268 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004269 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004270 return 0;
4271 case Intrinsic::convert_from_fp16:
4272 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004273 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004274 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004275 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004276 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004277 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004278 return 0;
4279 }
4280 case Intrinsic::readcyclecounter: {
4281 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004282 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4283 DAG.getVTList(MVT::i64, MVT::Other),
4284 &Op, 1);
4285 setValue(&I, Res);
4286 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004287 return 0;
4288 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004289 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004290 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004291 getValue(I.getArgOperand(0)).getValueType(),
4292 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004293 return 0;
4294 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004295 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004296 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004297 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004298 return 0;
4299 }
4300 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004301 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004302 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004303 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004304 return 0;
4305 }
4306 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004307 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004308 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004309 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004310 return 0;
4311 }
4312 case Intrinsic::stacksave: {
4313 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004314 Res = DAG.getNode(ISD::STACKSAVE, dl,
4315 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4316 setValue(&I, Res);
4317 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004318 return 0;
4319 }
4320 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004321 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004322 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004323 return 0;
4324 }
Bill Wendling57344502008-11-18 11:01:33 +00004325 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004326 // Emit code into the DAG to store the stack guard onto the stack.
4327 MachineFunction &MF = DAG.getMachineFunction();
4328 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004329 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004330
Gabor Greif0635f352010-06-25 09:38:13 +00004331 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4332 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004333
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004334 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004335 MFI->setStackProtectorIndex(FI);
4336
4337 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4338
4339 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004340 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4341 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004342 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004343 setValue(&I, Res);
4344 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004345 return 0;
4346 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004347 case Intrinsic::objectsize: {
4348 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004349 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004350
4351 assert(CI && "Non-constant type in __builtin_object_size?");
4352
Gabor Greif0635f352010-06-25 09:38:13 +00004353 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004354 EVT Ty = Arg.getValueType();
4355
Dan Gohmane368b462010-06-18 14:22:04 +00004356 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004357 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004358 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004359 Res = DAG.getConstant(0, Ty);
4360
4361 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004362 return 0;
4363 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004364 case Intrinsic::var_annotation:
4365 // Discard annotate attributes
4366 return 0;
4367
4368 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004369 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004370
4371 SDValue Ops[6];
4372 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004373 Ops[1] = getValue(I.getArgOperand(0));
4374 Ops[2] = getValue(I.getArgOperand(1));
4375 Ops[3] = getValue(I.getArgOperand(2));
4376 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004377 Ops[5] = DAG.getSrcValue(F);
4378
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004379 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4380 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4381 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004382
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004383 setValue(&I, Res);
4384 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004385 return 0;
4386 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004387 case Intrinsic::gcroot:
4388 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004389 const Value *Alloca = I.getArgOperand(0);
4390 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004392 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4393 GFI->addStackRoot(FI->getIndex(), TypeMap);
4394 }
4395 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004396 case Intrinsic::gcread:
4397 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004398 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004399 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004400 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004401 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004402 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004403 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004404 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004405 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004406 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004407 return implVisitAluOverflow(I, ISD::UADDO);
4408 case Intrinsic::sadd_with_overflow:
4409 return implVisitAluOverflow(I, ISD::SADDO);
4410 case Intrinsic::usub_with_overflow:
4411 return implVisitAluOverflow(I, ISD::USUBO);
4412 case Intrinsic::ssub_with_overflow:
4413 return implVisitAluOverflow(I, ISD::SSUBO);
4414 case Intrinsic::umul_with_overflow:
4415 return implVisitAluOverflow(I, ISD::UMULO);
4416 case Intrinsic::smul_with_overflow:
4417 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004419 case Intrinsic::prefetch: {
4420 SDValue Ops[4];
4421 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004422 Ops[1] = getValue(I.getArgOperand(0));
4423 Ops[2] = getValue(I.getArgOperand(1));
4424 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004425 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004426 return 0;
4427 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004429 case Intrinsic::memory_barrier: {
4430 SDValue Ops[6];
4431 Ops[0] = getRoot();
4432 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004433 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004434
Bill Wendling4533cac2010-01-28 21:51:40 +00004435 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004436 return 0;
4437 }
4438 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004439 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004440 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004441 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004442 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004443 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004444 getValue(I.getArgOperand(0)),
4445 getValue(I.getArgOperand(1)),
4446 getValue(I.getArgOperand(2)),
4447 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448 setValue(&I, L);
4449 DAG.setRoot(L.getValue(1));
4450 return 0;
4451 }
4452 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004453 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004454 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004455 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004457 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004458 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004459 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004461 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004462 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004463 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004464 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004465 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004467 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004469 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004471 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004472 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004473 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004474
4475 case Intrinsic::invariant_start:
4476 case Intrinsic::lifetime_start:
4477 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004478 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004479 return 0;
4480 case Intrinsic::invariant_end:
4481 case Intrinsic::lifetime_end:
4482 // Discard region information.
4483 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004484 }
4485}
4486
Dan Gohman46510a72010-04-15 01:51:59 +00004487void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004488 bool isTailCall,
4489 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4491 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004492 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004493 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004494 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495
4496 TargetLowering::ArgListTy Args;
4497 TargetLowering::ArgListEntry Entry;
4498 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004499
4500 // Check whether the function can return without sret-demotion.
Dan Gohmanf423a692010-07-07 18:32:53 +00004501 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004502 SmallVector<uint64_t, 4> Offsets;
Dan Gohmanf423a692010-07-07 18:32:53 +00004503 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4504 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004505
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004506 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohmanf423a692010-07-07 18:32:53 +00004507 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004508
4509 SDValue DemoteStackSlot;
4510
4511 if (!CanLowerReturn) {
4512 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4513 FTy->getReturnType());
4514 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4515 FTy->getReturnType());
4516 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004517 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004518 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4519
4520 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4521 Entry.Node = DemoteStackSlot;
4522 Entry.Ty = StackSlotPtrType;
4523 Entry.isSExt = false;
4524 Entry.isZExt = false;
4525 Entry.isInReg = false;
4526 Entry.isSRet = true;
4527 Entry.isNest = false;
4528 Entry.isByVal = false;
4529 Entry.Alignment = Align;
4530 Args.push_back(Entry);
4531 RetTy = Type::getVoidTy(FTy->getContext());
4532 }
4533
Dan Gohman46510a72010-04-15 01:51:59 +00004534 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004535 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004536 SDValue ArgNode = getValue(*i);
4537 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4538
4539 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004540 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4541 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4542 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4543 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4544 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4545 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004546 Entry.Alignment = CS.getParamAlignment(attrInd);
4547 Args.push_back(Entry);
4548 }
4549
Chris Lattner512063d2010-04-05 06:19:28 +00004550 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 // Insert a label before the invoke call to mark the try range. This can be
4552 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004553 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004554
Jim Grosbachca752c92010-01-28 01:45:32 +00004555 // For SjLj, keep track of which landing pads go with which invokes
4556 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004557 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004558 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004559 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004560 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004561 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004562 }
4563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004564 // Both PendingLoads and PendingExports must be flushed here;
4565 // this call might not return.
4566 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004567 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004568 }
4569
Dan Gohman98ca4f22009-08-05 01:29:28 +00004570 // Check if target-independent constraints permit a tail call here.
4571 // Target-dependent constraints are checked within TLI.LowerCallTo.
4572 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004573 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004574 isTailCall = false;
4575
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004576 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004577 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004578 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004579 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004580 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004581 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004582 isTailCall,
4583 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004584 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004585 assert((isTailCall || Result.second.getNode()) &&
4586 "Non-null chain expected with non-tail call!");
4587 assert((Result.second.getNode() || !Result.first.getNode()) &&
4588 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004589 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004590 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004591 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004592 // The instruction result is the result of loading from the
4593 // hidden sret parameter.
4594 SmallVector<EVT, 1> PVTs;
4595 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4596
4597 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4598 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4599 EVT PtrVT = PVTs[0];
Dan Gohmanf423a692010-07-07 18:32:53 +00004600 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004601 SmallVector<SDValue, 4> Values(NumValues);
4602 SmallVector<SDValue, 4> Chains(NumValues);
4603
4604 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004605 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4606 DemoteStackSlot,
4607 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohmanf423a692010-07-07 18:32:53 +00004608 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004609 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004610 Values[i] = L;
4611 Chains[i] = L.getValue(1);
4612 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004613
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004614 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4615 MVT::Other, &Chains[0], NumValues);
4616 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004617
4618 // Collect the legal value parts into potentially illegal values
4619 // that correspond to the original function's return values.
4620 SmallVector<EVT, 4> RetTys;
4621 RetTy = FTy->getReturnType();
4622 ComputeValueVTs(TLI, RetTy, RetTys);
4623 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4624 SmallVector<SDValue, 4> ReturnValues;
4625 unsigned CurReg = 0;
4626 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4627 EVT VT = RetTys[I];
4628 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4629 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4630
4631 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004632 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004633 RegisterVT, VT, AssertOp);
4634 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004635 CurReg += NumRegs;
4636 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004637
Bill Wendling4533cac2010-01-28 21:51:40 +00004638 setValue(CS.getInstruction(),
4639 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4640 DAG.getVTList(&RetTys[0], RetTys.size()),
4641 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004642
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004643 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004644
4645 // As a special case, a null chain means that a tail call has been emitted and
4646 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004647 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004648 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004649 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004650 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651
Chris Lattner512063d2010-04-05 06:19:28 +00004652 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004653 // Insert a label at the end of the invoke call to mark the try range. This
4654 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004655 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004656 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004657
4658 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004659 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 }
4661}
4662
Chris Lattner8047d9a2009-12-24 00:37:38 +00004663/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4664/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004665static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4666 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004667 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004668 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004669 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004670 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004671 if (C->isNullValue())
4672 continue;
4673 // Unknown instruction.
4674 return false;
4675 }
4676 return true;
4677}
4678
Dan Gohman46510a72010-04-15 01:51:59 +00004679static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4680 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004681 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004682
Chris Lattner8047d9a2009-12-24 00:37:38 +00004683 // Check to see if this load can be trivially constant folded, e.g. if the
4684 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004685 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004686 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004687 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004688 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004689
Dan Gohman46510a72010-04-15 01:51:59 +00004690 if (const Constant *LoadCst =
4691 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4692 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004693 return Builder.getValue(LoadCst);
4694 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004695
Chris Lattner8047d9a2009-12-24 00:37:38 +00004696 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4697 // still constant memory, the input chain can be the entry node.
4698 SDValue Root;
4699 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004700
Chris Lattner8047d9a2009-12-24 00:37:38 +00004701 // Do not serialize (non-volatile) loads of constant memory with anything.
4702 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4703 Root = Builder.DAG.getEntryNode();
4704 ConstantMemory = true;
4705 } else {
4706 // Do not serialize non-volatile loads against each other.
4707 Root = Builder.DAG.getRoot();
4708 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004709
Chris Lattner8047d9a2009-12-24 00:37:38 +00004710 SDValue Ptr = Builder.getValue(PtrVal);
4711 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4712 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004713 false /*volatile*/,
4714 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004715
Chris Lattner8047d9a2009-12-24 00:37:38 +00004716 if (!ConstantMemory)
4717 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4718 return LoadVal;
4719}
4720
4721
4722/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4723/// If so, return true and lower it, otherwise return false and it will be
4724/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004725bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004726 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004727 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004728 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004729
Gabor Greif0635f352010-06-25 09:38:13 +00004730 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004731 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004732 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004733 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004734 return false;
4735
Gabor Greif0635f352010-06-25 09:38:13 +00004736 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004737
Chris Lattner8047d9a2009-12-24 00:37:38 +00004738 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4739 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004740 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4741 bool ActuallyDoIt = true;
4742 MVT LoadVT;
4743 const Type *LoadTy;
4744 switch (Size->getZExtValue()) {
4745 default:
4746 LoadVT = MVT::Other;
4747 LoadTy = 0;
4748 ActuallyDoIt = false;
4749 break;
4750 case 2:
4751 LoadVT = MVT::i16;
4752 LoadTy = Type::getInt16Ty(Size->getContext());
4753 break;
4754 case 4:
4755 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004756 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004757 break;
4758 case 8:
4759 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004760 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004761 break;
4762 /*
4763 case 16:
4764 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004765 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004766 LoadTy = VectorType::get(LoadTy, 4);
4767 break;
4768 */
4769 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004770
Chris Lattner04b091a2009-12-24 01:07:17 +00004771 // This turns into unaligned loads. We only do this if the target natively
4772 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4773 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004774
Chris Lattner04b091a2009-12-24 01:07:17 +00004775 // Require that we can find a legal MVT, and only do this if the target
4776 // supports unaligned loads of that type. Expanding into byte loads would
4777 // bloat the code.
4778 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4779 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4780 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4781 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4782 ActuallyDoIt = false;
4783 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004784
Chris Lattner04b091a2009-12-24 01:07:17 +00004785 if (ActuallyDoIt) {
4786 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4787 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004788
Chris Lattner04b091a2009-12-24 01:07:17 +00004789 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4790 ISD::SETNE);
4791 EVT CallVT = TLI.getValueType(I.getType(), true);
4792 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4793 return true;
4794 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004795 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004796
4797
Chris Lattner8047d9a2009-12-24 00:37:38 +00004798 return false;
4799}
4800
4801
Dan Gohman46510a72010-04-15 01:51:59 +00004802void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004803 // Handle inline assembly differently.
4804 if (isa<InlineAsm>(I.getCalledValue())) {
4805 visitInlineAsm(&I);
4806 return;
4807 }
4808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004809 const char *RenameFn = 0;
4810 if (Function *F = I.getCalledFunction()) {
4811 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004812 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004813 if (unsigned IID = II->getIntrinsicID(F)) {
4814 RenameFn = visitIntrinsicCall(I, IID);
4815 if (!RenameFn)
4816 return;
4817 }
4818 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004819 if (unsigned IID = F->getIntrinsicID()) {
4820 RenameFn = visitIntrinsicCall(I, IID);
4821 if (!RenameFn)
4822 return;
4823 }
4824 }
4825
4826 // Check for well-known libc/libm calls. If the function is internal, it
4827 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004828 if (!F->hasLocalLinkage() && F->hasName()) {
4829 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004830 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004831 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004832 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4833 I.getType() == I.getArgOperand(0)->getType() &&
4834 I.getType() == I.getArgOperand(1)->getType()) {
4835 SDValue LHS = getValue(I.getArgOperand(0));
4836 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004837 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4838 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004839 return;
4840 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004841 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004842 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004843 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4844 I.getType() == I.getArgOperand(0)->getType()) {
4845 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004846 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4847 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004848 return;
4849 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004850 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004851 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004852 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4853 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004854 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004855 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004856 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4857 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 return;
4859 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004860 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004861 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004862 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4863 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004864 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004865 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004866 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4867 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004868 return;
4869 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004870 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004871 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004872 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4873 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004874 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004875 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004876 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4877 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004878 return;
4879 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004880 } else if (Name == "memcmp") {
4881 if (visitMemCmpCall(I))
4882 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883 }
4884 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 }
Chris Lattner598751e2010-07-05 05:36:21 +00004886
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887 SDValue Callee;
4888 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004889 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 else
Bill Wendling056292f2008-09-16 21:48:12 +00004891 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004892
Bill Wendling0d580132009-12-23 01:28:19 +00004893 // Check if we can potentially perform a tail call. More detailed checking is
4894 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004895 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896}
4897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004898namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900/// AsmOperandInfo - This contains information for each constraint that we are
4901/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004902class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004903 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004904public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905 /// CallOperand - If this is the result output operand or a clobber
4906 /// this is null, otherwise it is the incoming operand to the CallInst.
4907 /// This gets modified as the asm is processed.
4908 SDValue CallOperand;
4909
4910 /// AssignedRegs - If this is a register or register class operand, this
4911 /// contains the set of register corresponding to the operand.
4912 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004914 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4915 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4916 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004917
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4919 /// busy in OutputRegs/InputRegs.
4920 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004921 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004922 std::set<unsigned> &InputRegs,
4923 const TargetRegisterInfo &TRI) const {
4924 if (isOutReg) {
4925 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4926 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4927 }
4928 if (isInReg) {
4929 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4930 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4931 }
4932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004933
Owen Andersone50ed302009-08-10 22:56:29 +00004934 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004935 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004937 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004938 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004939 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004940 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004941
Chris Lattner81249c92008-10-17 17:05:25 +00004942 if (isa<BasicBlock>(CallOperandVal))
4943 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004944
Chris Lattner81249c92008-10-17 17:05:25 +00004945 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004946
Chris Lattner81249c92008-10-17 17:05:25 +00004947 // If this is an indirect operand, the operand is a pointer to the
4948 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004949 if (isIndirect) {
4950 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4951 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00004952 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00004953 OpTy = PtrTy->getElementType();
4954 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004955
Chris Lattner81249c92008-10-17 17:05:25 +00004956 // If OpTy is not a single value, it may be a struct/union that we
4957 // can tile with integers.
4958 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4959 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4960 switch (BitSize) {
4961 default: break;
4962 case 1:
4963 case 8:
4964 case 16:
4965 case 32:
4966 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004967 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004968 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004969 break;
4970 }
4971 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004972
Chris Lattner81249c92008-10-17 17:05:25 +00004973 return TLI.getValueType(OpTy, true);
4974 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004976private:
4977 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4978 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004979 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004980 const TargetRegisterInfo &TRI) {
4981 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4982 Regs.insert(Reg);
4983 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4984 for (; *Aliases; ++Aliases)
4985 Regs.insert(*Aliases);
4986 }
4987};
Dan Gohman462f6b52010-05-29 17:53:24 +00004988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004989} // end llvm namespace.
4990
Dan Gohman462f6b52010-05-29 17:53:24 +00004991/// isAllocatableRegister - If the specified register is safe to allocate,
4992/// i.e. it isn't a stack pointer or some other special register, return the
4993/// register class for the register. Otherwise, return null.
4994static const TargetRegisterClass *
4995isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4996 const TargetLowering &TLI,
4997 const TargetRegisterInfo *TRI) {
4998 EVT FoundVT = MVT::Other;
4999 const TargetRegisterClass *FoundRC = 0;
5000 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5001 E = TRI->regclass_end(); RCI != E; ++RCI) {
5002 EVT ThisVT = MVT::Other;
5003
5004 const TargetRegisterClass *RC = *RCI;
5005 // If none of the value types for this register class are valid, we
5006 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5007 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5008 I != E; ++I) {
5009 if (TLI.isTypeLegal(*I)) {
5010 // If we have already found this register in a different register class,
5011 // choose the one with the largest VT specified. For example, on
5012 // PowerPC, we favor f64 register classes over f32.
5013 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5014 ThisVT = *I;
5015 break;
5016 }
5017 }
5018 }
5019
5020 if (ThisVT == MVT::Other) continue;
5021
5022 // NOTE: This isn't ideal. In particular, this might allocate the
5023 // frame pointer in functions that need it (due to them not being taken
5024 // out of allocation, because a variable sized allocation hasn't been seen
5025 // yet). This is a slight code pessimization, but should still work.
5026 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5027 E = RC->allocation_order_end(MF); I != E; ++I)
5028 if (*I == Reg) {
5029 // We found a matching register class. Keep looking at others in case
5030 // we find one with larger registers that this physreg is also in.
5031 FoundRC = RC;
5032 FoundVT = ThisVT;
5033 break;
5034 }
5035 }
5036 return FoundRC;
5037}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005038
5039/// GetRegistersForValue - Assign registers (virtual or physical) for the
5040/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005041/// register allocator to handle the assignment process. However, if the asm
5042/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043/// allocation. This produces generally horrible, but correct, code.
5044///
5045/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046/// Input and OutputRegs are the set of already allocated physical registers.
5047///
Dan Gohman2048b852009-11-23 18:04:58 +00005048void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005049GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005050 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005052 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 // Compute whether this value requires an input register, an output register,
5055 // or both.
5056 bool isOutReg = false;
5057 bool isInReg = false;
5058 switch (OpInfo.Type) {
5059 case InlineAsm::isOutput:
5060 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005061
5062 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005063 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005064 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005065 break;
5066 case InlineAsm::isInput:
5067 isInReg = true;
5068 isOutReg = false;
5069 break;
5070 case InlineAsm::isClobber:
5071 isOutReg = true;
5072 isInReg = true;
5073 break;
5074 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005075
5076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 MachineFunction &MF = DAG.getMachineFunction();
5078 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005079
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080 // If this is a constraint for a single physreg, or a constraint for a
5081 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005082 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005083 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5084 OpInfo.ConstraintVT);
5085
5086 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005088 // If this is a FP input in an integer register (or visa versa) insert a bit
5089 // cast of the input value. More generally, handle any case where the input
5090 // value disagrees with the register class we plan to stick this in.
5091 if (OpInfo.Type == InlineAsm::isInput &&
5092 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005093 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005094 // types are identical size, use a bitcast to convert (e.g. two differing
5095 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005096 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005097 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005098 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005099 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005100 OpInfo.ConstraintVT = RegVT;
5101 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5102 // If the input is a FP value and we want it in FP registers, do a
5103 // bitcast to the corresponding integer type. This turns an f64 value
5104 // into i64, which can be passed with two i32 values on a 32-bit
5105 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005106 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005107 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005108 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005109 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005110 OpInfo.ConstraintVT = RegVT;
5111 }
5112 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005113
Owen Anderson23b9b192009-08-12 00:36:31 +00005114 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005115 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005116
Owen Andersone50ed302009-08-10 22:56:29 +00005117 EVT RegVT;
5118 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005119
5120 // If this is a constraint for a specific physical register, like {r17},
5121 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005122 if (unsigned AssignedReg = PhysReg.first) {
5123 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005125 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005127 // Get the actual register value type. This is important, because the user
5128 // may have asked for (e.g.) the AX register in i32 type. We need to
5129 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005130 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005133 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134
5135 // If this is an expanded reference, add the rest of the regs to Regs.
5136 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005137 TargetRegisterClass::iterator I = RC->begin();
5138 for (; *I != AssignedReg; ++I)
5139 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 // Already added the first reg.
5142 --NumRegs; ++I;
5143 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005144 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 Regs.push_back(*I);
5146 }
5147 }
Bill Wendling651ad132009-12-22 01:25:10 +00005148
Dan Gohman7451d3e2010-05-29 17:03:36 +00005149 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005150 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5151 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5152 return;
5153 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005155 // Otherwise, if this was a reference to an LLVM register class, create vregs
5156 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005157 if (const TargetRegisterClass *RC = PhysReg.second) {
5158 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005159 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005160 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005161
Evan Chengfb112882009-03-23 08:01:15 +00005162 // Create the appropriate number of virtual registers.
5163 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5164 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005165 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005166
Dan Gohman7451d3e2010-05-29 17:03:36 +00005167 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005168 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005169 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005170
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005171 // This is a reference to a register class that doesn't directly correspond
5172 // to an LLVM register class. Allocate NumRegs consecutive, available,
5173 // registers from the class.
5174 std::vector<unsigned> RegClassRegs
5175 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5176 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5179 unsigned NumAllocated = 0;
5180 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5181 unsigned Reg = RegClassRegs[i];
5182 // See if this register is available.
5183 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5184 (isInReg && InputRegs.count(Reg))) { // Already used.
5185 // Make sure we find consecutive registers.
5186 NumAllocated = 0;
5187 continue;
5188 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005190 // Check to see if this register is allocatable (i.e. don't give out the
5191 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005192 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5193 if (!RC) { // Couldn't allocate this register.
5194 // Reset NumAllocated to make sure we return consecutive registers.
5195 NumAllocated = 0;
5196 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005197 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199 // Okay, this register is good, we can use it.
5200 ++NumAllocated;
5201
5202 // If we allocated enough consecutive registers, succeed.
5203 if (NumAllocated == NumRegs) {
5204 unsigned RegStart = (i-NumAllocated)+1;
5205 unsigned RegEnd = i+1;
5206 // Mark all of the allocated registers used.
5207 for (unsigned i = RegStart; i != RegEnd; ++i)
5208 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005209
Dan Gohman7451d3e2010-05-29 17:03:36 +00005210 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211 OpInfo.ConstraintVT);
5212 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5213 return;
5214 }
5215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217 // Otherwise, we couldn't allocate enough registers for this.
5218}
5219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220/// visitInlineAsm - Handle a call to an InlineAsm object.
5221///
Dan Gohman46510a72010-04-15 01:51:59 +00005222void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5223 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224
5225 /// ConstraintOperands - Information about all of the constraints.
5226 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 std::set<unsigned> OutputRegs, InputRegs;
5229
5230 // Do a prepass over the constraints, canonicalizing them, and building up the
5231 // ConstraintOperands list.
5232 std::vector<InlineAsm::ConstraintInfo>
5233 ConstraintInfos = IA->ParseConstraints();
5234
Evan Chengda43bcf2008-09-24 00:05:32 +00005235 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005236
Chris Lattner6c147292009-04-30 00:48:50 +00005237 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005238
Chris Lattner6c147292009-04-30 00:48:50 +00005239 // We won't need to flush pending loads if this asm doesn't touch
5240 // memory and is nonvolatile.
5241 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005242 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005243 else
5244 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005246 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5247 unsigned ResNo = 0; // ResNo - The result number of the next output.
5248 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5249 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5250 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253
5254 // Compute the value type for each operand.
5255 switch (OpInfo.Type) {
5256 case InlineAsm::isOutput:
5257 // Indirect outputs just consume an argument.
5258 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005259 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005260 break;
5261 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005263 // The return value of the call is this value. As such, there is no
5264 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005265 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005266 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005267 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5268 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5269 } else {
5270 assert(ResNo == 0 && "Asm only has one result!");
5271 OpVT = TLI.getValueType(CS.getType());
5272 }
5273 ++ResNo;
5274 break;
5275 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005276 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005277 break;
5278 case InlineAsm::isClobber:
5279 // Nothing to do.
5280 break;
5281 }
5282
5283 // If this is an input or an indirect output, process the call argument.
5284 // BasicBlocks are labels, currently appearing only in asm's.
5285 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005286 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005287 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5288
Dan Gohman46510a72010-04-15 01:51:59 +00005289 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005291 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005292 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005293 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005294
Owen Anderson1d0be152009-08-13 21:58:54 +00005295 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005296 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005299 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005300
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005301 // Second pass over the constraints: compute which constraint option to use
5302 // and assign registers to constraints that want a specific physreg.
5303 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5304 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005305
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005306 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005307 // matching input. If their types mismatch, e.g. one is an integer, the
5308 // other is floating point, or their sizes are different, flag it as an
5309 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005310 if (OpInfo.hasMatchingInput()) {
5311 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005312
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005313 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005314 if ((OpInfo.ConstraintVT.isInteger() !=
5315 Input.ConstraintVT.isInteger()) ||
5316 (OpInfo.ConstraintVT.getSizeInBits() !=
5317 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005318 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005319 " with a matching output constraint of"
5320 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005321 }
5322 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005323 }
5324 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005327 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329 // If this is a memory input, and if the operand is not indirect, do what we
5330 // need to to provide an address for the memory input.
5331 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5332 !OpInfo.isIndirect) {
5333 assert(OpInfo.Type == InlineAsm::isInput &&
5334 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005336 // Memory operands really want the address of the value. If we don't have
5337 // an indirect input, put it in the constpool if we can, otherwise spill
5338 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005340 // If the operand is a float, integer, or vector constant, spill to a
5341 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005342 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5344 isa<ConstantVector>(OpVal)) {
5345 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5346 TLI.getPointerTy());
5347 } else {
5348 // Otherwise, create a stack slot and emit a store to it before the
5349 // asm.
5350 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005351 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005352 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5353 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005354 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005356 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005357 OpInfo.CallOperand, StackSlot, NULL, 0,
5358 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359 OpInfo.CallOperand = StackSlot;
5360 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362 // There is no longer a Value* corresponding to this operand.
5363 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 // It is now an indirect operand.
5366 OpInfo.isIndirect = true;
5367 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 // If this constraint is for a specific register, allocate it before
5370 // anything else.
5371 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005372 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374
Bill Wendling651ad132009-12-22 01:25:10 +00005375 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005377 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005378 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5380 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005382 // C_Register operands have already been allocated, Other/Memory don't need
5383 // to be.
5384 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005385 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386 }
5387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005388 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5389 std::vector<SDValue> AsmNodeOperands;
5390 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5391 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005392 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5393 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005394
Chris Lattnerdecc2672010-04-07 05:20:54 +00005395 // If we have a !srcloc metadata node associated with it, we want to attach
5396 // this to the ultimately generated inline asm machineinstr. To do this, we
5397 // pass in the third operand as this (potentially null) inline asm MDNode.
5398 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5399 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005400
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005401 // Remember the AlignStack bit as operand 3.
5402 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5403 MVT::i1));
5404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005405 // Loop over all of the inputs, copying the operand values into the
5406 // appropriate registers and processing the output regs.
5407 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005408
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5410 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005412 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5413 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5414
5415 switch (OpInfo.Type) {
5416 case InlineAsm::isOutput: {
5417 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5418 OpInfo.ConstraintType != TargetLowering::C_Register) {
5419 // Memory output, or 'other' output (e.g. 'X' constraint).
5420 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5421
5422 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005423 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5424 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 TLI.getPointerTy()));
5426 AsmNodeOperands.push_back(OpInfo.CallOperand);
5427 break;
5428 }
5429
5430 // Otherwise, this is a register or register class output.
5431
5432 // Copy the output from the appropriate register. Find a register that
5433 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005434 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005435 report_fatal_error("Couldn't allocate output reg for constraint '" +
5436 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005437
5438 // If this is an indirect operand, store through the pointer after the
5439 // asm.
5440 if (OpInfo.isIndirect) {
5441 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5442 OpInfo.CallOperandVal));
5443 } else {
5444 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005445 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446 // Concatenate this output onto the outputs list.
5447 RetValRegs.append(OpInfo.AssignedRegs);
5448 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 // Add information to the INLINEASM node to know that this register is
5451 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005452 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005453 InlineAsm::Kind_RegDefEarlyClobber :
5454 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005455 false,
5456 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005457 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005458 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 break;
5460 }
5461 case InlineAsm::isInput: {
5462 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005463
Chris Lattner6bdcda32008-10-17 16:47:46 +00005464 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005465 // If this is required to match an output register we have already set,
5466 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005467 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 // Scan until we find the definition we already emitted of this operand.
5470 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005471 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 for (; OperandNo; --OperandNo) {
5473 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005474 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005475 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005476 assert((InlineAsm::isRegDefKind(OpFlag) ||
5477 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5478 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005479 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005480 }
5481
Evan Cheng697cbbf2009-03-20 18:03:34 +00005482 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005483 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005484 if (InlineAsm::isRegDefKind(OpFlag) ||
5485 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005486 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005487 if (OpInfo.isIndirect) {
5488 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005489 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005490 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5491 " don't know how to handle tied "
5492 "indirect register inputs");
5493 }
5494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005496 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005497 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005498 MatchedRegs.RegVTs.push_back(RegVT);
5499 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005500 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005501 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005502 MatchedRegs.Regs.push_back
5503 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005504
5505 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005506 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005507 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005508 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005509 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005510 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005513
5514 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5515 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5516 "Unexpected number of operands");
5517 // Add information to the INLINEASM node to know about this input.
5518 // See InlineAsm.h isUseOperandTiedToDef.
5519 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5520 OpInfo.getMatchedOperand());
5521 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5522 TLI.getPointerTy()));
5523 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5524 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005528 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005529 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005530
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 std::vector<SDValue> Ops;
5532 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005533 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005534 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005535 report_fatal_error("Invalid operand for inline asm constraint '" +
5536 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005539 unsigned ResOpType =
5540 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005541 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 TLI.getPointerTy()));
5543 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5544 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005545 }
5546
5547 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5549 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5550 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005553 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005554 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 TLI.getPointerTy()));
5556 AsmNodeOperands.push_back(InOperandVal);
5557 break;
5558 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5561 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5562 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005563 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564 "Don't know how to handle indirect register inputs yet!");
5565
5566 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005567 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005568 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005569 report_fatal_error("Couldn't allocate input reg for constraint '" +
5570 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571
Dale Johannesen66978ee2009-01-31 02:22:37 +00005572 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005573 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005574
Chris Lattnerdecc2672010-04-07 05:20:54 +00005575 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005576 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577 break;
5578 }
5579 case InlineAsm::isClobber: {
5580 // Add the clobbered value to the operand list, so that the register
5581 // allocator is aware that the physreg got clobbered.
5582 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005583 OpInfo.AssignedRegs.AddInlineAsmOperands(
5584 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005585 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005586 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005587 break;
5588 }
5589 }
5590 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005591
Chris Lattnerdecc2672010-04-07 05:20:54 +00005592 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005593 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005595
Dale Johannesen66978ee2009-01-31 02:22:37 +00005596 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 &AsmNodeOperands[0], AsmNodeOperands.size());
5599 Flag = Chain.getValue(1);
5600
5601 // If this asm returns a register value, copy the result from that register
5602 // and set it as the value of the call.
5603 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005604 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005605 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005607 // FIXME: Why don't we do this for inline asms with MRVs?
5608 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005609 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005611 // If any of the results of the inline asm is a vector, it may have the
5612 // wrong width/num elts. This can happen for register classes that can
5613 // contain multiple different value types. The preg or vreg allocated may
5614 // not have the same VT as was expected. Convert it to the right type
5615 // with bit_convert.
5616 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005617 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005618 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005619
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005620 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005621 ResultType.isInteger() && Val.getValueType().isInteger()) {
5622 // If a result value was tied to an input value, the computed result may
5623 // have a wider width than the expected result. Extract the relevant
5624 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005625 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005626 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005627
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005628 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005629 }
Dan Gohman95915732008-10-18 01:03:45 +00005630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005632 // Don't need to use this as a chain in this case.
5633 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5634 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005635 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005636
Dan Gohman46510a72010-04-15 01:51:59 +00005637 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005638
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 // Process indirect outputs, first output all of the flagged copies out of
5640 // physregs.
5641 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5642 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005643 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005644 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005645 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005646 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5647 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 // Emit the non-flagged stores from the physregs.
5650 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005651 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5652 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5653 StoresToEmit[i].first,
5654 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005655 StoresToEmit[i].second, 0,
5656 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005657 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005658 }
5659
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 DAG.setRoot(Chain);
5665}
5666
Dan Gohman46510a72010-04-15 01:51:59 +00005667void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005668 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5669 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005670 getValue(I.getArgOperand(0)),
5671 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672}
5673
Dan Gohman46510a72010-04-15 01:51:59 +00005674void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005675 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5676 getRoot(), getValue(I.getOperand(0)),
5677 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 setValue(&I, V);
5679 DAG.setRoot(V.getValue(1));
5680}
5681
Dan Gohman46510a72010-04-15 01:51:59 +00005682void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005683 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5684 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005685 getValue(I.getArgOperand(0)),
5686 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687}
5688
Dan Gohman46510a72010-04-15 01:51:59 +00005689void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005690 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5691 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005692 getValue(I.getArgOperand(0)),
5693 getValue(I.getArgOperand(1)),
5694 DAG.getSrcValue(I.getArgOperand(0)),
5695 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696}
5697
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005699/// implementation, which just calls LowerCall.
5700/// FIXME: When all targets are
5701/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702std::pair<SDValue, SDValue>
5703TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5704 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005705 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005706 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005707 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005709 ArgListTy &Args, SelectionDAG &DAG,
5710 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005712 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005713 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005715 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005716 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5717 for (unsigned Value = 0, NumValues = ValueVTs.size();
5718 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005719 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005720 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005721 SDValue Op = SDValue(Args[i].Node.getNode(),
5722 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 ISD::ArgFlagsTy Flags;
5724 unsigned OriginalAlignment =
5725 getTargetData()->getABITypeAlignment(ArgTy);
5726
5727 if (Args[i].isZExt)
5728 Flags.setZExt();
5729 if (Args[i].isSExt)
5730 Flags.setSExt();
5731 if (Args[i].isInReg)
5732 Flags.setInReg();
5733 if (Args[i].isSRet)
5734 Flags.setSRet();
5735 if (Args[i].isByVal) {
5736 Flags.setByVal();
5737 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5738 const Type *ElementTy = Ty->getElementType();
5739 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005740 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741 // For ByVal, alignment should come from FE. BE will guess if this
5742 // info is not there but there are cases it cannot get right.
5743 if (Args[i].Alignment)
5744 FrameAlign = Args[i].Alignment;
5745 Flags.setByValAlign(FrameAlign);
5746 Flags.setByValSize(FrameSize);
5747 }
5748 if (Args[i].isNest)
5749 Flags.setNest();
5750 Flags.setOrigAlign(OriginalAlignment);
5751
Owen Anderson23b9b192009-08-12 00:36:31 +00005752 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5753 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005754 SmallVector<SDValue, 4> Parts(NumParts);
5755 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5756
5757 if (Args[i].isSExt)
5758 ExtendKind = ISD::SIGN_EXTEND;
5759 else if (Args[i].isZExt)
5760 ExtendKind = ISD::ZERO_EXTEND;
5761
Bill Wendling46ada192010-03-02 01:55:18 +00005762 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005763 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005764
Dan Gohman98ca4f22009-08-05 01:29:28 +00005765 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005767 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5768 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005769 if (NumParts > 1 && j == 0)
5770 MyFlags.Flags.setSplit();
5771 else if (j != 0)
5772 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773
Dan Gohman98ca4f22009-08-05 01:29:28 +00005774 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005775 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 }
5777 }
5778 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005779
Dan Gohman98ca4f22009-08-05 01:29:28 +00005780 // Handle the incoming return values from the call.
5781 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005782 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005783 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005785 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005786 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5787 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005788 for (unsigned i = 0; i != NumRegs; ++i) {
5789 ISD::InputArg MyFlags;
5790 MyFlags.VT = RegisterVT;
5791 MyFlags.Used = isReturnValueUsed;
5792 if (RetSExt)
5793 MyFlags.Flags.setSExt();
5794 if (RetZExt)
5795 MyFlags.Flags.setZExt();
5796 if (isInreg)
5797 MyFlags.Flags.setInReg();
5798 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 }
5801
Dan Gohman98ca4f22009-08-05 01:29:28 +00005802 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005803 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005804 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005805
5806 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005808 "LowerCall didn't return a valid chain!");
5809 assert((!isTailCall || InVals.empty()) &&
5810 "LowerCall emitted a return value for a tail call!");
5811 assert((isTailCall || InVals.size() == Ins.size()) &&
5812 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005813
5814 // For a tail call, the return value is merely live-out and there aren't
5815 // any nodes in the DAG representing it. Return a special value to
5816 // indicate that a tail call has been emitted and no more Instructions
5817 // should be processed in the current block.
5818 if (isTailCall) {
5819 DAG.setRoot(Chain);
5820 return std::make_pair(SDValue(), SDValue());
5821 }
5822
Evan Chengaf1871f2010-03-11 19:38:18 +00005823 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5824 assert(InVals[i].getNode() &&
5825 "LowerCall emitted a null value!");
5826 assert(Ins[i].VT == InVals[i].getValueType() &&
5827 "LowerCall emitted a value with the wrong type!");
5828 });
5829
Dan Gohman98ca4f22009-08-05 01:29:28 +00005830 // Collect the legal value parts into potentially illegal values
5831 // that correspond to the original function's return values.
5832 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5833 if (RetSExt)
5834 AssertOp = ISD::AssertSext;
5835 else if (RetZExt)
5836 AssertOp = ISD::AssertZext;
5837 SmallVector<SDValue, 4> ReturnValues;
5838 unsigned CurReg = 0;
5839 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005840 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005841 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5842 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005843
Bill Wendling46ada192010-03-02 01:55:18 +00005844 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005845 NumRegs, RegisterVT, VT,
5846 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005847 CurReg += NumRegs;
5848 }
5849
5850 // For a function returning void, there is no return value. We can't create
5851 // such a node, so we just return a null return value in that case. In
5852 // that case, nothing will actualy look at the value.
5853 if (ReturnValues.empty())
5854 return std::make_pair(SDValue(), Chain);
5855
5856 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5857 DAG.getVTList(&RetTys[0], RetTys.size()),
5858 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859 return std::make_pair(Res, Chain);
5860}
5861
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005862void TargetLowering::LowerOperationWrapper(SDNode *N,
5863 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005864 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005865 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005866 if (Res.getNode())
5867 Results.push_back(Res);
5868}
5869
Dan Gohmand858e902010-04-17 15:26:15 +00005870SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005871 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 return SDValue();
5873}
5874
Dan Gohman46510a72010-04-15 01:51:59 +00005875void
5876SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005877 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 assert((Op.getOpcode() != ISD::CopyFromReg ||
5879 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5880 "Copy from a reg to the same reg!");
5881 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5882
Owen Anderson23b9b192009-08-12 00:36:31 +00005883 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005885 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 PendingExports.push_back(Chain);
5887}
5888
5889#include "llvm/CodeGen/SelectionDAGISel.h"
5890
Dan Gohman46510a72010-04-15 01:51:59 +00005891void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005893 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005894 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005895 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005896 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005897 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005899 // Check whether the function can return without sret-demotion.
Dan Gohmanf423a692010-07-07 18:32:53 +00005900 SmallVector<ISD::OutputArg, 4> Outs;
5901 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5902 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005903
Dan Gohman7451d3e2010-05-29 17:03:36 +00005904 FuncInfo->CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(),
5905 F.isVarArg(),
Dan Gohmanf423a692010-07-07 18:32:53 +00005906 Outs, F.getContext());
Dan Gohman7451d3e2010-05-29 17:03:36 +00005907 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005908 // Put in an sret pointer parameter before all the other parameters.
5909 SmallVector<EVT, 1> ValueVTs;
5910 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5911
5912 // NOTE: Assuming that a pointer will never break down to more than one VT
5913 // or one register.
5914 ISD::ArgFlagsTy Flags;
5915 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005916 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005917 ISD::InputArg RetArg(Flags, RegisterVT, true);
5918 Ins.push_back(RetArg);
5919 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005920
Dan Gohman98ca4f22009-08-05 01:29:28 +00005921 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005922 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005923 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005924 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005925 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005926 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5927 bool isArgValueUsed = !I->use_empty();
5928 for (unsigned Value = 0, NumValues = ValueVTs.size();
5929 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005930 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005931 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005932 ISD::ArgFlagsTy Flags;
5933 unsigned OriginalAlignment =
5934 TD->getABITypeAlignment(ArgTy);
5935
5936 if (F.paramHasAttr(Idx, Attribute::ZExt))
5937 Flags.setZExt();
5938 if (F.paramHasAttr(Idx, Attribute::SExt))
5939 Flags.setSExt();
5940 if (F.paramHasAttr(Idx, Attribute::InReg))
5941 Flags.setInReg();
5942 if (F.paramHasAttr(Idx, Attribute::StructRet))
5943 Flags.setSRet();
5944 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5945 Flags.setByVal();
5946 const PointerType *Ty = cast<PointerType>(I->getType());
5947 const Type *ElementTy = Ty->getElementType();
5948 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5949 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5950 // For ByVal, alignment should be passed from FE. BE will guess if
5951 // this info is not there but there are cases it cannot get right.
5952 if (F.getParamAlignment(Idx))
5953 FrameAlign = F.getParamAlignment(Idx);
5954 Flags.setByValAlign(FrameAlign);
5955 Flags.setByValSize(FrameSize);
5956 }
5957 if (F.paramHasAttr(Idx, Attribute::Nest))
5958 Flags.setNest();
5959 Flags.setOrigAlign(OriginalAlignment);
5960
Owen Anderson23b9b192009-08-12 00:36:31 +00005961 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5962 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005963 for (unsigned i = 0; i != NumRegs; ++i) {
5964 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5965 if (NumRegs > 1 && i == 0)
5966 MyFlags.Flags.setSplit();
5967 // if it isn't first piece, alignment must be 1
5968 else if (i > 0)
5969 MyFlags.Flags.setOrigAlign(1);
5970 Ins.push_back(MyFlags);
5971 }
5972 }
5973 }
5974
5975 // Call the target to set up the argument values.
5976 SmallVector<SDValue, 8> InVals;
5977 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5978 F.isVarArg(), Ins,
5979 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005980
5981 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005982 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005983 "LowerFormalArguments didn't return a valid chain!");
5984 assert(InVals.size() == Ins.size() &&
5985 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00005986 DEBUG({
5987 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5988 assert(InVals[i].getNode() &&
5989 "LowerFormalArguments emitted a null value!");
5990 assert(Ins[i].VT == InVals[i].getValueType() &&
5991 "LowerFormalArguments emitted a value with the wrong type!");
5992 }
5993 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00005994
Dan Gohman5e866062009-08-06 15:37:27 +00005995 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005996 DAG.setRoot(NewRoot);
5997
5998 // Set up the argument values.
5999 unsigned i = 0;
6000 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006001 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006002 // Create a virtual register for the sret pointer, and put in a copy
6003 // from the sret argument into it.
6004 SmallVector<EVT, 1> ValueVTs;
6005 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6006 EVT VT = ValueVTs[0];
6007 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6008 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006009 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006010 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006011
Dan Gohman2048b852009-11-23 18:04:58 +00006012 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006013 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6014 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006015 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006016 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6017 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006018 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006019
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006020 // i indexes lowered arguments. Bump it past the hidden sret argument.
6021 // Idx indexes LLVM arguments. Don't touch it.
6022 ++i;
6023 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006024
Dan Gohman46510a72010-04-15 01:51:59 +00006025 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006026 ++I, ++Idx) {
6027 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006028 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006029 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006031
6032 // If this argument is unused then remember its value. It is used to generate
6033 // debugging information.
6034 if (I->use_empty() && NumValues)
6035 SDB->setUnusedArgValue(I, InVals[i]);
6036
Dan Gohman98ca4f22009-08-05 01:29:28 +00006037 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006038 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006039 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6040 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006041
6042 if (!I->use_empty()) {
6043 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6044 if (F.paramHasAttr(Idx, Attribute::SExt))
6045 AssertOp = ISD::AssertSext;
6046 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6047 AssertOp = ISD::AssertZext;
6048
Bill Wendling46ada192010-03-02 01:55:18 +00006049 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006050 NumParts, PartVT, VT,
6051 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006052 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006053
Dan Gohman98ca4f22009-08-05 01:29:28 +00006054 i += NumParts;
6055 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006056
Dan Gohman98ca4f22009-08-05 01:29:28 +00006057 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006058 SDValue Res;
6059 if (!ArgValues.empty())
6060 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6061 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006062 SDB->setValue(I, Res);
6063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006064 // If this argument is live outside of the entry block, insert a copy from
6065 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006066 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006068 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006069
Dan Gohman98ca4f22009-08-05 01:29:28 +00006070 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071
6072 // Finally, if the target has anything special to do, allow it to do so.
6073 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006074 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075}
6076
6077/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6078/// ensure constants are generated when needed. Remember the virtual registers
6079/// that need to be added to the Machine PHI nodes as input. We cannot just
6080/// directly add them, because expansion might result in multiple MBB's for one
6081/// BB. As such, the start of the BB might correspond to a different MBB than
6082/// the end.
6083///
6084void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006085SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006086 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087
6088 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6089
6090 // Check successor nodes' PHI nodes that expect a constant to be available
6091 // from this block.
6092 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006093 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006095 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097 // If this terminator has multiple identical successors (common for
6098 // switches), only handle each succ once.
6099 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102
6103 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6104 // nodes and Machine PHI nodes, but the incoming operands have not been
6105 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006106 for (BasicBlock::const_iterator I = SuccBB->begin();
6107 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108 // Ignore dead phi's.
6109 if (PN->use_empty()) continue;
6110
6111 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006112 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113
Dan Gohman46510a72010-04-15 01:51:59 +00006114 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006115 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006117 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006118 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006119 }
6120 Reg = RegOut;
6121 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006122 DenseMap<const Value *, unsigned>::iterator I =
6123 FuncInfo.ValueMap.find(PHIOp);
6124 if (I != FuncInfo.ValueMap.end())
6125 Reg = I->second;
6126 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006128 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006129 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006130 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006131 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 }
6133 }
6134
6135 // Remember that this register needs to added to the machine PHI node as
6136 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006137 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006138 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6139 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006140 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006141 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006142 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006143 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006144 Reg += NumRegisters;
6145 }
6146 }
6147 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006148 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006149}