blob: 83a8f800608e0cf47a0e9d68ae1a42b7dd2fb2d1 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/MemoryObject.h"
23#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000025#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson6153a032011-08-23 17:45:18 +0000106static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000112static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000114static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000130static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000132static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000178static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000179 uint64_t Address, const void *Decoder);
Owen Anderson357ec682011-08-22 20:27:12 +0000180static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
181 uint64_t Address, const void *Decoder);
182static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
183 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184
Owen Anderson83e3f672011-08-17 17:44:15 +0000185static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000187static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000189static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000191static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000193static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000195static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000197static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000199static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000201static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000203static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000205static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000207static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000209static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000211static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000213static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000215static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000217static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000219static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000220 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000221static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000222 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000223static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000224 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000225static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000226 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000227static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000228 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000229static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000230 uint64_t Address, const void *Decoder);
Owen Andersone234d022011-08-24 17:21:43 +0000231static DecodeStatus DecodeITCond(llvm::MCInst &Inst, unsigned Val,
232 uint64_t Address, const void *Decoder);
Owen Andersonf4408202011-08-24 22:40:22 +0000233static DecodeStatus DecodeITMask(llvm::MCInst &Inst, unsigned Val,
234 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000235
236#include "ARMGenDisassemblerTables.inc"
237#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000238#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000239
240using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000241
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000242static MCDisassembler *createARMDisassembler(const Target &T) {
243 return new ARMDisassembler;
244}
245
246static MCDisassembler *createThumbDisassembler(const Target &T) {
247 return new ThumbDisassembler;
248}
249
Sean Callanan9899f702010-04-13 21:21:57 +0000250EDInstInfo *ARMDisassembler::getEDInfo() const {
251 return instInfoARM;
252}
253
254EDInstInfo *ThumbDisassembler::getEDInfo() const {
255 return instInfoARM;
256}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257
Owen Anderson83e3f672011-08-17 17:44:15 +0000258DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
259 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000260 uint64_t Address,
261 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000262 uint8_t bytes[4];
263
264 // We want to read exactly 4 bytes of data.
265 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000266 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000267
268 // Encoded as a small-endian 32-bit word in the stream.
269 uint32_t insn = (bytes[3] << 24) |
270 (bytes[2] << 16) |
271 (bytes[1] << 8) |
272 (bytes[0] << 0);
273
274 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000275 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
276 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000278 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000279 }
280
281 // Instructions that are shared between ARM and Thumb modes.
282 // FIXME: This shouldn't really exist. It's an artifact of the
283 // fact that we fail to encode a few instructions properly for Thumb.
284 MI.clear();
285 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000286 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000288 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 }
290
291 // VFP and NEON instructions, similarly, are shared between ARM
292 // and Thumb modes.
293 MI.clear();
294 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000295 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000296 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000297 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 }
299
300 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000301 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000302 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000303 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 // Add a fake predicate operand, because we share these instruction
305 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000306 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
307 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000308 }
309
310 MI.clear();
311 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000312 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000313 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000314 // Add a fake predicate operand, because we share these instruction
315 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000316 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
317 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000318 }
319
320 MI.clear();
321 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000322 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000323 Size = 4;
324 // Add a fake predicate operand, because we share these instruction
325 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000326 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
327 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000328 }
329
330 MI.clear();
331
Owen Anderson83e3f672011-08-17 17:44:15 +0000332 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000333}
334
335namespace llvm {
336extern MCInstrDesc ARMInsts[];
337}
338
339// Thumb1 instructions don't have explicit S bits. Rather, they
340// implicitly set CPSR. Since it's not represented in the encoding, the
341// auto-generated decoder won't inject the CPSR operand. We need to fix
342// that as a post-pass.
343static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
344 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000345 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000346 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000347 for (unsigned i = 0; i < NumOps; ++i, ++I) {
348 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000350 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000351 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
352 return;
353 }
354 }
355
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000356 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357}
358
359// Most Thumb instructions don't have explicit predicates in the
360// encoding, but rather get their predicates from IT context. We need
361// to fix up the predicate operands using this context information as a
362// post-pass.
363void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
364 // A few instructions actually have predicates encoded in them. Don't
365 // try to overwrite it if we're seeing one of those.
366 switch (MI.getOpcode()) {
367 case ARM::tBcc:
368 case ARM::t2Bcc:
369 return;
370 default:
371 break;
372 }
373
374 // If we're in an IT block, base the predicate on that. Otherwise,
375 // assume a predicate of AL.
376 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000377 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000378 CC = ITBlock.back();
379 ITBlock.pop_back();
380 } else
381 CC = ARMCC::AL;
382
383 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000384 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000385 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000386 for (unsigned i = 0; i < NumOps; ++i, ++I) {
387 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 if (OpInfo[i].isPredicate()) {
389 I = MI.insert(I, MCOperand::CreateImm(CC));
390 ++I;
391 if (CC == ARMCC::AL)
392 MI.insert(I, MCOperand::CreateReg(0));
393 else
394 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
395 return;
396 }
397 }
398
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000399 I = MI.insert(I, MCOperand::CreateImm(CC));
400 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000401 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000402 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000404 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000405}
406
407// Thumb VFP instructions are a special case. Because we share their
408// encodings between ARM and Thumb modes, and they are predicable in ARM
409// mode, the auto-generated decoder will give them an (incorrect)
410// predicate operand. We need to rewrite these operands based on the IT
411// context as a post-pass.
412void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
413 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000414 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000415 CC = ITBlock.back();
416 ITBlock.pop_back();
417 } else
418 CC = ARMCC::AL;
419
420 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
421 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000422 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
423 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000424 if (OpInfo[i].isPredicate() ) {
425 I->setImm(CC);
426 ++I;
427 if (CC == ARMCC::AL)
428 I->setReg(0);
429 else
430 I->setReg(ARM::CPSR);
431 return;
432 }
433 }
434}
435
Owen Anderson83e3f672011-08-17 17:44:15 +0000436DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
437 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000438 uint64_t Address,
439 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 uint8_t bytes[4];
441
442 // We want to read exactly 2 bytes of data.
443 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000444 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000445
446 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000447 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
448 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000450 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000451 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000452 }
453
454 MI.clear();
455 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
456 if (result) {
457 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000458 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000459 AddThumbPredicate(MI);
460 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000461 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 }
463
464 MI.clear();
465 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000466 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000467 Size = 2;
468 AddThumbPredicate(MI);
469
470 // If we find an IT instruction, we need to parse its condition
471 // code and mask operands so that we can apply them correctly
472 // to the subsequent instructions.
473 if (MI.getOpcode() == ARM::t2IT) {
474 unsigned firstcond = MI.getOperand(0).getImm();
475 uint32_t mask = MI.getOperand(1).getImm();
476 unsigned zeros = CountTrailingZeros_32(mask);
477 mask >>= zeros+1;
478
479 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
480 if (firstcond ^ (mask & 1))
481 ITBlock.push_back(firstcond ^ 1);
482 else
483 ITBlock.push_back(firstcond);
484 mask >>= 1;
485 }
486 ITBlock.push_back(firstcond);
487 }
488
Owen Anderson83e3f672011-08-17 17:44:15 +0000489 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000490 }
491
492 // We want to read exactly 4 bytes of data.
493 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000494 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000495
496 uint32_t insn32 = (bytes[3] << 8) |
497 (bytes[2] << 0) |
498 (bytes[1] << 24) |
499 (bytes[0] << 16);
500 MI.clear();
501 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000502 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000503 Size = 4;
504 bool InITBlock = ITBlock.size();
505 AddThumbPredicate(MI);
506 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000507 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000508 }
509
510 MI.clear();
511 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000512 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000513 Size = 4;
514 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000515 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000516 }
517
518 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000519 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000520 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000521 Size = 4;
522 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000523 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000524 }
525
526 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000527 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000528 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000529 Size = 4;
530 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000531 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000532 }
533
534 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000535 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000536 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000537 Size = 4;
538 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000539 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000540 }
541
542 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
543 MI.clear();
544 uint32_t NEONLdStInsn = insn32;
545 NEONLdStInsn &= 0xF0FFFFFF;
546 NEONLdStInsn |= 0x04000000;
547 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000548 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000549 Size = 4;
550 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000551 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000552 }
553 }
554
Owen Anderson8533eba2011-08-10 19:01:10 +0000555 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000556 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000557 uint32_t NEONDataInsn = insn32;
558 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
559 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
560 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
561 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000562 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000563 Size = 4;
564 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000565 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000566 }
567 }
568
Owen Anderson83e3f672011-08-17 17:44:15 +0000569 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000570}
571
572
573extern "C" void LLVMInitializeARMDisassembler() {
574 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
575 createARMDisassembler);
576 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
577 createThumbDisassembler);
578}
579
580static const unsigned GPRDecoderTable[] = {
581 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
582 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
583 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
584 ARM::R12, ARM::SP, ARM::LR, ARM::PC
585};
586
Owen Anderson83e3f672011-08-17 17:44:15 +0000587static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000588 uint64_t Address, const void *Decoder) {
589 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000590 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000591
592 unsigned Register = GPRDecoderTable[RegNo];
593 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000594 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595}
596
Jim Grosbachc4057822011-08-17 21:58:18 +0000597static DecodeStatus
598DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
599 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000600 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000601 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
602}
603
Owen Anderson83e3f672011-08-17 17:44:15 +0000604static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000605 uint64_t Address, const void *Decoder) {
606 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000607 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000608 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
609}
610
Owen Anderson83e3f672011-08-17 17:44:15 +0000611static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000612 uint64_t Address, const void *Decoder) {
613 unsigned Register = 0;
614 switch (RegNo) {
615 case 0:
616 Register = ARM::R0;
617 break;
618 case 1:
619 Register = ARM::R1;
620 break;
621 case 2:
622 Register = ARM::R2;
623 break;
624 case 3:
625 Register = ARM::R3;
626 break;
627 case 9:
628 Register = ARM::R9;
629 break;
630 case 12:
631 Register = ARM::R12;
632 break;
633 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000634 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000635 }
636
637 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000638 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000639}
640
Owen Anderson83e3f672011-08-17 17:44:15 +0000641static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000642 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000643 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000644 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
645}
646
Jim Grosbachc4057822011-08-17 21:58:18 +0000647static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000648 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
649 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
650 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
651 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
652 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
653 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
654 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
655 ARM::S28, ARM::S29, ARM::S30, ARM::S31
656};
657
Owen Anderson83e3f672011-08-17 17:44:15 +0000658static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659 uint64_t Address, const void *Decoder) {
660 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000661 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662
663 unsigned Register = SPRDecoderTable[RegNo];
664 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000665 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000666}
667
Jim Grosbachc4057822011-08-17 21:58:18 +0000668static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000669 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
670 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
671 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
672 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
673 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
674 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
675 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
676 ARM::D28, ARM::D29, ARM::D30, ARM::D31
677};
678
Owen Anderson83e3f672011-08-17 17:44:15 +0000679static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000680 uint64_t Address, const void *Decoder) {
681 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000682 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000683
684 unsigned Register = DPRDecoderTable[RegNo];
685 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000686 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000687}
688
Owen Anderson83e3f672011-08-17 17:44:15 +0000689static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000690 uint64_t Address, const void *Decoder) {
691 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000692 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000693 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
694}
695
Jim Grosbachc4057822011-08-17 21:58:18 +0000696static DecodeStatus
697DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
698 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000699 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000700 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000701 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
702}
703
Jim Grosbachc4057822011-08-17 21:58:18 +0000704static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000705 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
706 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
707 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
708 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
709};
710
711
Owen Anderson83e3f672011-08-17 17:44:15 +0000712static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000713 uint64_t Address, const void *Decoder) {
714 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000715 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000716 RegNo >>= 1;
717
718 unsigned Register = QPRDecoderTable[RegNo];
719 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000720 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000721}
722
Owen Anderson83e3f672011-08-17 17:44:15 +0000723static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000724 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000725 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000726 // AL predicate is not allowed on Thumb1 branches.
727 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000728 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000729 Inst.addOperand(MCOperand::CreateImm(Val));
730 if (Val == ARMCC::AL) {
731 Inst.addOperand(MCOperand::CreateReg(0));
732 } else
733 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000734 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000735}
736
Owen Anderson83e3f672011-08-17 17:44:15 +0000737static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000738 uint64_t Address, const void *Decoder) {
739 if (Val)
740 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
741 else
742 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000743 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000744}
745
Owen Anderson83e3f672011-08-17 17:44:15 +0000746static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000747 uint64_t Address, const void *Decoder) {
748 uint32_t imm = Val & 0xFF;
749 uint32_t rot = (Val & 0xF00) >> 7;
750 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
751 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000752 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753}
754
Owen Anderson83e3f672011-08-17 17:44:15 +0000755static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000756 uint64_t Address, const void *Decoder) {
757 Val <<= 2;
758 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000759 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760}
761
Owen Anderson83e3f672011-08-17 17:44:15 +0000762static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000763 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000764 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000765
766 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
767 unsigned type = fieldFromInstruction32(Val, 5, 2);
768 unsigned imm = fieldFromInstruction32(Val, 7, 5);
769
770 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000771 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000772
773 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
774 switch (type) {
775 case 0:
776 Shift = ARM_AM::lsl;
777 break;
778 case 1:
779 Shift = ARM_AM::lsr;
780 break;
781 case 2:
782 Shift = ARM_AM::asr;
783 break;
784 case 3:
785 Shift = ARM_AM::ror;
786 break;
787 }
788
789 if (Shift == ARM_AM::ror && imm == 0)
790 Shift = ARM_AM::rrx;
791
792 unsigned Op = Shift | (imm << 3);
793 Inst.addOperand(MCOperand::CreateImm(Op));
794
Owen Anderson83e3f672011-08-17 17:44:15 +0000795 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000796}
797
Owen Anderson83e3f672011-08-17 17:44:15 +0000798static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000800 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000801
802 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
803 unsigned type = fieldFromInstruction32(Val, 5, 2);
804 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
805
806 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000807 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
808 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000809
810 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
811 switch (type) {
812 case 0:
813 Shift = ARM_AM::lsl;
814 break;
815 case 1:
816 Shift = ARM_AM::lsr;
817 break;
818 case 2:
819 Shift = ARM_AM::asr;
820 break;
821 case 3:
822 Shift = ARM_AM::ror;
823 break;
824 }
825
826 Inst.addOperand(MCOperand::CreateImm(Shift));
827
Owen Anderson83e3f672011-08-17 17:44:15 +0000828 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000829}
830
Owen Anderson83e3f672011-08-17 17:44:15 +0000831static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000832 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 DecodeStatus S = Success;
834
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000835 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000836 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000838 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000839 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000840 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000841 }
842
Owen Anderson83e3f672011-08-17 17:44:15 +0000843 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844}
845
Owen Anderson83e3f672011-08-17 17:44:15 +0000846static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000848 DecodeStatus S = Success;
849
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000850 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
851 unsigned regs = Val & 0xFF;
852
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000854 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000855 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000856 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857
Owen Anderson83e3f672011-08-17 17:44:15 +0000858 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000859}
860
Owen Anderson83e3f672011-08-17 17:44:15 +0000861static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000862 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000863 DecodeStatus S = Success;
864
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000865 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
866 unsigned regs = (Val & 0xFF) / 2;
867
Owen Anderson83e3f672011-08-17 17:44:15 +0000868 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000869 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000870 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000871 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000872
Owen Anderson83e3f672011-08-17 17:44:15 +0000873 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000874}
875
Owen Anderson83e3f672011-08-17 17:44:15 +0000876static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000877 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000878 // This operand encodes a mask of contiguous zeros between a specified MSB
879 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
880 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000881 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000882 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000883 unsigned msb = fieldFromInstruction32(Val, 5, 5);
884 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
885 uint32_t msb_mask = (1 << (msb+1)) - 1;
886 uint32_t lsb_mask = (1 << lsb) - 1;
887 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000888 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000889}
890
Owen Anderson83e3f672011-08-17 17:44:15 +0000891static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000892 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000893 DecodeStatus S = Success;
894
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000895 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
896 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
897 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
898 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
899 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
900 unsigned U = fieldFromInstruction32(Insn, 23, 1);
901
902 switch (Inst.getOpcode()) {
903 case ARM::LDC_OFFSET:
904 case ARM::LDC_PRE:
905 case ARM::LDC_POST:
906 case ARM::LDC_OPTION:
907 case ARM::LDCL_OFFSET:
908 case ARM::LDCL_PRE:
909 case ARM::LDCL_POST:
910 case ARM::LDCL_OPTION:
911 case ARM::STC_OFFSET:
912 case ARM::STC_PRE:
913 case ARM::STC_POST:
914 case ARM::STC_OPTION:
915 case ARM::STCL_OFFSET:
916 case ARM::STCL_PRE:
917 case ARM::STCL_POST:
918 case ARM::STCL_OPTION:
919 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000920 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000921 break;
922 default:
923 break;
924 }
925
926 Inst.addOperand(MCOperand::CreateImm(coproc));
927 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000928 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000929 switch (Inst.getOpcode()) {
930 case ARM::LDC_OPTION:
931 case ARM::LDCL_OPTION:
932 case ARM::LDC2_OPTION:
933 case ARM::LDC2L_OPTION:
934 case ARM::STC_OPTION:
935 case ARM::STCL_OPTION:
936 case ARM::STC2_OPTION:
937 case ARM::STC2L_OPTION:
938 case ARM::LDCL_POST:
939 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000940 case ARM::LDC2L_POST:
941 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000942 break;
943 default:
944 Inst.addOperand(MCOperand::CreateReg(0));
945 break;
946 }
947
948 unsigned P = fieldFromInstruction32(Insn, 24, 1);
949 unsigned W = fieldFromInstruction32(Insn, 21, 1);
950
951 bool writeback = (P == 0) || (W == 1);
952 unsigned idx_mode = 0;
953 if (P && writeback)
954 idx_mode = ARMII::IndexModePre;
955 else if (!P && writeback)
956 idx_mode = ARMII::IndexModePost;
957
958 switch (Inst.getOpcode()) {
959 case ARM::LDCL_POST:
960 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000961 case ARM::LDC2L_POST:
962 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000963 imm |= U << 8;
964 case ARM::LDC_OPTION:
965 case ARM::LDCL_OPTION:
966 case ARM::LDC2_OPTION:
967 case ARM::LDC2L_OPTION:
968 case ARM::STC_OPTION:
969 case ARM::STCL_OPTION:
970 case ARM::STC2_OPTION:
971 case ARM::STC2L_OPTION:
972 Inst.addOperand(MCOperand::CreateImm(imm));
973 break;
974 default:
975 if (U)
976 Inst.addOperand(MCOperand::CreateImm(
977 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
978 else
979 Inst.addOperand(MCOperand::CreateImm(
980 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
981 break;
982 }
983
984 switch (Inst.getOpcode()) {
985 case ARM::LDC_OFFSET:
986 case ARM::LDC_PRE:
987 case ARM::LDC_POST:
988 case ARM::LDC_OPTION:
989 case ARM::LDCL_OFFSET:
990 case ARM::LDCL_PRE:
991 case ARM::LDCL_POST:
992 case ARM::LDCL_OPTION:
993 case ARM::STC_OFFSET:
994 case ARM::STC_PRE:
995 case ARM::STC_POST:
996 case ARM::STC_OPTION:
997 case ARM::STCL_OFFSET:
998 case ARM::STCL_PRE:
999 case ARM::STCL_POST:
1000 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +00001001 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001002 break;
1003 default:
1004 break;
1005 }
1006
Owen Anderson83e3f672011-08-17 17:44:15 +00001007 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001008}
1009
Jim Grosbachc4057822011-08-17 21:58:18 +00001010static DecodeStatus
1011DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1012 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001013 DecodeStatus S = Success;
1014
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001015 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1016 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1017 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1018 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1019 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1020 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1021 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1022 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1023
1024 // On stores, the writeback operand precedes Rt.
1025 switch (Inst.getOpcode()) {
1026 case ARM::STR_POST_IMM:
1027 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001028 case ARM::STRB_POST_IMM:
1029 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001030 case ARM::STRT_POST_REG:
1031 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001032 case ARM::STRBT_POST_REG:
1033 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001034 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001035 break;
1036 default:
1037 break;
1038 }
1039
Owen Anderson83e3f672011-08-17 17:44:15 +00001040 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041
1042 // On loads, the writeback operand comes after Rt.
1043 switch (Inst.getOpcode()) {
1044 case ARM::LDR_POST_IMM:
1045 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001046 case ARM::LDRB_POST_IMM:
1047 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001048 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001049 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001050 case ARM::LDRBT_POST_REG:
1051 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001052 case ARM::LDRT_POST_REG:
1053 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001054 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001055 break;
1056 default:
1057 break;
1058 }
1059
Owen Anderson83e3f672011-08-17 17:44:15 +00001060 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001061
1062 ARM_AM::AddrOpc Op = ARM_AM::add;
1063 if (!fieldFromInstruction32(Insn, 23, 1))
1064 Op = ARM_AM::sub;
1065
1066 bool writeback = (P == 0) || (W == 1);
1067 unsigned idx_mode = 0;
1068 if (P && writeback)
1069 idx_mode = ARMII::IndexModePre;
1070 else if (!P && writeback)
1071 idx_mode = ARMII::IndexModePost;
1072
Owen Anderson83e3f672011-08-17 17:44:15 +00001073 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001074
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001075 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001076 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001077 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1078 switch( fieldFromInstruction32(Insn, 5, 2)) {
1079 case 0:
1080 Opc = ARM_AM::lsl;
1081 break;
1082 case 1:
1083 Opc = ARM_AM::lsr;
1084 break;
1085 case 2:
1086 Opc = ARM_AM::asr;
1087 break;
1088 case 3:
1089 Opc = ARM_AM::ror;
1090 break;
1091 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001092 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001093 }
1094 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1095 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1096
1097 Inst.addOperand(MCOperand::CreateImm(imm));
1098 } else {
1099 Inst.addOperand(MCOperand::CreateReg(0));
1100 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1101 Inst.addOperand(MCOperand::CreateImm(tmp));
1102 }
1103
Owen Anderson83e3f672011-08-17 17:44:15 +00001104 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001105
Owen Anderson83e3f672011-08-17 17:44:15 +00001106 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001107}
1108
Owen Anderson83e3f672011-08-17 17:44:15 +00001109static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001110 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001111 DecodeStatus S = Success;
1112
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001113 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1114 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1115 unsigned type = fieldFromInstruction32(Val, 5, 2);
1116 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1117 unsigned U = fieldFromInstruction32(Val, 12, 1);
1118
Owen Anderson51157d22011-08-09 21:38:14 +00001119 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001120 switch (type) {
1121 case 0:
1122 ShOp = ARM_AM::lsl;
1123 break;
1124 case 1:
1125 ShOp = ARM_AM::lsr;
1126 break;
1127 case 2:
1128 ShOp = ARM_AM::asr;
1129 break;
1130 case 3:
1131 ShOp = ARM_AM::ror;
1132 break;
1133 }
1134
Owen Anderson83e3f672011-08-17 17:44:15 +00001135 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1136 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001137 unsigned shift;
1138 if (U)
1139 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1140 else
1141 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1142 Inst.addOperand(MCOperand::CreateImm(shift));
1143
Owen Anderson83e3f672011-08-17 17:44:15 +00001144 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001145}
1146
Jim Grosbachc4057822011-08-17 21:58:18 +00001147static DecodeStatus
1148DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1149 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001150 DecodeStatus S = Success;
1151
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001152 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1153 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1154 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1155 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1156 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1157 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1158 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1159 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1160 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1161
1162 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001163
1164 // For {LD,ST}RD, Rt must be even, else undefined.
1165 switch (Inst.getOpcode()) {
1166 case ARM::STRD:
1167 case ARM::STRD_PRE:
1168 case ARM::STRD_POST:
1169 case ARM::LDRD:
1170 case ARM::LDRD_PRE:
1171 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001172 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001173 break;
1174 default:
1175 break;
1176 }
1177
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001178 if (writeback) { // Writeback
1179 if (P)
1180 U |= ARMII::IndexModePre << 9;
1181 else
1182 U |= ARMII::IndexModePost << 9;
1183
1184 // On stores, the writeback operand precedes Rt.
1185 switch (Inst.getOpcode()) {
1186 case ARM::STRD:
1187 case ARM::STRD_PRE:
1188 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001189 case ARM::STRH:
1190 case ARM::STRH_PRE:
1191 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001192 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001193 break;
1194 default:
1195 break;
1196 }
1197 }
1198
Owen Anderson83e3f672011-08-17 17:44:15 +00001199 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001200 switch (Inst.getOpcode()) {
1201 case ARM::STRD:
1202 case ARM::STRD_PRE:
1203 case ARM::STRD_POST:
1204 case ARM::LDRD:
1205 case ARM::LDRD_PRE:
1206 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001207 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001208 break;
1209 default:
1210 break;
1211 }
1212
1213 if (writeback) {
1214 // On loads, the writeback operand comes after Rt.
1215 switch (Inst.getOpcode()) {
1216 case ARM::LDRD:
1217 case ARM::LDRD_PRE:
1218 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001219 case ARM::LDRH:
1220 case ARM::LDRH_PRE:
1221 case ARM::LDRH_POST:
1222 case ARM::LDRSH:
1223 case ARM::LDRSH_PRE:
1224 case ARM::LDRSH_POST:
1225 case ARM::LDRSB:
1226 case ARM::LDRSB_PRE:
1227 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001228 case ARM::LDRHTr:
1229 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001230 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001231 break;
1232 default:
1233 break;
1234 }
1235 }
1236
Owen Anderson83e3f672011-08-17 17:44:15 +00001237 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001238
1239 if (type) {
1240 Inst.addOperand(MCOperand::CreateReg(0));
1241 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1242 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001243 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001244 Inst.addOperand(MCOperand::CreateImm(U));
1245 }
1246
Owen Anderson83e3f672011-08-17 17:44:15 +00001247 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001248
Owen Anderson83e3f672011-08-17 17:44:15 +00001249 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001250}
1251
Owen Anderson83e3f672011-08-17 17:44:15 +00001252static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001253 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001254 DecodeStatus S = Success;
1255
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001256 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1257 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1258
1259 switch (mode) {
1260 case 0:
1261 mode = ARM_AM::da;
1262 break;
1263 case 1:
1264 mode = ARM_AM::ia;
1265 break;
1266 case 2:
1267 mode = ARM_AM::db;
1268 break;
1269 case 3:
1270 mode = ARM_AM::ib;
1271 break;
1272 }
1273
1274 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001275 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001276
Owen Anderson83e3f672011-08-17 17:44:15 +00001277 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001278}
1279
Owen Anderson83e3f672011-08-17 17:44:15 +00001280static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001281 unsigned Insn,
1282 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001283 DecodeStatus S = Success;
1284
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001285 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1286 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1287 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1288
1289 if (pred == 0xF) {
1290 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001291 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001292 Inst.setOpcode(ARM::RFEDA);
1293 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001294 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 Inst.setOpcode(ARM::RFEDA_UPD);
1296 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001297 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001298 Inst.setOpcode(ARM::RFEDB);
1299 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001300 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 Inst.setOpcode(ARM::RFEDB_UPD);
1302 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001303 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001304 Inst.setOpcode(ARM::RFEIA);
1305 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001306 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001307 Inst.setOpcode(ARM::RFEIA_UPD);
1308 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001309 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001310 Inst.setOpcode(ARM::RFEIB);
1311 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001312 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001313 Inst.setOpcode(ARM::RFEIB_UPD);
1314 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001315 case ARM::STMDA:
1316 Inst.setOpcode(ARM::SRSDA);
1317 break;
1318 case ARM::STMDA_UPD:
1319 Inst.setOpcode(ARM::SRSDA_UPD);
1320 break;
1321 case ARM::STMDB:
1322 Inst.setOpcode(ARM::SRSDB);
1323 break;
1324 case ARM::STMDB_UPD:
1325 Inst.setOpcode(ARM::SRSDB_UPD);
1326 break;
1327 case ARM::STMIA:
1328 Inst.setOpcode(ARM::SRSIA);
1329 break;
1330 case ARM::STMIA_UPD:
1331 Inst.setOpcode(ARM::SRSIA_UPD);
1332 break;
1333 case ARM::STMIB:
1334 Inst.setOpcode(ARM::SRSIB);
1335 break;
1336 case ARM::STMIB_UPD:
1337 Inst.setOpcode(ARM::SRSIB_UPD);
1338 break;
1339 default:
1340 CHECK(S, Fail);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001341 }
Owen Anderson846dd952011-08-18 22:31:17 +00001342
1343 // For stores (which become SRS's, the only operand is the mode.
1344 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1345 Inst.addOperand(
1346 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1347 return S;
1348 }
1349
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001350 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1351 }
1352
Owen Anderson83e3f672011-08-17 17:44:15 +00001353 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1354 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1355 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1356 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001357
Owen Anderson83e3f672011-08-17 17:44:15 +00001358 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001359}
1360
Owen Anderson83e3f672011-08-17 17:44:15 +00001361static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001362 uint64_t Address, const void *Decoder) {
1363 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1364 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1365 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1366 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1367
Owen Anderson14090bf2011-08-18 22:11:02 +00001368 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001369
Owen Anderson14090bf2011-08-18 22:11:02 +00001370 // imod == '01' --> UNPREDICTABLE
1371 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1372 // return failure here. The '01' imod value is unprintable, so there's
1373 // nothing useful we could do even if we returned UNPREDICTABLE.
1374
1375 if (imod == 1) CHECK(S, Fail);
1376
1377 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 Inst.setOpcode(ARM::CPS3p);
1379 Inst.addOperand(MCOperand::CreateImm(imod));
1380 Inst.addOperand(MCOperand::CreateImm(iflags));
1381 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001382 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001383 Inst.setOpcode(ARM::CPS2p);
1384 Inst.addOperand(MCOperand::CreateImm(imod));
1385 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001386 if (mode) CHECK(S, Unpredictable);
1387 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001388 Inst.setOpcode(ARM::CPS1p);
1389 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001390 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001391 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001392 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001393 Inst.setOpcode(ARM::CPS1p);
1394 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001395 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001396 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001397
Owen Anderson14090bf2011-08-18 22:11:02 +00001398 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001399}
1400
Owen Anderson6153a032011-08-23 17:45:18 +00001401static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
1402 uint64_t Address, const void *Decoder) {
1403 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1404 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1405 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1406 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1407
1408 DecodeStatus S = Success;
1409
1410 // imod == '01' --> UNPREDICTABLE
1411 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1412 // return failure here. The '01' imod value is unprintable, so there's
1413 // nothing useful we could do even if we returned UNPREDICTABLE.
1414
1415 if (imod == 1) CHECK(S, Fail);
1416
1417 if (imod && M) {
1418 Inst.setOpcode(ARM::t2CPS3p);
1419 Inst.addOperand(MCOperand::CreateImm(imod));
1420 Inst.addOperand(MCOperand::CreateImm(iflags));
1421 Inst.addOperand(MCOperand::CreateImm(mode));
1422 } else if (imod && !M) {
1423 Inst.setOpcode(ARM::t2CPS2p);
1424 Inst.addOperand(MCOperand::CreateImm(imod));
1425 Inst.addOperand(MCOperand::CreateImm(iflags));
1426 if (mode) CHECK(S, Unpredictable);
1427 } else if (!imod && M) {
1428 Inst.setOpcode(ARM::t2CPS1p);
1429 Inst.addOperand(MCOperand::CreateImm(mode));
1430 if (iflags) CHECK(S, Unpredictable);
1431 } else {
1432 // imod == '00' && M == '0' --> UNPREDICTABLE
1433 Inst.setOpcode(ARM::t2CPS1p);
1434 Inst.addOperand(MCOperand::CreateImm(mode));
1435 CHECK(S, Unpredictable);
1436 }
1437
1438 return S;
1439}
1440
1441
Owen Anderson83e3f672011-08-17 17:44:15 +00001442static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001443 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001444 DecodeStatus S = Success;
1445
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001446 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1447 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1448 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1449 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1450 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1451
1452 if (pred == 0xF)
1453 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1454
Owen Anderson83e3f672011-08-17 17:44:15 +00001455 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1456 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1457 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1458 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001459
Owen Anderson83e3f672011-08-17 17:44:15 +00001460 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001461
Owen Anderson83e3f672011-08-17 17:44:15 +00001462 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001463}
1464
Owen Anderson83e3f672011-08-17 17:44:15 +00001465static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001466 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001467 DecodeStatus S = Success;
1468
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001469 unsigned add = fieldFromInstruction32(Val, 12, 1);
1470 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1471 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1472
Owen Anderson83e3f672011-08-17 17:44:15 +00001473 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001474
1475 if (!add) imm *= -1;
1476 if (imm == 0 && !add) imm = INT32_MIN;
1477 Inst.addOperand(MCOperand::CreateImm(imm));
1478
Owen Anderson83e3f672011-08-17 17:44:15 +00001479 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001480}
1481
Owen Anderson83e3f672011-08-17 17:44:15 +00001482static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001483 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001484 DecodeStatus S = Success;
1485
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001486 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1487 unsigned U = fieldFromInstruction32(Val, 8, 1);
1488 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1489
Owen Anderson83e3f672011-08-17 17:44:15 +00001490 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001491
1492 if (U)
1493 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1494 else
1495 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1496
Owen Anderson83e3f672011-08-17 17:44:15 +00001497 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001498}
1499
Owen Anderson83e3f672011-08-17 17:44:15 +00001500static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001501 uint64_t Address, const void *Decoder) {
1502 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1503}
1504
Jim Grosbachc4057822011-08-17 21:58:18 +00001505static DecodeStatus
1506DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1507 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001508 DecodeStatus S = Success;
1509
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001510 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1511 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1512
1513 if (pred == 0xF) {
1514 Inst.setOpcode(ARM::BLXi);
1515 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001516 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001517 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001518 }
1519
Benjamin Kramer793b8112011-08-09 22:02:50 +00001520 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001521 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001522
Owen Anderson83e3f672011-08-17 17:44:15 +00001523 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001524}
1525
1526
Owen Anderson83e3f672011-08-17 17:44:15 +00001527static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001528 uint64_t Address, const void *Decoder) {
1529 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001530 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001531}
1532
Owen Anderson83e3f672011-08-17 17:44:15 +00001533static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001534 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001535 DecodeStatus S = Success;
1536
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001537 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1538 unsigned align = fieldFromInstruction32(Val, 4, 2);
1539
Owen Anderson83e3f672011-08-17 17:44:15 +00001540 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001541 if (!align)
1542 Inst.addOperand(MCOperand::CreateImm(0));
1543 else
1544 Inst.addOperand(MCOperand::CreateImm(4 << align));
1545
Owen Anderson83e3f672011-08-17 17:44:15 +00001546 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001547}
1548
Owen Anderson83e3f672011-08-17 17:44:15 +00001549static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001550 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001551 DecodeStatus S = Success;
1552
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001553 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1554 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1555 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1556 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1557 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1558 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1559
1560 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001561 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001562
1563 // Second output register
1564 switch (Inst.getOpcode()) {
1565 case ARM::VLD1q8:
1566 case ARM::VLD1q16:
1567 case ARM::VLD1q32:
1568 case ARM::VLD1q64:
1569 case ARM::VLD1q8_UPD:
1570 case ARM::VLD1q16_UPD:
1571 case ARM::VLD1q32_UPD:
1572 case ARM::VLD1q64_UPD:
1573 case ARM::VLD1d8T:
1574 case ARM::VLD1d16T:
1575 case ARM::VLD1d32T:
1576 case ARM::VLD1d64T:
1577 case ARM::VLD1d8T_UPD:
1578 case ARM::VLD1d16T_UPD:
1579 case ARM::VLD1d32T_UPD:
1580 case ARM::VLD1d64T_UPD:
1581 case ARM::VLD1d8Q:
1582 case ARM::VLD1d16Q:
1583 case ARM::VLD1d32Q:
1584 case ARM::VLD1d64Q:
1585 case ARM::VLD1d8Q_UPD:
1586 case ARM::VLD1d16Q_UPD:
1587 case ARM::VLD1d32Q_UPD:
1588 case ARM::VLD1d64Q_UPD:
1589 case ARM::VLD2d8:
1590 case ARM::VLD2d16:
1591 case ARM::VLD2d32:
1592 case ARM::VLD2d8_UPD:
1593 case ARM::VLD2d16_UPD:
1594 case ARM::VLD2d32_UPD:
1595 case ARM::VLD2q8:
1596 case ARM::VLD2q16:
1597 case ARM::VLD2q32:
1598 case ARM::VLD2q8_UPD:
1599 case ARM::VLD2q16_UPD:
1600 case ARM::VLD2q32_UPD:
1601 case ARM::VLD3d8:
1602 case ARM::VLD3d16:
1603 case ARM::VLD3d32:
1604 case ARM::VLD3d8_UPD:
1605 case ARM::VLD3d16_UPD:
1606 case ARM::VLD3d32_UPD:
1607 case ARM::VLD4d8:
1608 case ARM::VLD4d16:
1609 case ARM::VLD4d32:
1610 case ARM::VLD4d8_UPD:
1611 case ARM::VLD4d16_UPD:
1612 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001613 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001614 break;
1615 case ARM::VLD2b8:
1616 case ARM::VLD2b16:
1617 case ARM::VLD2b32:
1618 case ARM::VLD2b8_UPD:
1619 case ARM::VLD2b16_UPD:
1620 case ARM::VLD2b32_UPD:
1621 case ARM::VLD3q8:
1622 case ARM::VLD3q16:
1623 case ARM::VLD3q32:
1624 case ARM::VLD3q8_UPD:
1625 case ARM::VLD3q16_UPD:
1626 case ARM::VLD3q32_UPD:
1627 case ARM::VLD4q8:
1628 case ARM::VLD4q16:
1629 case ARM::VLD4q32:
1630 case ARM::VLD4q8_UPD:
1631 case ARM::VLD4q16_UPD:
1632 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001633 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001634 default:
1635 break;
1636 }
1637
1638 // Third output register
1639 switch(Inst.getOpcode()) {
1640 case ARM::VLD1d8T:
1641 case ARM::VLD1d16T:
1642 case ARM::VLD1d32T:
1643 case ARM::VLD1d64T:
1644 case ARM::VLD1d8T_UPD:
1645 case ARM::VLD1d16T_UPD:
1646 case ARM::VLD1d32T_UPD:
1647 case ARM::VLD1d64T_UPD:
1648 case ARM::VLD1d8Q:
1649 case ARM::VLD1d16Q:
1650 case ARM::VLD1d32Q:
1651 case ARM::VLD1d64Q:
1652 case ARM::VLD1d8Q_UPD:
1653 case ARM::VLD1d16Q_UPD:
1654 case ARM::VLD1d32Q_UPD:
1655 case ARM::VLD1d64Q_UPD:
1656 case ARM::VLD2q8:
1657 case ARM::VLD2q16:
1658 case ARM::VLD2q32:
1659 case ARM::VLD2q8_UPD:
1660 case ARM::VLD2q16_UPD:
1661 case ARM::VLD2q32_UPD:
1662 case ARM::VLD3d8:
1663 case ARM::VLD3d16:
1664 case ARM::VLD3d32:
1665 case ARM::VLD3d8_UPD:
1666 case ARM::VLD3d16_UPD:
1667 case ARM::VLD3d32_UPD:
1668 case ARM::VLD4d8:
1669 case ARM::VLD4d16:
1670 case ARM::VLD4d32:
1671 case ARM::VLD4d8_UPD:
1672 case ARM::VLD4d16_UPD:
1673 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001674 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001675 break;
1676 case ARM::VLD3q8:
1677 case ARM::VLD3q16:
1678 case ARM::VLD3q32:
1679 case ARM::VLD3q8_UPD:
1680 case ARM::VLD3q16_UPD:
1681 case ARM::VLD3q32_UPD:
1682 case ARM::VLD4q8:
1683 case ARM::VLD4q16:
1684 case ARM::VLD4q32:
1685 case ARM::VLD4q8_UPD:
1686 case ARM::VLD4q16_UPD:
1687 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001688 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001689 break;
1690 default:
1691 break;
1692 }
1693
1694 // Fourth output register
1695 switch (Inst.getOpcode()) {
1696 case ARM::VLD1d8Q:
1697 case ARM::VLD1d16Q:
1698 case ARM::VLD1d32Q:
1699 case ARM::VLD1d64Q:
1700 case ARM::VLD1d8Q_UPD:
1701 case ARM::VLD1d16Q_UPD:
1702 case ARM::VLD1d32Q_UPD:
1703 case ARM::VLD1d64Q_UPD:
1704 case ARM::VLD2q8:
1705 case ARM::VLD2q16:
1706 case ARM::VLD2q32:
1707 case ARM::VLD2q8_UPD:
1708 case ARM::VLD2q16_UPD:
1709 case ARM::VLD2q32_UPD:
1710 case ARM::VLD4d8:
1711 case ARM::VLD4d16:
1712 case ARM::VLD4d32:
1713 case ARM::VLD4d8_UPD:
1714 case ARM::VLD4d16_UPD:
1715 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001716 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001717 break;
1718 case ARM::VLD4q8:
1719 case ARM::VLD4q16:
1720 case ARM::VLD4q32:
1721 case ARM::VLD4q8_UPD:
1722 case ARM::VLD4q16_UPD:
1723 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001724 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001725 break;
1726 default:
1727 break;
1728 }
1729
1730 // Writeback operand
1731 switch (Inst.getOpcode()) {
1732 case ARM::VLD1d8_UPD:
1733 case ARM::VLD1d16_UPD:
1734 case ARM::VLD1d32_UPD:
1735 case ARM::VLD1d64_UPD:
1736 case ARM::VLD1q8_UPD:
1737 case ARM::VLD1q16_UPD:
1738 case ARM::VLD1q32_UPD:
1739 case ARM::VLD1q64_UPD:
1740 case ARM::VLD1d8T_UPD:
1741 case ARM::VLD1d16T_UPD:
1742 case ARM::VLD1d32T_UPD:
1743 case ARM::VLD1d64T_UPD:
1744 case ARM::VLD1d8Q_UPD:
1745 case ARM::VLD1d16Q_UPD:
1746 case ARM::VLD1d32Q_UPD:
1747 case ARM::VLD1d64Q_UPD:
1748 case ARM::VLD2d8_UPD:
1749 case ARM::VLD2d16_UPD:
1750 case ARM::VLD2d32_UPD:
1751 case ARM::VLD2q8_UPD:
1752 case ARM::VLD2q16_UPD:
1753 case ARM::VLD2q32_UPD:
1754 case ARM::VLD2b8_UPD:
1755 case ARM::VLD2b16_UPD:
1756 case ARM::VLD2b32_UPD:
1757 case ARM::VLD3d8_UPD:
1758 case ARM::VLD3d16_UPD:
1759 case ARM::VLD3d32_UPD:
1760 case ARM::VLD3q8_UPD:
1761 case ARM::VLD3q16_UPD:
1762 case ARM::VLD3q32_UPD:
1763 case ARM::VLD4d8_UPD:
1764 case ARM::VLD4d16_UPD:
1765 case ARM::VLD4d32_UPD:
1766 case ARM::VLD4q8_UPD:
1767 case ARM::VLD4q16_UPD:
1768 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001769 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001770 break;
1771 default:
1772 break;
1773 }
1774
1775 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001776 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001777
1778 // AddrMode6 Offset (register)
1779 if (Rm == 0xD)
1780 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001781 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001782 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001783 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001784
Owen Anderson83e3f672011-08-17 17:44:15 +00001785 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001786}
1787
Owen Anderson83e3f672011-08-17 17:44:15 +00001788static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001789 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001790 DecodeStatus S = Success;
1791
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001792 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1793 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1794 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1795 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1796 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1797 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1798
1799 // Writeback Operand
1800 switch (Inst.getOpcode()) {
1801 case ARM::VST1d8_UPD:
1802 case ARM::VST1d16_UPD:
1803 case ARM::VST1d32_UPD:
1804 case ARM::VST1d64_UPD:
1805 case ARM::VST1q8_UPD:
1806 case ARM::VST1q16_UPD:
1807 case ARM::VST1q32_UPD:
1808 case ARM::VST1q64_UPD:
1809 case ARM::VST1d8T_UPD:
1810 case ARM::VST1d16T_UPD:
1811 case ARM::VST1d32T_UPD:
1812 case ARM::VST1d64T_UPD:
1813 case ARM::VST1d8Q_UPD:
1814 case ARM::VST1d16Q_UPD:
1815 case ARM::VST1d32Q_UPD:
1816 case ARM::VST1d64Q_UPD:
1817 case ARM::VST2d8_UPD:
1818 case ARM::VST2d16_UPD:
1819 case ARM::VST2d32_UPD:
1820 case ARM::VST2q8_UPD:
1821 case ARM::VST2q16_UPD:
1822 case ARM::VST2q32_UPD:
1823 case ARM::VST2b8_UPD:
1824 case ARM::VST2b16_UPD:
1825 case ARM::VST2b32_UPD:
1826 case ARM::VST3d8_UPD:
1827 case ARM::VST3d16_UPD:
1828 case ARM::VST3d32_UPD:
1829 case ARM::VST3q8_UPD:
1830 case ARM::VST3q16_UPD:
1831 case ARM::VST3q32_UPD:
1832 case ARM::VST4d8_UPD:
1833 case ARM::VST4d16_UPD:
1834 case ARM::VST4d32_UPD:
1835 case ARM::VST4q8_UPD:
1836 case ARM::VST4q16_UPD:
1837 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001838 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001839 break;
1840 default:
1841 break;
1842 }
1843
1844 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001845 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001846
1847 // AddrMode6 Offset (register)
1848 if (Rm == 0xD)
1849 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001850 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001851 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001852 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001853
1854 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001855 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001856
1857 // Second input register
1858 switch (Inst.getOpcode()) {
1859 case ARM::VST1q8:
1860 case ARM::VST1q16:
1861 case ARM::VST1q32:
1862 case ARM::VST1q64:
1863 case ARM::VST1q8_UPD:
1864 case ARM::VST1q16_UPD:
1865 case ARM::VST1q32_UPD:
1866 case ARM::VST1q64_UPD:
1867 case ARM::VST1d8T:
1868 case ARM::VST1d16T:
1869 case ARM::VST1d32T:
1870 case ARM::VST1d64T:
1871 case ARM::VST1d8T_UPD:
1872 case ARM::VST1d16T_UPD:
1873 case ARM::VST1d32T_UPD:
1874 case ARM::VST1d64T_UPD:
1875 case ARM::VST1d8Q:
1876 case ARM::VST1d16Q:
1877 case ARM::VST1d32Q:
1878 case ARM::VST1d64Q:
1879 case ARM::VST1d8Q_UPD:
1880 case ARM::VST1d16Q_UPD:
1881 case ARM::VST1d32Q_UPD:
1882 case ARM::VST1d64Q_UPD:
1883 case ARM::VST2d8:
1884 case ARM::VST2d16:
1885 case ARM::VST2d32:
1886 case ARM::VST2d8_UPD:
1887 case ARM::VST2d16_UPD:
1888 case ARM::VST2d32_UPD:
1889 case ARM::VST2q8:
1890 case ARM::VST2q16:
1891 case ARM::VST2q32:
1892 case ARM::VST2q8_UPD:
1893 case ARM::VST2q16_UPD:
1894 case ARM::VST2q32_UPD:
1895 case ARM::VST3d8:
1896 case ARM::VST3d16:
1897 case ARM::VST3d32:
1898 case ARM::VST3d8_UPD:
1899 case ARM::VST3d16_UPD:
1900 case ARM::VST3d32_UPD:
1901 case ARM::VST4d8:
1902 case ARM::VST4d16:
1903 case ARM::VST4d32:
1904 case ARM::VST4d8_UPD:
1905 case ARM::VST4d16_UPD:
1906 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001907 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001908 break;
1909 case ARM::VST2b8:
1910 case ARM::VST2b16:
1911 case ARM::VST2b32:
1912 case ARM::VST2b8_UPD:
1913 case ARM::VST2b16_UPD:
1914 case ARM::VST2b32_UPD:
1915 case ARM::VST3q8:
1916 case ARM::VST3q16:
1917 case ARM::VST3q32:
1918 case ARM::VST3q8_UPD:
1919 case ARM::VST3q16_UPD:
1920 case ARM::VST3q32_UPD:
1921 case ARM::VST4q8:
1922 case ARM::VST4q16:
1923 case ARM::VST4q32:
1924 case ARM::VST4q8_UPD:
1925 case ARM::VST4q16_UPD:
1926 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001927 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001928 break;
1929 default:
1930 break;
1931 }
1932
1933 // Third input register
1934 switch (Inst.getOpcode()) {
1935 case ARM::VST1d8T:
1936 case ARM::VST1d16T:
1937 case ARM::VST1d32T:
1938 case ARM::VST1d64T:
1939 case ARM::VST1d8T_UPD:
1940 case ARM::VST1d16T_UPD:
1941 case ARM::VST1d32T_UPD:
1942 case ARM::VST1d64T_UPD:
1943 case ARM::VST1d8Q:
1944 case ARM::VST1d16Q:
1945 case ARM::VST1d32Q:
1946 case ARM::VST1d64Q:
1947 case ARM::VST1d8Q_UPD:
1948 case ARM::VST1d16Q_UPD:
1949 case ARM::VST1d32Q_UPD:
1950 case ARM::VST1d64Q_UPD:
1951 case ARM::VST2q8:
1952 case ARM::VST2q16:
1953 case ARM::VST2q32:
1954 case ARM::VST2q8_UPD:
1955 case ARM::VST2q16_UPD:
1956 case ARM::VST2q32_UPD:
1957 case ARM::VST3d8:
1958 case ARM::VST3d16:
1959 case ARM::VST3d32:
1960 case ARM::VST3d8_UPD:
1961 case ARM::VST3d16_UPD:
1962 case ARM::VST3d32_UPD:
1963 case ARM::VST4d8:
1964 case ARM::VST4d16:
1965 case ARM::VST4d32:
1966 case ARM::VST4d8_UPD:
1967 case ARM::VST4d16_UPD:
1968 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001969 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001970 break;
1971 case ARM::VST3q8:
1972 case ARM::VST3q16:
1973 case ARM::VST3q32:
1974 case ARM::VST3q8_UPD:
1975 case ARM::VST3q16_UPD:
1976 case ARM::VST3q32_UPD:
1977 case ARM::VST4q8:
1978 case ARM::VST4q16:
1979 case ARM::VST4q32:
1980 case ARM::VST4q8_UPD:
1981 case ARM::VST4q16_UPD:
1982 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001983 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001984 break;
1985 default:
1986 break;
1987 }
1988
1989 // Fourth input register
1990 switch (Inst.getOpcode()) {
1991 case ARM::VST1d8Q:
1992 case ARM::VST1d16Q:
1993 case ARM::VST1d32Q:
1994 case ARM::VST1d64Q:
1995 case ARM::VST1d8Q_UPD:
1996 case ARM::VST1d16Q_UPD:
1997 case ARM::VST1d32Q_UPD:
1998 case ARM::VST1d64Q_UPD:
1999 case ARM::VST2q8:
2000 case ARM::VST2q16:
2001 case ARM::VST2q32:
2002 case ARM::VST2q8_UPD:
2003 case ARM::VST2q16_UPD:
2004 case ARM::VST2q32_UPD:
2005 case ARM::VST4d8:
2006 case ARM::VST4d16:
2007 case ARM::VST4d32:
2008 case ARM::VST4d8_UPD:
2009 case ARM::VST4d16_UPD:
2010 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002011 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002012 break;
2013 case ARM::VST4q8:
2014 case ARM::VST4q16:
2015 case ARM::VST4q32:
2016 case ARM::VST4q8_UPD:
2017 case ARM::VST4q16_UPD:
2018 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002019 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002020 break;
2021 default:
2022 break;
2023 }
2024
Owen Anderson83e3f672011-08-17 17:44:15 +00002025 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002026}
2027
Owen Anderson83e3f672011-08-17 17:44:15 +00002028static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002029 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002030 DecodeStatus S = Success;
2031
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002032 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2033 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2034 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2035 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2036 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2037 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2038 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2039
2040 align *= (1 << size);
2041
Owen Anderson83e3f672011-08-17 17:44:15 +00002042 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002043 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002044 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002045 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002046 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002047 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002048 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002049
Owen Anderson83e3f672011-08-17 17:44:15 +00002050 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002051 Inst.addOperand(MCOperand::CreateImm(align));
2052
2053 if (Rm == 0xD)
2054 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002055 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002056 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002057 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002058
Owen Anderson83e3f672011-08-17 17:44:15 +00002059 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002060}
2061
Owen Anderson83e3f672011-08-17 17:44:15 +00002062static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002063 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002064 DecodeStatus S = Success;
2065
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002066 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2067 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2068 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2069 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2070 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2071 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2072 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2073 align *= 2*size;
2074
Owen Anderson83e3f672011-08-17 17:44:15 +00002075 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2076 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002077 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002078 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002079 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002080
Owen Anderson83e3f672011-08-17 17:44:15 +00002081 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002082 Inst.addOperand(MCOperand::CreateImm(align));
2083
2084 if (Rm == 0xD)
2085 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002086 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002087 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002088 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002089
Owen Anderson83e3f672011-08-17 17:44:15 +00002090 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002091}
2092
Owen Anderson83e3f672011-08-17 17:44:15 +00002093static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002094 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002095 DecodeStatus S = Success;
2096
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002097 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2098 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2099 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2100 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2101 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2102
Owen Anderson83e3f672011-08-17 17:44:15 +00002103 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2104 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2105 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002106 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002107 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002108 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002109
Owen Anderson83e3f672011-08-17 17:44:15 +00002110 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002111 Inst.addOperand(MCOperand::CreateImm(0));
2112
2113 if (Rm == 0xD)
2114 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002115 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002116 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002117 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002118
Owen Anderson83e3f672011-08-17 17:44:15 +00002119 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002120}
2121
Owen Anderson83e3f672011-08-17 17:44:15 +00002122static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002123 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002124 DecodeStatus S = Success;
2125
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002126 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2127 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2128 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2129 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2130 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2131 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2132 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2133
2134 if (size == 0x3) {
2135 size = 4;
2136 align = 16;
2137 } else {
2138 if (size == 2) {
2139 size = 1 << size;
2140 align *= 8;
2141 } else {
2142 size = 1 << size;
2143 align *= 4*size;
2144 }
2145 }
2146
Owen Anderson83e3f672011-08-17 17:44:15 +00002147 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2148 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2149 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2150 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002151 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002152 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002153 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002154
Owen Anderson83e3f672011-08-17 17:44:15 +00002155 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002156 Inst.addOperand(MCOperand::CreateImm(align));
2157
2158 if (Rm == 0xD)
2159 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002160 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002161 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002162 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002163
Owen Anderson83e3f672011-08-17 17:44:15 +00002164 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002165}
2166
Jim Grosbachc4057822011-08-17 21:58:18 +00002167static DecodeStatus
2168DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2169 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002170 DecodeStatus S = Success;
2171
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002172 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2173 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2174 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2175 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2176 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2177 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2178 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2179 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2180
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002181 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002182 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002183 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002184 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002185 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186
2187 Inst.addOperand(MCOperand::CreateImm(imm));
2188
2189 switch (Inst.getOpcode()) {
2190 case ARM::VORRiv4i16:
2191 case ARM::VORRiv2i32:
2192 case ARM::VBICiv4i16:
2193 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002194 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002195 break;
2196 case ARM::VORRiv8i16:
2197 case ARM::VORRiv4i32:
2198 case ARM::VBICiv8i16:
2199 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002200 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002201 break;
2202 default:
2203 break;
2204 }
2205
Owen Anderson83e3f672011-08-17 17:44:15 +00002206 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002207}
2208
Owen Anderson83e3f672011-08-17 17:44:15 +00002209static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002210 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002211 DecodeStatus S = Success;
2212
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002213 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2214 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2215 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2216 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2217 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2218
Owen Anderson83e3f672011-08-17 17:44:15 +00002219 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2220 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002221 Inst.addOperand(MCOperand::CreateImm(8 << size));
2222
Owen Anderson83e3f672011-08-17 17:44:15 +00002223 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002224}
2225
Owen Anderson83e3f672011-08-17 17:44:15 +00002226static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002227 uint64_t Address, const void *Decoder) {
2228 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002229 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002230}
2231
Owen Anderson83e3f672011-08-17 17:44:15 +00002232static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002233 uint64_t Address, const void *Decoder) {
2234 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002235 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002236}
2237
Owen Anderson83e3f672011-08-17 17:44:15 +00002238static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002239 uint64_t Address, const void *Decoder) {
2240 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002241 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002242}
2243
Owen Anderson83e3f672011-08-17 17:44:15 +00002244static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002245 uint64_t Address, const void *Decoder) {
2246 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002247 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002248}
2249
Owen Anderson83e3f672011-08-17 17:44:15 +00002250static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002251 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002252 DecodeStatus S = Success;
2253
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002254 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2255 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2256 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2257 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2258 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2259 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2260 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2261 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2262
Owen Anderson83e3f672011-08-17 17:44:15 +00002263 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002264 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002265 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002266 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002267
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002268 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002269 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002270 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002271
Owen Anderson83e3f672011-08-17 17:44:15 +00002272 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273
Owen Anderson83e3f672011-08-17 17:44:15 +00002274 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275}
2276
Owen Anderson83e3f672011-08-17 17:44:15 +00002277static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002278 uint64_t Address, const void *Decoder) {
2279 // The immediate needs to be a fully instantiated float. However, the
2280 // auto-generated decoder is only able to fill in some of the bits
2281 // necessary. For instance, the 'b' bit is replicated multiple times,
2282 // and is even present in inverted form in one bit. We do a little
2283 // binary parsing here to fill in those missing bits, and then
2284 // reinterpret it all as a float.
2285 union {
2286 uint32_t integer;
2287 float fp;
2288 } fp_conv;
2289
2290 fp_conv.integer = Val;
2291 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2292 fp_conv.integer |= b << 26;
2293 fp_conv.integer |= b << 27;
2294 fp_conv.integer |= b << 28;
2295 fp_conv.integer |= b << 29;
2296 fp_conv.integer |= (~b & 0x1) << 30;
2297
2298 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002299 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002300}
2301
Owen Anderson83e3f672011-08-17 17:44:15 +00002302static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002303 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002304 DecodeStatus S = Success;
2305
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002306 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2307 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2308
Owen Anderson83e3f672011-08-17 17:44:15 +00002309 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002310
2311 if (Inst.getOpcode() == ARM::tADR)
2312 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2313 else if (Inst.getOpcode() == ARM::tADDrSPi)
2314 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2315 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002316 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002317
2318 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002319 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002320}
2321
Owen Anderson83e3f672011-08-17 17:44:15 +00002322static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002323 uint64_t Address, const void *Decoder) {
2324 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002325 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002326}
2327
Owen Anderson83e3f672011-08-17 17:44:15 +00002328static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002329 uint64_t Address, const void *Decoder) {
2330 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002331 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002332}
2333
Owen Anderson83e3f672011-08-17 17:44:15 +00002334static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002335 uint64_t Address, const void *Decoder) {
2336 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002337 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002338}
2339
Owen Anderson83e3f672011-08-17 17:44:15 +00002340static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002341 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002342 DecodeStatus S = Success;
2343
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2345 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2346
Owen Anderson83e3f672011-08-17 17:44:15 +00002347 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2348 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349
Owen Anderson83e3f672011-08-17 17:44:15 +00002350 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351}
2352
Owen Anderson83e3f672011-08-17 17:44:15 +00002353static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002355 DecodeStatus S = Success;
2356
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002357 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2358 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2359
Owen Anderson83e3f672011-08-17 17:44:15 +00002360 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002361 Inst.addOperand(MCOperand::CreateImm(imm));
2362
Owen Anderson83e3f672011-08-17 17:44:15 +00002363 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002364}
2365
Owen Anderson83e3f672011-08-17 17:44:15 +00002366static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002367 uint64_t Address, const void *Decoder) {
2368 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2369
Owen Anderson83e3f672011-08-17 17:44:15 +00002370 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002371}
2372
Owen Anderson83e3f672011-08-17 17:44:15 +00002373static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002374 uint64_t Address, const void *Decoder) {
2375 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002376 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002377
Owen Anderson83e3f672011-08-17 17:44:15 +00002378 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002379}
2380
Owen Anderson83e3f672011-08-17 17:44:15 +00002381static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002382 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002383 DecodeStatus S = Success;
2384
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002385 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2386 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2387 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2388
Owen Anderson83e3f672011-08-17 17:44:15 +00002389 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2390 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002391 Inst.addOperand(MCOperand::CreateImm(imm));
2392
Owen Anderson83e3f672011-08-17 17:44:15 +00002393 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394}
2395
Owen Anderson83e3f672011-08-17 17:44:15 +00002396static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002397 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002398 DecodeStatus S = Success;
2399
Owen Anderson82265a22011-08-23 17:51:38 +00002400 switch (Inst.getOpcode()) {
2401 case ARM::t2PLDs:
2402 case ARM::t2PLDWs:
2403 case ARM::t2PLIs:
2404 break;
2405 default: {
2406 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2407 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2408 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409 }
2410
2411 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2412 if (Rn == 0xF) {
2413 switch (Inst.getOpcode()) {
2414 case ARM::t2LDRBs:
2415 Inst.setOpcode(ARM::t2LDRBpci);
2416 break;
2417 case ARM::t2LDRHs:
2418 Inst.setOpcode(ARM::t2LDRHpci);
2419 break;
2420 case ARM::t2LDRSHs:
2421 Inst.setOpcode(ARM::t2LDRSHpci);
2422 break;
2423 case ARM::t2LDRSBs:
2424 Inst.setOpcode(ARM::t2LDRSBpci);
2425 break;
2426 case ARM::t2PLDs:
2427 Inst.setOpcode(ARM::t2PLDi12);
2428 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2429 break;
2430 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002431 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002432 }
2433
2434 int imm = fieldFromInstruction32(Insn, 0, 12);
2435 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2436 Inst.addOperand(MCOperand::CreateImm(imm));
2437
Owen Anderson83e3f672011-08-17 17:44:15 +00002438 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439 }
2440
2441 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2442 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2443 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002444 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002445
Owen Anderson83e3f672011-08-17 17:44:15 +00002446 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002447}
2448
Owen Anderson83e3f672011-08-17 17:44:15 +00002449static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002450 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002451 int imm = Val & 0xFF;
2452 if (!(Val & 0x100)) imm *= -1;
2453 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2454
Owen Anderson83e3f672011-08-17 17:44:15 +00002455 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002456}
2457
Owen Anderson83e3f672011-08-17 17:44:15 +00002458static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002459 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002460 DecodeStatus S = Success;
2461
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2463 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2464
Owen Anderson83e3f672011-08-17 17:44:15 +00002465 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2466 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002467
Owen Anderson83e3f672011-08-17 17:44:15 +00002468 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002469}
2470
Owen Anderson83e3f672011-08-17 17:44:15 +00002471static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002472 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002473 int imm = Val & 0xFF;
2474 if (!(Val & 0x100)) imm *= -1;
2475 Inst.addOperand(MCOperand::CreateImm(imm));
2476
Owen Anderson83e3f672011-08-17 17:44:15 +00002477 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002478}
2479
2480
Owen Anderson83e3f672011-08-17 17:44:15 +00002481static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002482 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002483 DecodeStatus S = Success;
2484
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002485 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2486 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2487
2488 // Some instructions always use an additive offset.
2489 switch (Inst.getOpcode()) {
2490 case ARM::t2LDRT:
2491 case ARM::t2LDRBT:
2492 case ARM::t2LDRHT:
2493 case ARM::t2LDRSBT:
2494 case ARM::t2LDRSHT:
2495 imm |= 0x100;
2496 break;
2497 default:
2498 break;
2499 }
2500
Owen Anderson83e3f672011-08-17 17:44:15 +00002501 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2502 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503
Owen Anderson83e3f672011-08-17 17:44:15 +00002504 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002505}
2506
2507
Owen Anderson83e3f672011-08-17 17:44:15 +00002508static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002509 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002510 DecodeStatus S = Success;
2511
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2513 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2514
Owen Anderson83e3f672011-08-17 17:44:15 +00002515 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002516 Inst.addOperand(MCOperand::CreateImm(imm));
2517
Owen Anderson83e3f672011-08-17 17:44:15 +00002518 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519}
2520
2521
Owen Anderson83e3f672011-08-17 17:44:15 +00002522static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002523 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002524 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2525
2526 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2527 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2528 Inst.addOperand(MCOperand::CreateImm(imm));
2529
Owen Anderson83e3f672011-08-17 17:44:15 +00002530 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002531}
2532
Owen Anderson83e3f672011-08-17 17:44:15 +00002533static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002534 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002535 DecodeStatus S = Success;
2536
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002537 if (Inst.getOpcode() == ARM::tADDrSP) {
2538 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2539 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2540
Owen Anderson83e3f672011-08-17 17:44:15 +00002541 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002542 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002543 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002544 } else if (Inst.getOpcode() == ARM::tADDspr) {
2545 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2546
2547 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2548 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002549 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002550 }
2551
Owen Anderson83e3f672011-08-17 17:44:15 +00002552 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002553}
2554
Owen Anderson83e3f672011-08-17 17:44:15 +00002555static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002556 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002557 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2558 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2559
2560 Inst.addOperand(MCOperand::CreateImm(imod));
2561 Inst.addOperand(MCOperand::CreateImm(flags));
2562
Owen Anderson83e3f672011-08-17 17:44:15 +00002563 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002564}
2565
Owen Anderson83e3f672011-08-17 17:44:15 +00002566static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002567 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002568 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002569 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2570 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2571
Owen Anderson83e3f672011-08-17 17:44:15 +00002572 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002573 Inst.addOperand(MCOperand::CreateImm(add));
2574
Owen Anderson83e3f672011-08-17 17:44:15 +00002575 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002576}
2577
Owen Anderson83e3f672011-08-17 17:44:15 +00002578static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002579 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002580 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002581 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002582}
2583
Owen Anderson83e3f672011-08-17 17:44:15 +00002584static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002585 uint64_t Address, const void *Decoder) {
2586 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002587 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002588
2589 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002590 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002591}
2592
Jim Grosbachc4057822011-08-17 21:58:18 +00002593static DecodeStatus
2594DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2595 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002596 DecodeStatus S = Success;
2597
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002598 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2599 if (pred == 0xE || pred == 0xF) {
2600 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2601 switch (opc) {
2602 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002603 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002604 case 0:
2605 Inst.setOpcode(ARM::t2DSB);
2606 break;
2607 case 1:
2608 Inst.setOpcode(ARM::t2DMB);
2609 break;
2610 case 2:
2611 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002612 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002613 }
2614
2615 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002616 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002617 }
2618
2619 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2620 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2621 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2622 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2623 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2624
Owen Anderson83e3f672011-08-17 17:44:15 +00002625 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2626 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002627
Owen Anderson83e3f672011-08-17 17:44:15 +00002628 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002629}
2630
2631// Decode a shifted immediate operand. These basically consist
2632// of an 8-bit value, and a 4-bit directive that specifies either
2633// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002634static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002635 uint64_t Address, const void *Decoder) {
2636 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2637 if (ctrl == 0) {
2638 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2639 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2640 switch (byte) {
2641 case 0:
2642 Inst.addOperand(MCOperand::CreateImm(imm));
2643 break;
2644 case 1:
2645 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2646 break;
2647 case 2:
2648 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2649 break;
2650 case 3:
2651 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2652 (imm << 8) | imm));
2653 break;
2654 }
2655 } else {
2656 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2657 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2658 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2659 Inst.addOperand(MCOperand::CreateImm(imm));
2660 }
2661
Owen Anderson83e3f672011-08-17 17:44:15 +00002662 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002663}
2664
Jim Grosbachc4057822011-08-17 21:58:18 +00002665static DecodeStatus
2666DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2667 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002668 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002669 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002670}
2671
Owen Anderson83e3f672011-08-17 17:44:15 +00002672static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002673 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002674 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002675 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002676}
2677
Owen Anderson83e3f672011-08-17 17:44:15 +00002678static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002679 uint64_t Address, const void *Decoder) {
2680 switch (Val) {
2681 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002682 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002683 case 0xF: // SY
2684 case 0xE: // ST
2685 case 0xB: // ISH
2686 case 0xA: // ISHST
2687 case 0x7: // NSH
2688 case 0x6: // NSHST
2689 case 0x3: // OSH
2690 case 0x2: // OSHST
2691 break;
2692 }
2693
2694 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002695 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002696}
2697
Owen Anderson83e3f672011-08-17 17:44:15 +00002698static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002699 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002700 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002701 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002702 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002703}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002704
Owen Anderson83e3f672011-08-17 17:44:15 +00002705static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002706 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002707 DecodeStatus S = Success;
2708
Owen Anderson3f3570a2011-08-12 17:58:32 +00002709 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2710 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2711 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2712
Owen Anderson83e3f672011-08-17 17:44:15 +00002713 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002714
Owen Anderson83e3f672011-08-17 17:44:15 +00002715 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2716 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2717 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2718 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002719
Owen Anderson83e3f672011-08-17 17:44:15 +00002720 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002721}
2722
2723
Owen Anderson83e3f672011-08-17 17:44:15 +00002724static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002725 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002726 DecodeStatus S = Success;
2727
Owen Andersoncbfc0442011-08-11 21:34:58 +00002728 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2729 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2730 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002731 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002732
Owen Anderson83e3f672011-08-17 17:44:15 +00002733 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002734
Owen Anderson83e3f672011-08-17 17:44:15 +00002735 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2736 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002737
Owen Anderson83e3f672011-08-17 17:44:15 +00002738 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2739 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2740 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2741 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002742
Owen Anderson83e3f672011-08-17 17:44:15 +00002743 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002744}
2745
Owen Anderson83e3f672011-08-17 17:44:15 +00002746static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002747 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002748 DecodeStatus S = Success;
2749
Owen Anderson7cdbf082011-08-12 18:12:39 +00002750 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2751 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2752 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2753 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2754 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2755 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002756
Owen Anderson14090bf2011-08-18 22:11:02 +00002757 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002758
Owen Anderson83e3f672011-08-17 17:44:15 +00002759 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2760 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2761 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2762 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002763
Owen Anderson83e3f672011-08-17 17:44:15 +00002764 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002765}
2766
Owen Anderson83e3f672011-08-17 17:44:15 +00002767static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002768 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002769 DecodeStatus S = Success;
2770
Owen Anderson7cdbf082011-08-12 18:12:39 +00002771 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2772 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2773 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2774 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2775 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2776 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2777
Owen Anderson14090bf2011-08-18 22:11:02 +00002778 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002779
Owen Anderson83e3f672011-08-17 17:44:15 +00002780 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2781 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2782 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2783 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002784
Owen Anderson83e3f672011-08-17 17:44:15 +00002785 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002786}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002787
Owen Anderson83e3f672011-08-17 17:44:15 +00002788static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002789 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002790 DecodeStatus S = Success;
2791
Owen Anderson7a2e1772011-08-15 18:44:44 +00002792 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2793 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2794 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2795 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2796 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2797
2798 unsigned align = 0;
2799 unsigned index = 0;
2800 switch (size) {
2801 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002802 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002803 case 0:
2804 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002805 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002806 index = fieldFromInstruction32(Insn, 5, 3);
2807 break;
2808 case 1:
2809 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002810 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002811 index = fieldFromInstruction32(Insn, 6, 2);
2812 if (fieldFromInstruction32(Insn, 4, 1))
2813 align = 2;
2814 break;
2815 case 2:
2816 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002817 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002818 index = fieldFromInstruction32(Insn, 7, 1);
2819 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2820 align = 4;
2821 }
2822
Owen Anderson83e3f672011-08-17 17:44:15 +00002823 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002824 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002825 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002826 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002827 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002828 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002829 if (Rm != 0xF) {
2830 if (Rm != 0xD)
2831 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2832 else
2833 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002834 }
2835
Owen Anderson83e3f672011-08-17 17:44:15 +00002836 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002837 Inst.addOperand(MCOperand::CreateImm(index));
2838
Owen Anderson83e3f672011-08-17 17:44:15 +00002839 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002840}
2841
Owen Anderson83e3f672011-08-17 17:44:15 +00002842static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002843 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002844 DecodeStatus S = Success;
2845
Owen Anderson7a2e1772011-08-15 18:44:44 +00002846 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2847 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2848 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2849 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2850 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2851
2852 unsigned align = 0;
2853 unsigned index = 0;
2854 switch (size) {
2855 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002856 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002857 case 0:
2858 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002859 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002860 index = fieldFromInstruction32(Insn, 5, 3);
2861 break;
2862 case 1:
2863 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002864 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002865 index = fieldFromInstruction32(Insn, 6, 2);
2866 if (fieldFromInstruction32(Insn, 4, 1))
2867 align = 2;
2868 break;
2869 case 2:
2870 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002871 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002872 index = fieldFromInstruction32(Insn, 7, 1);
2873 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2874 align = 4;
2875 }
2876
2877 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002878 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002879 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002880 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002881 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002882 if (Rm != 0xF) {
2883 if (Rm != 0xD)
2884 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2885 else
2886 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002887 }
2888
Owen Anderson83e3f672011-08-17 17:44:15 +00002889 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002890 Inst.addOperand(MCOperand::CreateImm(index));
2891
Owen Anderson83e3f672011-08-17 17:44:15 +00002892 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002893}
2894
2895
Owen Anderson83e3f672011-08-17 17:44:15 +00002896static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002897 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002898 DecodeStatus S = Success;
2899
Owen Anderson7a2e1772011-08-15 18:44:44 +00002900 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2901 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2902 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2903 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2904 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2905
2906 unsigned align = 0;
2907 unsigned index = 0;
2908 unsigned inc = 1;
2909 switch (size) {
2910 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002911 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002912 case 0:
2913 index = fieldFromInstruction32(Insn, 5, 3);
2914 if (fieldFromInstruction32(Insn, 4, 1))
2915 align = 2;
2916 break;
2917 case 1:
2918 index = fieldFromInstruction32(Insn, 6, 2);
2919 if (fieldFromInstruction32(Insn, 4, 1))
2920 align = 4;
2921 if (fieldFromInstruction32(Insn, 5, 1))
2922 inc = 2;
2923 break;
2924 case 2:
2925 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002926 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002927 index = fieldFromInstruction32(Insn, 7, 1);
2928 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2929 align = 8;
2930 if (fieldFromInstruction32(Insn, 6, 1))
2931 inc = 2;
2932 break;
2933 }
2934
Owen Anderson83e3f672011-08-17 17:44:15 +00002935 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2936 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002937 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002939 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002940 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002941 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002942 if (Rm != 0xF) {
2943 if (Rm != 0xD)
2944 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2945 else
2946 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002947 }
2948
Owen Anderson83e3f672011-08-17 17:44:15 +00002949 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2950 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002951 Inst.addOperand(MCOperand::CreateImm(index));
2952
Owen Anderson83e3f672011-08-17 17:44:15 +00002953 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002954}
2955
Owen Anderson83e3f672011-08-17 17:44:15 +00002956static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002957 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002958 DecodeStatus S = Success;
2959
Owen Anderson7a2e1772011-08-15 18:44:44 +00002960 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2961 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2962 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2963 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2964 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2965
2966 unsigned align = 0;
2967 unsigned index = 0;
2968 unsigned inc = 1;
2969 switch (size) {
2970 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002971 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002972 case 0:
2973 index = fieldFromInstruction32(Insn, 5, 3);
2974 if (fieldFromInstruction32(Insn, 4, 1))
2975 align = 2;
2976 break;
2977 case 1:
2978 index = fieldFromInstruction32(Insn, 6, 2);
2979 if (fieldFromInstruction32(Insn, 4, 1))
2980 align = 4;
2981 if (fieldFromInstruction32(Insn, 5, 1))
2982 inc = 2;
2983 break;
2984 case 2:
2985 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002986 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002987 index = fieldFromInstruction32(Insn, 7, 1);
2988 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2989 align = 8;
2990 if (fieldFromInstruction32(Insn, 6, 1))
2991 inc = 2;
2992 break;
2993 }
2994
2995 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002996 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002997 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002998 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002999 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003000 if (Rm != 0xF) {
3001 if (Rm != 0xD)
3002 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3003 else
3004 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003005 }
3006
Owen Anderson83e3f672011-08-17 17:44:15 +00003007 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3008 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003009 Inst.addOperand(MCOperand::CreateImm(index));
3010
Owen Anderson83e3f672011-08-17 17:44:15 +00003011 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003012}
3013
3014
Owen Anderson83e3f672011-08-17 17:44:15 +00003015static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003016 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003017 DecodeStatus S = Success;
3018
Owen Anderson7a2e1772011-08-15 18:44:44 +00003019 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3020 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3021 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3022 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3023 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3024
3025 unsigned align = 0;
3026 unsigned index = 0;
3027 unsigned inc = 1;
3028 switch (size) {
3029 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003030 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003031 case 0:
3032 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003033 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003034 index = fieldFromInstruction32(Insn, 5, 3);
3035 break;
3036 case 1:
3037 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003038 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003039 index = fieldFromInstruction32(Insn, 6, 2);
3040 if (fieldFromInstruction32(Insn, 5, 1))
3041 inc = 2;
3042 break;
3043 case 2:
3044 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003045 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003046 index = fieldFromInstruction32(Insn, 7, 1);
3047 if (fieldFromInstruction32(Insn, 6, 1))
3048 inc = 2;
3049 break;
3050 }
3051
Owen Anderson83e3f672011-08-17 17:44:15 +00003052 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3053 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3054 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003055
3056 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003057 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003058 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003059 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003060 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003061 if (Rm != 0xF) {
3062 if (Rm != 0xD)
3063 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3064 else
3065 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003066 }
3067
Owen Anderson83e3f672011-08-17 17:44:15 +00003068 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3069 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3070 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003071 Inst.addOperand(MCOperand::CreateImm(index));
3072
Owen Anderson83e3f672011-08-17 17:44:15 +00003073 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003074}
3075
Owen Anderson83e3f672011-08-17 17:44:15 +00003076static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003077 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003078 DecodeStatus S = Success;
3079
Owen Anderson7a2e1772011-08-15 18:44:44 +00003080 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3081 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3082 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3083 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3084 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3085
3086 unsigned align = 0;
3087 unsigned index = 0;
3088 unsigned inc = 1;
3089 switch (size) {
3090 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003091 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003092 case 0:
3093 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003094 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003095 index = fieldFromInstruction32(Insn, 5, 3);
3096 break;
3097 case 1:
3098 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003099 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003100 index = fieldFromInstruction32(Insn, 6, 2);
3101 if (fieldFromInstruction32(Insn, 5, 1))
3102 inc = 2;
3103 break;
3104 case 2:
3105 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003106 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003107 index = fieldFromInstruction32(Insn, 7, 1);
3108 if (fieldFromInstruction32(Insn, 6, 1))
3109 inc = 2;
3110 break;
3111 }
3112
3113 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003114 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003115 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003116 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003117 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003118 if (Rm != 0xF) {
3119 if (Rm != 0xD)
3120 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3121 else
3122 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003123 }
3124
Owen Anderson83e3f672011-08-17 17:44:15 +00003125 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3126 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3127 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003128 Inst.addOperand(MCOperand::CreateImm(index));
3129
Owen Anderson83e3f672011-08-17 17:44:15 +00003130 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003131}
3132
3133
Owen Anderson83e3f672011-08-17 17:44:15 +00003134static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003135 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003136 DecodeStatus S = Success;
3137
Owen Anderson7a2e1772011-08-15 18:44:44 +00003138 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3139 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3140 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3141 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3142 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3143
3144 unsigned align = 0;
3145 unsigned index = 0;
3146 unsigned inc = 1;
3147 switch (size) {
3148 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003149 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003150 case 0:
3151 if (fieldFromInstruction32(Insn, 4, 1))
3152 align = 4;
3153 index = fieldFromInstruction32(Insn, 5, 3);
3154 break;
3155 case 1:
3156 if (fieldFromInstruction32(Insn, 4, 1))
3157 align = 8;
3158 index = fieldFromInstruction32(Insn, 6, 2);
3159 if (fieldFromInstruction32(Insn, 5, 1))
3160 inc = 2;
3161 break;
3162 case 2:
3163 if (fieldFromInstruction32(Insn, 4, 2))
3164 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3165 index = fieldFromInstruction32(Insn, 7, 1);
3166 if (fieldFromInstruction32(Insn, 6, 1))
3167 inc = 2;
3168 break;
3169 }
3170
Owen Anderson83e3f672011-08-17 17:44:15 +00003171 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3172 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3173 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3174 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003175
3176 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003177 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003178 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003179 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003180 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003181 if (Rm != 0xF) {
3182 if (Rm != 0xD)
3183 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3184 else
3185 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003186 }
3187
Owen Anderson83e3f672011-08-17 17:44:15 +00003188 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3189 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3190 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3191 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003192 Inst.addOperand(MCOperand::CreateImm(index));
3193
Owen Anderson83e3f672011-08-17 17:44:15 +00003194 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003195}
3196
Owen Anderson83e3f672011-08-17 17:44:15 +00003197static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003198 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003199 DecodeStatus S = Success;
3200
Owen Anderson7a2e1772011-08-15 18:44:44 +00003201 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3202 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3203 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3204 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3205 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3206
3207 unsigned align = 0;
3208 unsigned index = 0;
3209 unsigned inc = 1;
3210 switch (size) {
3211 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003212 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003213 case 0:
3214 if (fieldFromInstruction32(Insn, 4, 1))
3215 align = 4;
3216 index = fieldFromInstruction32(Insn, 5, 3);
3217 break;
3218 case 1:
3219 if (fieldFromInstruction32(Insn, 4, 1))
3220 align = 8;
3221 index = fieldFromInstruction32(Insn, 6, 2);
3222 if (fieldFromInstruction32(Insn, 5, 1))
3223 inc = 2;
3224 break;
3225 case 2:
3226 if (fieldFromInstruction32(Insn, 4, 2))
3227 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3228 index = fieldFromInstruction32(Insn, 7, 1);
3229 if (fieldFromInstruction32(Insn, 6, 1))
3230 inc = 2;
3231 break;
3232 }
3233
3234 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003235 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003236 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003237 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003238 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003239 if (Rm != 0xF) {
3240 if (Rm != 0xD)
3241 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3242 else
3243 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003244 }
3245
Owen Anderson83e3f672011-08-17 17:44:15 +00003246 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3247 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3248 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3249 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003250 Inst.addOperand(MCOperand::CreateImm(index));
3251
Owen Anderson83e3f672011-08-17 17:44:15 +00003252 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003253}
3254
Owen Anderson357ec682011-08-22 20:27:12 +00003255static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
3256 uint64_t Address, const void *Decoder) {
3257 DecodeStatus S = Success;
3258 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3259 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3260 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3261 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3262 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3263
3264 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3265 CHECK(S, Unpredictable);
3266
3267 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3268 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3269 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3270 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3271 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3272
3273 return S;
3274}
3275
3276static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
3277 uint64_t Address, const void *Decoder) {
3278 DecodeStatus S = Success;
3279 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3280 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3281 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3282 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3283 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3284
3285 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3286 CHECK(S, Unpredictable);
3287
3288 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3289 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3290 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3291 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3292 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3293
3294 return S;
3295}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003296
Owen Andersone234d022011-08-24 17:21:43 +00003297static DecodeStatus DecodeITCond(llvm::MCInst &Inst, unsigned Cond,
3298 uint64_t Address, const void *Decoder) {
3299 DecodeStatus S = Success;
3300 if (Cond == 0xF) {
3301 Cond = 0xE;
3302 CHECK(S, Unpredictable);
3303 }
3304
3305 Inst.addOperand(MCOperand::CreateImm(Cond));
3306 return S;
3307}
3308
Owen Andersonf4408202011-08-24 22:40:22 +00003309static DecodeStatus DecodeITMask(llvm::MCInst &Inst, unsigned Mask,
3310 uint64_t Address, const void *Decoder) {
3311 DecodeStatus S = Success;
3312 if (Mask == 0) {
3313 Mask = 0x8;
3314 CHECK(S, Unpredictable);
3315 }
3316 Inst.addOperand(MCOperand::CreateImm(Mask));
3317 return S;
3318}
3319