blob: e4c883f3450e7df141d9f5688a7da2159f98b0be [file] [log] [blame]
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
11#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderby9c656452009-09-10 20:51:44 +000012#include "llvm/MC/MCStreamer.h"
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +000013#include "llvm/MC/MCExpr.h"
Daniel Dunbara027d222009-07-31 02:32:59 +000014#include "llvm/MC/MCInst.h"
Evan Cheng5de728c2011-07-27 23:22:03 +000015#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000016#include "llvm/MC/MCSubtargetInfo.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000017#include "llvm/MC/MCParser/MCAsmLexer.h"
18#include "llvm/MC/MCParser/MCAsmParser.h"
19#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Chris Lattner33d60d52010-09-22 04:11:10 +000020#include "llvm/ADT/SmallString.h"
21#include "llvm/ADT/SmallVector.h"
Chris Lattner33d60d52010-09-22 04:11:10 +000022#include "llvm/ADT/StringSwitch.h"
23#include "llvm/ADT/Twine.h"
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000024#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar09062b12010-08-12 00:55:42 +000026#include "llvm/Support/raw_ostream.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000027
Daniel Dunbar092a9dd2009-07-17 20:42:00 +000028using namespace llvm;
29
30namespace {
Benjamin Kramerc6b79ac2009-07-31 11:35:26 +000031struct X86Operand;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000032
Devang Pateldd929fc2012-01-12 18:03:40 +000033class X86AsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000034 MCSubtargetInfo &STI;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000035 MCAsmParser &Parser;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000036private:
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000037 MCAsmParser &getParser() const { return Parser; }
38
39 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
40
Chris Lattnerd8b7aa22011-10-16 04:47:35 +000041 bool Error(SMLoc L, const Twine &Msg,
Chad Rosierb4fdade2012-08-21 19:36:59 +000042 ArrayRef<SMRange> Ranges = ArrayRef<SMRange>(),
43 bool matchingInlineAsm = false) {
44 if (matchingInlineAsm) return true;
Chris Lattnerd8b7aa22011-10-16 04:47:35 +000045 return Parser.Error(L, Msg, Ranges);
46 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000047
Devang Pateld37ad242012-01-17 18:00:18 +000048 X86Operand *ErrorOperand(SMLoc Loc, StringRef Msg) {
49 Error(Loc, Msg);
50 return 0;
51 }
52
Chris Lattner309264d2010-01-15 18:44:13 +000053 X86Operand *ParseOperand();
Devang Patel0a338862012-01-12 01:36:43 +000054 X86Operand *ParseATTOperand();
55 X86Operand *ParseIntelOperand();
Devang Pateld37ad242012-01-17 18:00:18 +000056 X86Operand *ParseIntelMemOperand();
Devang Patel7c64fe62012-01-23 18:31:58 +000057 X86Operand *ParseIntelBracExpression(unsigned SegReg, unsigned Size);
Chris Lattnereef6d782010-04-17 18:56:34 +000058 X86Operand *ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderby9c656452009-09-10 20:51:44 +000059
60 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Chengbd27f5a2011-07-27 00:38:12 +000061 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderby9c656452009-09-10 20:51:44 +000062
Devang Patelb8ba13f2012-01-18 22:42:29 +000063 bool processInstruction(MCInst &Inst,
64 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
65
Chris Lattner7036f8b2010-09-29 01:42:58 +000066 bool MatchAndEmitInstruction(SMLoc IDLoc,
Chris Lattner7c51a312010-09-29 01:50:45 +000067 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chris Lattner7036f8b2010-09-29 01:42:58 +000068 MCStreamer &Out);
Daniel Dunbar20927f22009-08-07 08:26:05 +000069
Chad Rosierc4d25602012-09-03 03:16:09 +000070 bool MatchInstruction(SMLoc IDLoc, unsigned &Kind,
Chad Rosier32461762012-08-09 22:04:55 +000071 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier64bfcbb2012-08-21 18:14:59 +000072 SmallVectorImpl<MCInst> &MCInsts,
Chad Rosierb4fdade2012-08-21 19:36:59 +000073 unsigned &OrigErrorInfo,
74 bool matchingInlineAsm = false);
Chad Rosier32461762012-08-09 22:04:55 +000075
Chad Rosier5d637d72012-09-05 01:15:43 +000076 unsigned getMCInstOperandNum(unsigned Kind, MCInst &Inst,
Chad Rosier038f3e32012-09-03 18:47:45 +000077 const SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier2cc97de2012-09-03 20:31:23 +000078 unsigned OperandNum, unsigned &NumMCOperands) {
Chad Rosier5d637d72012-09-05 01:15:43 +000079 return getMCInstOperandNumImpl(Kind, Inst, Operands, OperandNum,
Chad Rosier2cc97de2012-09-03 20:31:23 +000080 NumMCOperands);
Chad Rosier038f3e32012-09-03 18:47:45 +000081 }
82
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +000083 /// isSrcOp - Returns true if operand is either (%rsi) or %ds:%(rsi)
Kevin Enderby0f5ab7c2012-03-13 19:47:55 +000084 /// in 64bit mode or (%esi) or %es:(%esi) in 32bit mode.
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +000085 bool isSrcOp(X86Operand &Op);
86
Kevin Enderby0f5ab7c2012-03-13 19:47:55 +000087 /// isDstOp - Returns true if operand is either (%rdi) or %es:(%rdi)
88 /// in 64bit mode or (%edi) or %es:(%edi) in 32bit mode.
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +000089 bool isDstOp(X86Operand &Op);
90
Evan Cheng59ee62d2011-07-11 03:57:24 +000091 bool is64BitMode() const {
Evan Chengebdeeab2011-07-08 01:53:10 +000092 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000093 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000094 }
Evan Chengbd27f5a2011-07-27 00:38:12 +000095 void SwitchMode() {
96 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(X86::Mode64Bit));
97 setAvailableFeatures(FB);
98 }
Evan Chengebdeeab2011-07-08 01:53:10 +000099
Daniel Dunbar54074b52010-07-19 05:44:09 +0000100 /// @name Auto-generated Matcher Functions
101 /// {
Michael J. Spencerc0c8df32010-10-09 11:00:50 +0000102
Chris Lattner0692ee62010-09-06 19:11:01 +0000103#define GET_ASSEMBLER_HEADER
104#include "X86GenAsmMatcher.inc"
Michael J. Spencerc0c8df32010-10-09 11:00:50 +0000105
Daniel Dunbar0e2771f2009-07-29 00:02:19 +0000106 /// }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000107
108public:
Devang Pateldd929fc2012-01-12 18:03:40 +0000109 X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &parser)
Devang Patel0db58bf2012-01-31 18:14:05 +0000110 : MCTargetAsmParser(), STI(sti), Parser(parser) {
Michael J. Spencerc0c8df32010-10-09 11:00:50 +0000111
Daniel Dunbar54074b52010-07-19 05:44:09 +0000112 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000113 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Daniel Dunbar54074b52010-07-19 05:44:09 +0000114 }
Roman Divackybf755322011-01-27 17:14:22 +0000115 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000116
Benjamin Kramer38e59892010-07-14 22:38:02 +0000117 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000118 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderby9c656452009-09-10 20:51:44 +0000119
120 virtual bool ParseDirective(AsmToken DirectiveID);
Devang Patelbe3e3102012-01-30 20:02:42 +0000121
122 bool isParsingIntelSyntax() {
Devang Patel0db58bf2012-01-31 18:14:05 +0000123 return getParser().getAssemblerDialect();
Devang Patelbe3e3102012-01-30 20:02:42 +0000124 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000125};
Chris Lattner37dfdec2009-07-29 06:33:53 +0000126} // end anonymous namespace
127
Sean Callanane9b466d2010-01-23 00:40:33 +0000128/// @name Auto-generated Match Functions
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000129/// {
Sean Callanane9b466d2010-01-23 00:40:33 +0000130
Chris Lattnerb8d6e982010-02-09 00:34:28 +0000131static unsigned MatchRegisterName(StringRef Name);
Sean Callanane9b466d2010-01-23 00:40:33 +0000132
133/// }
Chris Lattner37dfdec2009-07-29 06:33:53 +0000134
Craig Topper76bd9382012-07-18 04:59:16 +0000135static bool isImmSExti16i8Value(uint64_t Value) {
Devang Patelb8ba13f2012-01-18 22:42:29 +0000136 return (( Value <= 0x000000000000007FULL)||
137 (0x000000000000FF80ULL <= Value && Value <= 0x000000000000FFFFULL)||
138 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
139}
140
141static bool isImmSExti32i8Value(uint64_t Value) {
142 return (( Value <= 0x000000000000007FULL)||
143 (0x00000000FFFFFF80ULL <= Value && Value <= 0x00000000FFFFFFFFULL)||
144 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
145}
146
147static bool isImmZExtu32u8Value(uint64_t Value) {
148 return (Value <= 0x00000000000000FFULL);
149}
150
151static bool isImmSExti64i8Value(uint64_t Value) {
152 return (( Value <= 0x000000000000007FULL)||
Craig Topper76bd9382012-07-18 04:59:16 +0000153 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Devang Patelb8ba13f2012-01-18 22:42:29 +0000154}
155
156static bool isImmSExti64i32Value(uint64_t Value) {
157 return (( Value <= 0x000000007FFFFFFFULL)||
Craig Topper76bd9382012-07-18 04:59:16 +0000158 (0xFFFFFFFF80000000ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Devang Patelb8ba13f2012-01-18 22:42:29 +0000159}
Chris Lattner37dfdec2009-07-29 06:33:53 +0000160namespace {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000161
162/// X86Operand - Instances of this class represent a parsed X86 machine
163/// instruction.
Chris Lattner45220a82010-01-14 21:20:55 +0000164struct X86Operand : public MCParsedAsmOperand {
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000165 enum KindTy {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000166 Token,
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000167 Register,
168 Immediate,
169 Memory
170 } Kind;
171
Chris Lattner29ef9a22010-01-15 18:51:29 +0000172 SMLoc StartLoc, EndLoc;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000173
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000174 union {
175 struct {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000176 const char *Data;
177 unsigned Length;
178 } Tok;
179
180 struct {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000181 unsigned RegNo;
182 } Reg;
183
184 struct {
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000185 const MCExpr *Val;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000186 } Imm;
187
188 struct {
189 unsigned SegReg;
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000190 const MCExpr *Disp;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000191 unsigned BaseReg;
192 unsigned IndexReg;
193 unsigned Scale;
Devang Patelc59d9df2012-01-12 01:51:42 +0000194 unsigned Size;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000195 } Mem;
Daniel Dunbardbd692a2009-07-20 20:01:54 +0000196 };
Daniel Dunbar092a9dd2009-07-17 20:42:00 +0000197
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000198 X86Operand(KindTy K, SMLoc Start, SMLoc End)
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000199 : Kind(K), StartLoc(Start), EndLoc(End) {}
Daniel Dunbarc918d602010-05-04 16:12:42 +0000200
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000201 /// getStartLoc - Get the location of the first token of this operand.
202 SMLoc getStartLoc() const { return StartLoc; }
203 /// getEndLoc - Get the location of the last token of this operand.
204 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000205
Chris Lattnerd8b7aa22011-10-16 04:47:35 +0000206 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000207
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000208 virtual void print(raw_ostream &OS) const {}
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000209
Daniel Dunbar20927f22009-08-07 08:26:05 +0000210 StringRef getToken() const {
211 assert(Kind == Token && "Invalid access!");
212 return StringRef(Tok.Data, Tok.Length);
213 }
Daniel Dunbarc918d602010-05-04 16:12:42 +0000214 void setTokenValue(StringRef Value) {
215 assert(Kind == Token && "Invalid access!");
216 Tok.Data = Value.data();
217 Tok.Length = Value.size();
218 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000219
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000220 unsigned getReg() const {
221 assert(Kind == Register && "Invalid access!");
222 return Reg.RegNo;
223 }
Daniel Dunbara2edbab2009-07-28 20:47:52 +0000224
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000225 const MCExpr *getImm() const {
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000226 assert(Kind == Immediate && "Invalid access!");
227 return Imm.Val;
228 }
229
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000230 const MCExpr *getMemDisp() const {
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000231 assert(Kind == Memory && "Invalid access!");
232 return Mem.Disp;
233 }
234 unsigned getMemSegReg() const {
235 assert(Kind == Memory && "Invalid access!");
236 return Mem.SegReg;
237 }
238 unsigned getMemBaseReg() const {
239 assert(Kind == Memory && "Invalid access!");
240 return Mem.BaseReg;
241 }
242 unsigned getMemIndexReg() const {
243 assert(Kind == Memory && "Invalid access!");
244 return Mem.IndexReg;
245 }
246 unsigned getMemScale() const {
247 assert(Kind == Memory && "Invalid access!");
248 return Mem.Scale;
249 }
250
Daniel Dunbara3741fa2009-08-08 07:50:56 +0000251 bool isToken() const {return Kind == Token; }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000252
253 bool isImm() const { return Kind == Immediate; }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000254
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000255 bool isImmSExti16i8() const {
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000256 if (!isImm())
257 return false;
258
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000259 // If this isn't a constant expr, just assume it fits and let relaxation
260 // handle it.
261 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
262 if (!CE)
263 return true;
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000264
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000265 // Otherwise, check the value is in a range that makes sense for this
266 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000267 return isImmSExti16i8Value(CE->getValue());
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000268 }
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000269 bool isImmSExti32i8() const {
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000270 if (!isImm())
271 return false;
272
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000273 // If this isn't a constant expr, just assume it fits and let relaxation
274 // handle it.
275 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
276 if (!CE)
277 return true;
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000278
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000279 // Otherwise, check the value is in a range that makes sense for this
280 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000281 return isImmSExti32i8Value(CE->getValue());
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000282 }
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +0000283 bool isImmZExtu32u8() const {
284 if (!isImm())
285 return false;
286
287 // If this isn't a constant expr, just assume it fits and let relaxation
288 // handle it.
289 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
290 if (!CE)
291 return true;
292
293 // Otherwise, check the value is in a range that makes sense for this
294 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000295 return isImmZExtu32u8Value(CE->getValue());
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +0000296 }
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000297 bool isImmSExti64i8() const {
298 if (!isImm())
299 return false;
300
301 // If this isn't a constant expr, just assume it fits and let relaxation
302 // handle it.
303 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
304 if (!CE)
305 return true;
306
307 // Otherwise, check the value is in a range that makes sense for this
308 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000309 return isImmSExti64i8Value(CE->getValue());
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000310 }
311 bool isImmSExti64i32() const {
312 if (!isImm())
313 return false;
314
315 // If this isn't a constant expr, just assume it fits and let relaxation
316 // handle it.
317 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
318 if (!CE)
319 return true;
320
321 // Otherwise, check the value is in a range that makes sense for this
322 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000323 return isImmSExti64i32Value(CE->getValue());
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000324 }
325
Daniel Dunbar20927f22009-08-07 08:26:05 +0000326 bool isMem() const { return Kind == Memory; }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000327 bool isMem8() const {
Devang Patelc59d9df2012-01-12 01:51:42 +0000328 return Kind == Memory && (!Mem.Size || Mem.Size == 8);
329 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000330 bool isMem16() const {
Devang Patelc59d9df2012-01-12 01:51:42 +0000331 return Kind == Memory && (!Mem.Size || Mem.Size == 16);
332 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000333 bool isMem32() const {
Devang Patelc59d9df2012-01-12 01:51:42 +0000334 return Kind == Memory && (!Mem.Size || Mem.Size == 32);
335 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000336 bool isMem64() const {
Devang Patelc59d9df2012-01-12 01:51:42 +0000337 return Kind == Memory && (!Mem.Size || Mem.Size == 64);
338 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000339 bool isMem80() const {
Devang Patelc59d9df2012-01-12 01:51:42 +0000340 return Kind == Memory && (!Mem.Size || Mem.Size == 80);
341 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000342 bool isMem128() const {
Devang Patelc59d9df2012-01-12 01:51:42 +0000343 return Kind == Memory && (!Mem.Size || Mem.Size == 128);
344 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000345 bool isMem256() const {
Devang Patelc59d9df2012-01-12 01:51:42 +0000346 return Kind == Memory && (!Mem.Size || Mem.Size == 256);
347 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000348
Craig Topper75dc33a2012-07-18 04:11:12 +0000349 bool isMemVX32() const {
350 return Kind == Memory && (!Mem.Size || Mem.Size == 32) &&
351 getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15;
352 }
353 bool isMemVY32() const {
354 return Kind == Memory && (!Mem.Size || Mem.Size == 32) &&
355 getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15;
356 }
357 bool isMemVX64() const {
358 return Kind == Memory && (!Mem.Size || Mem.Size == 64) &&
359 getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15;
360 }
361 bool isMemVY64() const {
362 return Kind == Memory && (!Mem.Size || Mem.Size == 64) &&
363 getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15;
364 }
365
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000366 bool isAbsMem() const {
367 return Kind == Memory && !getMemSegReg() && !getMemBaseReg() &&
Daniel Dunbar7b9147a2010-02-02 21:44:16 +0000368 !getMemIndexReg() && getMemScale() == 1;
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000369 }
370
Daniel Dunbar20927f22009-08-07 08:26:05 +0000371 bool isReg() const { return Kind == Register; }
372
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000373 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
374 // Add as immediates when possible.
375 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
376 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
377 else
378 Inst.addOperand(MCOperand::CreateExpr(Expr));
379 }
380
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000381 void addRegOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000382 assert(N == 1 && "Invalid number of operands!");
383 Inst.addOperand(MCOperand::CreateReg(getReg()));
384 }
385
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000386 void addImmOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000387 assert(N == 1 && "Invalid number of operands!");
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000388 addExpr(Inst, getImm());
Daniel Dunbar20927f22009-08-07 08:26:05 +0000389 }
390
Chad Rosier36b8fed2012-06-27 22:34:28 +0000391 void addMem8Operands(MCInst &Inst, unsigned N) const {
392 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000393 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000394 void addMem16Operands(MCInst &Inst, unsigned N) const {
395 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000396 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000397 void addMem32Operands(MCInst &Inst, unsigned N) const {
398 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000399 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000400 void addMem64Operands(MCInst &Inst, unsigned N) const {
401 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000402 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000403 void addMem80Operands(MCInst &Inst, unsigned N) const {
404 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000405 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000406 void addMem128Operands(MCInst &Inst, unsigned N) const {
407 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000408 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000409 void addMem256Operands(MCInst &Inst, unsigned N) const {
410 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000411 }
Craig Topper75dc33a2012-07-18 04:11:12 +0000412 void addMemVX32Operands(MCInst &Inst, unsigned N) const {
413 addMemOperands(Inst, N);
414 }
415 void addMemVY32Operands(MCInst &Inst, unsigned N) const {
416 addMemOperands(Inst, N);
417 }
418 void addMemVX64Operands(MCInst &Inst, unsigned N) const {
419 addMemOperands(Inst, N);
420 }
421 void addMemVY64Operands(MCInst &Inst, unsigned N) const {
422 addMemOperands(Inst, N);
423 }
Devang Patelc59d9df2012-01-12 01:51:42 +0000424
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000425 void addMemOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbarec2b1f12010-01-30 00:24:00 +0000426 assert((N == 5) && "Invalid number of operands!");
Daniel Dunbar20927f22009-08-07 08:26:05 +0000427 Inst.addOperand(MCOperand::CreateReg(getMemBaseReg()));
428 Inst.addOperand(MCOperand::CreateImm(getMemScale()));
429 Inst.addOperand(MCOperand::CreateReg(getMemIndexReg()));
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000430 addExpr(Inst, getMemDisp());
Daniel Dunbarec2b1f12010-01-30 00:24:00 +0000431 Inst.addOperand(MCOperand::CreateReg(getMemSegReg()));
432 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000433
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000434 void addAbsMemOperands(MCInst &Inst, unsigned N) const {
435 assert((N == 1) && "Invalid number of operands!");
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000436 // Add as immediates when possible.
437 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemDisp()))
438 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
439 else
440 Inst.addOperand(MCOperand::CreateExpr(getMemDisp()));
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000441 }
442
Chris Lattnerb4307b32010-01-15 19:28:38 +0000443 static X86Operand *CreateToken(StringRef Str, SMLoc Loc) {
Benjamin Kramerf82edaf2011-10-16 11:28:29 +0000444 SMLoc EndLoc = SMLoc::getFromPointer(Loc.getPointer() + Str.size() - 1);
445 X86Operand *Res = new X86Operand(Token, Loc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000446 Res->Tok.Data = Str.data();
447 Res->Tok.Length = Str.size();
Daniel Dunbar20927f22009-08-07 08:26:05 +0000448 return Res;
449 }
450
Chris Lattner29ef9a22010-01-15 18:51:29 +0000451 static X86Operand *CreateReg(unsigned RegNo, SMLoc StartLoc, SMLoc EndLoc) {
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000452 X86Operand *Res = new X86Operand(Register, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000453 Res->Reg.RegNo = RegNo;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000454 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000455 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000456
Chris Lattnerb4307b32010-01-15 19:28:38 +0000457 static X86Operand *CreateImm(const MCExpr *Val, SMLoc StartLoc, SMLoc EndLoc){
458 X86Operand *Res = new X86Operand(Immediate, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000459 Res->Imm.Val = Val;
460 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000461 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000462
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000463 /// Create an absolute memory operand.
464 static X86Operand *CreateMem(const MCExpr *Disp, SMLoc StartLoc,
Devang Patelc59d9df2012-01-12 01:51:42 +0000465 SMLoc EndLoc, unsigned Size = 0) {
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000466 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
467 Res->Mem.SegReg = 0;
468 Res->Mem.Disp = Disp;
469 Res->Mem.BaseReg = 0;
470 Res->Mem.IndexReg = 0;
Daniel Dunbar7b9147a2010-02-02 21:44:16 +0000471 Res->Mem.Scale = 1;
Devang Patelc59d9df2012-01-12 01:51:42 +0000472 Res->Mem.Size = Size;
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000473 return Res;
474 }
475
476 /// Create a generalized memory operand.
Chris Lattner309264d2010-01-15 18:44:13 +0000477 static X86Operand *CreateMem(unsigned SegReg, const MCExpr *Disp,
478 unsigned BaseReg, unsigned IndexReg,
Devang Patelc59d9df2012-01-12 01:51:42 +0000479 unsigned Scale, SMLoc StartLoc, SMLoc EndLoc,
480 unsigned Size = 0) {
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000481 // We should never just have a displacement, that should be parsed as an
482 // absolute memory operand.
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000483 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!");
484
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000485 // The scale should always be one of {1,2,4,8}.
486 assert(((Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8)) &&
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000487 "Invalid scale!");
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000488 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000489 Res->Mem.SegReg = SegReg;
490 Res->Mem.Disp = Disp;
491 Res->Mem.BaseReg = BaseReg;
492 Res->Mem.IndexReg = IndexReg;
493 Res->Mem.Scale = Scale;
Devang Patelc59d9df2012-01-12 01:51:42 +0000494 Res->Mem.Size = Size;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000495 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000496 }
497};
Daniel Dunbara3af3702009-07-20 18:55:04 +0000498
Chris Lattner37dfdec2009-07-29 06:33:53 +0000499} // end anonymous namespace.
Daniel Dunbara2edbab2009-07-28 20:47:52 +0000500
Devang Pateldd929fc2012-01-12 18:03:40 +0000501bool X86AsmParser::isSrcOp(X86Operand &Op) {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000502 unsigned basereg = is64BitMode() ? X86::RSI : X86::ESI;
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +0000503
504 return (Op.isMem() &&
505 (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::DS) &&
506 isa<MCConstantExpr>(Op.Mem.Disp) &&
507 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
508 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0);
509}
510
Devang Pateldd929fc2012-01-12 18:03:40 +0000511bool X86AsmParser::isDstOp(X86Operand &Op) {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000512 unsigned basereg = is64BitMode() ? X86::RDI : X86::EDI;
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +0000513
Chad Rosier36b8fed2012-06-27 22:34:28 +0000514 return Op.isMem() &&
Kevin Enderby0f5ab7c2012-03-13 19:47:55 +0000515 (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::ES) &&
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +0000516 isa<MCConstantExpr>(Op.Mem.Disp) &&
517 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
518 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0;
519}
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000520
Devang Pateldd929fc2012-01-12 18:03:40 +0000521bool X86AsmParser::ParseRegister(unsigned &RegNo,
522 SMLoc &StartLoc, SMLoc &EndLoc) {
Chris Lattner23075742010-01-15 18:27:19 +0000523 RegNo = 0;
Benjamin Kramer8e70b552012-09-07 14:51:35 +0000524 const AsmToken &PercentTok = Parser.getTok();
525 StartLoc = PercentTok.getLoc();
526
527 // If we encounter a %, ignore it. This code handles registers with and
528 // without the prefix, unprefixed registers can occur in cfi directives.
529 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Pateld37ad242012-01-17 18:00:18 +0000530 Parser.Lex(); // Eat percent token.
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000531
Sean Callanan18b83232010-01-19 21:44:56 +0000532 const AsmToken &Tok = Parser.getTok();
Devang Patel1aea4302012-01-20 22:32:05 +0000533 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patelbe3e3102012-01-30 20:02:42 +0000534 if (isParsingIntelSyntax()) return true;
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000535 return Error(StartLoc, "invalid register name",
536 SMRange(StartLoc, Tok.getEndLoc()));
Devang Patel1aea4302012-01-20 22:32:05 +0000537 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000538
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000539 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000540
Chris Lattner33d60d52010-09-22 04:11:10 +0000541 // If the match failed, try the register name as lowercase.
542 if (RegNo == 0)
Benjamin Kramer59085362011-11-06 20:37:06 +0000543 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencerc0c8df32010-10-09 11:00:50 +0000544
Evan Cheng5de728c2011-07-27 23:22:03 +0000545 if (!is64BitMode()) {
546 // FIXME: This should be done using Requires<In32BitMode> and
547 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
548 // checked.
549 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
550 // REX prefix.
551 if (RegNo == X86::RIZ ||
552 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
553 X86II::isX86_64NonExtLowByteReg(RegNo) ||
554 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000555 return Error(StartLoc, "register %"
556 + Tok.getString() + " is only available in 64-bit mode",
557 SMRange(StartLoc, Tok.getEndLoc()));
Evan Cheng5de728c2011-07-27 23:22:03 +0000558 }
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000559
Chris Lattner33d60d52010-09-22 04:11:10 +0000560 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
561 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000562 RegNo = X86::ST0;
563 EndLoc = Tok.getLoc();
564 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000565
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000566 // Check to see if we have '(4)' after %st.
567 if (getLexer().isNot(AsmToken::LParen))
568 return false;
569 // Lex the paren.
570 getParser().Lex();
571
572 const AsmToken &IntTok = Parser.getTok();
573 if (IntTok.isNot(AsmToken::Integer))
574 return Error(IntTok.getLoc(), "expected stack index");
575 switch (IntTok.getIntVal()) {
576 case 0: RegNo = X86::ST0; break;
577 case 1: RegNo = X86::ST1; break;
578 case 2: RegNo = X86::ST2; break;
579 case 3: RegNo = X86::ST3; break;
580 case 4: RegNo = X86::ST4; break;
581 case 5: RegNo = X86::ST5; break;
582 case 6: RegNo = X86::ST6; break;
583 case 7: RegNo = X86::ST7; break;
584 default: return Error(IntTok.getLoc(), "invalid stack index");
585 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000586
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000587 if (getParser().Lex().isNot(AsmToken::RParen))
588 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000589
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000590 EndLoc = Tok.getLoc();
591 Parser.Lex(); // Eat ')'
592 return false;
593 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000594
Chris Lattner645b2092010-06-24 07:29:18 +0000595 // If this is "db[0-7]", match it as an alias
596 // for dr[0-7].
597 if (RegNo == 0 && Tok.getString().size() == 3 &&
598 Tok.getString().startswith("db")) {
599 switch (Tok.getString()[2]) {
600 case '0': RegNo = X86::DR0; break;
601 case '1': RegNo = X86::DR1; break;
602 case '2': RegNo = X86::DR2; break;
603 case '3': RegNo = X86::DR3; break;
604 case '4': RegNo = X86::DR4; break;
605 case '5': RegNo = X86::DR5; break;
606 case '6': RegNo = X86::DR6; break;
607 case '7': RegNo = X86::DR7; break;
608 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000609
Chris Lattner645b2092010-06-24 07:29:18 +0000610 if (RegNo != 0) {
611 EndLoc = Tok.getLoc();
612 Parser.Lex(); // Eat it.
613 return false;
614 }
615 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000616
Devang Patel1aea4302012-01-20 22:32:05 +0000617 if (RegNo == 0) {
Devang Patelbe3e3102012-01-30 20:02:42 +0000618 if (isParsingIntelSyntax()) return true;
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000619 return Error(StartLoc, "invalid register name",
620 SMRange(StartLoc, Tok.getEndLoc()));
Devang Patel1aea4302012-01-20 22:32:05 +0000621 }
Daniel Dunbar0e2771f2009-07-29 00:02:19 +0000622
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000623 EndLoc = Tok.getEndLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000624 Parser.Lex(); // Eat identifier token.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000625 return false;
Daniel Dunbar092a9dd2009-07-17 20:42:00 +0000626}
627
Devang Pateldd929fc2012-01-12 18:03:40 +0000628X86Operand *X86AsmParser::ParseOperand() {
Devang Patelbe3e3102012-01-30 20:02:42 +0000629 if (isParsingIntelSyntax())
Devang Patel0a338862012-01-12 01:36:43 +0000630 return ParseIntelOperand();
631 return ParseATTOperand();
632}
633
Devang Pateld37ad242012-01-17 18:00:18 +0000634/// getIntelMemOperandSize - Return intel memory operand size.
635static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosier66b64be2012-09-11 21:10:25 +0000636 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierf58ae5d2012-09-12 18:24:26 +0000637 .Cases("BYTE", "byte", 8)
638 .Cases("WORD", "word", 16)
639 .Cases("DWORD", "dword", 32)
640 .Cases("QWORD", "qword", 64)
641 .Cases("XWORD", "xword", 80)
642 .Cases("XMMWORD", "xmmword", 128)
643 .Cases("YMMWORD", "ymmword", 256)
Chad Rosier66b64be2012-09-11 21:10:25 +0000644 .Default(0);
645 return Size;
Devang Patel0a338862012-01-12 01:36:43 +0000646}
647
Devang Patel7c64fe62012-01-23 18:31:58 +0000648X86Operand *X86AsmParser::ParseIntelBracExpression(unsigned SegReg,
649 unsigned Size) {
650 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Devang Patel0a338862012-01-12 01:36:43 +0000651 SMLoc Start = Parser.getTok().getLoc(), End;
652
Devang Pateld37ad242012-01-17 18:00:18 +0000653 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
654 // Parse [ BaseReg + Scale*IndexReg + Disp ] or [ symbol ]
655
656 // Eat '['
657 if (getLexer().isNot(AsmToken::LBrac))
658 return ErrorOperand(Start, "Expected '[' token!");
659 Parser.Lex();
Chad Rosier36b8fed2012-06-27 22:34:28 +0000660
Devang Pateld37ad242012-01-17 18:00:18 +0000661 if (getLexer().is(AsmToken::Identifier)) {
662 // Parse BaseReg
Devang Patel1aea4302012-01-20 22:32:05 +0000663 if (ParseRegister(BaseReg, Start, End)) {
Devang Pateld37ad242012-01-17 18:00:18 +0000664 // Handle '[' 'symbol' ']'
Devang Pateld37ad242012-01-17 18:00:18 +0000665 if (getParser().ParseExpression(Disp, End)) return 0;
666 if (getLexer().isNot(AsmToken::RBrac))
Devang Patelbc51e502012-01-17 19:09:22 +0000667 return ErrorOperand(Start, "Expected ']' token!");
Devang Pateld37ad242012-01-17 18:00:18 +0000668 Parser.Lex();
669 return X86Operand::CreateMem(Disp, Start, End, Size);
670 }
671 } else if (getLexer().is(AsmToken::Integer)) {
Devang Patel3e081312012-01-23 20:20:06 +0000672 int64_t Val = Parser.getTok().getIntVal();
Devang Pateld37ad242012-01-17 18:00:18 +0000673 Parser.Lex();
Devang Patel3e081312012-01-23 20:20:06 +0000674 SMLoc Loc = Parser.getTok().getLoc();
675 if (getLexer().is(AsmToken::RBrac)) {
676 // Handle '[' number ']'
677 Parser.Lex();
Devang Patela28101e2012-01-27 19:48:28 +0000678 const MCExpr *Disp = MCConstantExpr::Create(Val, getContext());
679 if (SegReg)
680 return X86Operand::CreateMem(SegReg, Disp, 0, 0, Scale,
681 Start, End, Size);
682 return X86Operand::CreateMem(Disp, Start, End, Size);
Devang Patel3e081312012-01-23 20:20:06 +0000683 } else if (getLexer().is(AsmToken::Star)) {
684 // Handle '[' Scale*IndexReg ']'
685 Parser.Lex();
686 SMLoc IdxRegLoc = Parser.getTok().getLoc();
Craig Topper833d7f82012-07-18 04:36:35 +0000687 if (ParseRegister(IndexReg, IdxRegLoc, End))
688 return ErrorOperand(IdxRegLoc, "Expected register");
Devang Patel3e081312012-01-23 20:20:06 +0000689 Scale = Val;
690 } else
Craig Topper833d7f82012-07-18 04:36:35 +0000691 return ErrorOperand(Loc, "Unexpected token");
Devang Pateld37ad242012-01-17 18:00:18 +0000692 }
693
694 if (getLexer().is(AsmToken::Plus) || getLexer().is(AsmToken::Minus)) {
695 bool isPlus = getLexer().is(AsmToken::Plus);
696 Parser.Lex();
697 SMLoc PlusLoc = Parser.getTok().getLoc();
698 if (getLexer().is(AsmToken::Integer)) {
699 int64_t Val = Parser.getTok().getIntVal();
700 Parser.Lex();
701 if (getLexer().is(AsmToken::Star)) {
Devang Patelbc51e502012-01-17 19:09:22 +0000702 Parser.Lex();
703 SMLoc IdxRegLoc = Parser.getTok().getLoc();
Craig Topper833d7f82012-07-18 04:36:35 +0000704 if (ParseRegister(IndexReg, IdxRegLoc, End))
705 return ErrorOperand(IdxRegLoc, "Expected register");
Devang Patelbc51e502012-01-17 19:09:22 +0000706 Scale = Val;
Devang Pateld37ad242012-01-17 18:00:18 +0000707 } else if (getLexer().is(AsmToken::RBrac)) {
Devang Patelbc51e502012-01-17 19:09:22 +0000708 const MCExpr *ValExpr = MCConstantExpr::Create(Val, getContext());
Devang Patele60540f2012-01-19 18:15:51 +0000709 Disp = isPlus ? ValExpr : MCConstantExpr::Create(0-Val, getContext());
Devang Pateld37ad242012-01-17 18:00:18 +0000710 } else
Devang Patelbc51e502012-01-17 19:09:22 +0000711 return ErrorOperand(PlusLoc, "unexpected token after +");
Devang Patelf2d21372012-01-23 22:35:25 +0000712 } else if (getLexer().is(AsmToken::Identifier)) {
Devang Patel392ad6d2012-01-23 23:56:33 +0000713 // This could be an index register or a displacement expression.
Devang Patelf2d21372012-01-23 22:35:25 +0000714 End = Parser.getTok().getLoc();
715 if (!IndexReg)
716 ParseRegister(IndexReg, Start, End);
Chad Rosier36b8fed2012-06-27 22:34:28 +0000717 else if (getParser().ParseExpression(Disp, End)) return 0;
Devang Patelf2d21372012-01-23 22:35:25 +0000718 }
Devang Pateld37ad242012-01-17 18:00:18 +0000719 }
720
721 if (getLexer().isNot(AsmToken::RBrac))
722 if (getParser().ParseExpression(Disp, End)) return 0;
723
724 End = Parser.getTok().getLoc();
725 if (getLexer().isNot(AsmToken::RBrac))
726 return ErrorOperand(End, "expected ']' token!");
727 Parser.Lex();
728 End = Parser.getTok().getLoc();
Devang Patelfdd3b302012-01-20 21:21:01 +0000729
730 // handle [-42]
731 if (!BaseReg && !IndexReg)
732 return X86Operand::CreateMem(Disp, Start, End, Size);
733
Devang Pateld37ad242012-01-17 18:00:18 +0000734 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale,
Devang Patelbc51e502012-01-17 19:09:22 +0000735 Start, End, Size);
Devang Pateld37ad242012-01-17 18:00:18 +0000736}
737
738/// ParseIntelMemOperand - Parse intel style memory operand.
739X86Operand *X86AsmParser::ParseIntelMemOperand() {
740 const AsmToken &Tok = Parser.getTok();
741 SMLoc Start = Parser.getTok().getLoc(), End;
Devang Patel7c64fe62012-01-23 18:31:58 +0000742 unsigned SegReg = 0;
Devang Pateld37ad242012-01-17 18:00:18 +0000743
744 unsigned Size = getIntelMemOperandSize(Tok.getString());
745 if (Size) {
746 Parser.Lex();
Chad Rosierf58ae5d2012-09-12 18:24:26 +0000747 assert ((Tok.getString() == "PTR" || Tok.getString() == "ptr") &&
748 "Unexpected token!");
Devang Pateld37ad242012-01-17 18:00:18 +0000749 Parser.Lex();
750 }
751
752 if (getLexer().is(AsmToken::LBrac))
Devang Patel7c64fe62012-01-23 18:31:58 +0000753 return ParseIntelBracExpression(SegReg, Size);
754
755 if (!ParseRegister(SegReg, Start, End)) {
756 // Handel SegReg : [ ... ]
757 if (getLexer().isNot(AsmToken::Colon))
758 return ErrorOperand(Start, "Expected ':' token!");
759 Parser.Lex(); // Eat :
760 if (getLexer().isNot(AsmToken::LBrac))
761 return ErrorOperand(Start, "Expected '[' token!");
762 return ParseIntelBracExpression(SegReg, Size);
763 }
Devang Pateld37ad242012-01-17 18:00:18 +0000764
765 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
766 if (getParser().ParseExpression(Disp, End)) return 0;
767 return X86Operand::CreateMem(Disp, Start, End, Size);
768}
769
770X86Operand *X86AsmParser::ParseIntelOperand() {
Devang Pateld37ad242012-01-17 18:00:18 +0000771 SMLoc Start = Parser.getTok().getLoc(), End;
772
773 // immediate.
774 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Real) ||
775 getLexer().is(AsmToken::Minus)) {
776 const MCExpr *Val;
777 if (!getParser().ParseExpression(Val, End)) {
778 End = Parser.getTok().getLoc();
779 return X86Operand::CreateImm(Val, Start, End);
780 }
781 }
782
Devang Patel0a338862012-01-12 01:36:43 +0000783 // register
Devang Patel1aea4302012-01-20 22:32:05 +0000784 unsigned RegNo = 0;
785 if (!ParseRegister(RegNo, Start, End)) {
Devang Patel0a338862012-01-12 01:36:43 +0000786 End = Parser.getTok().getLoc();
787 return X86Operand::CreateReg(RegNo, Start, End);
788 }
789
790 // mem operand
Devang Pateld37ad242012-01-17 18:00:18 +0000791 return ParseIntelMemOperand();
Devang Patel0a338862012-01-12 01:36:43 +0000792}
793
Devang Pateldd929fc2012-01-12 18:03:40 +0000794X86Operand *X86AsmParser::ParseATTOperand() {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000795 switch (getLexer().getKind()) {
796 default:
Chris Lattnereef6d782010-04-17 18:56:34 +0000797 // Parse a memory operand with no segment register.
798 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattner23075742010-01-15 18:27:19 +0000799 case AsmToken::Percent: {
Chris Lattnereef6d782010-04-17 18:56:34 +0000800 // Read the register.
Chris Lattner23075742010-01-15 18:27:19 +0000801 unsigned RegNo;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000802 SMLoc Start, End;
803 if (ParseRegister(RegNo, Start, End)) return 0;
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000804 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000805 Error(Start, "%eiz and %riz can only be used as index registers",
806 SMRange(Start, End));
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000807 return 0;
808 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000809
Chris Lattnereef6d782010-04-17 18:56:34 +0000810 // If this is a segment register followed by a ':', then this is the start
811 // of a memory reference, otherwise this is a normal register reference.
812 if (getLexer().isNot(AsmToken::Colon))
813 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000814
815
Chris Lattnereef6d782010-04-17 18:56:34 +0000816 getParser().Lex(); // Eat the colon.
817 return ParseMemOperand(RegNo, Start);
Chris Lattner23075742010-01-15 18:27:19 +0000818 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000819 case AsmToken::Dollar: {
820 // $42 -> immediate.
Sean Callanan18b83232010-01-19 21:44:56 +0000821 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callananb9a25b72010-01-19 20:27:46 +0000822 Parser.Lex();
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000823 const MCExpr *Val;
Chris Lattner54482b42010-01-15 19:39:23 +0000824 if (getParser().ParseExpression(Val, End))
Chris Lattner309264d2010-01-15 18:44:13 +0000825 return 0;
Chris Lattnerb4307b32010-01-15 19:28:38 +0000826 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000827 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000828 }
Daniel Dunbardbd692a2009-07-20 20:01:54 +0000829}
830
Chris Lattnereef6d782010-04-17 18:56:34 +0000831/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
832/// has already been parsed if present.
Devang Pateldd929fc2012-01-12 18:03:40 +0000833X86Operand *X86AsmParser::ParseMemOperand(unsigned SegReg, SMLoc MemStart) {
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000834
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000835 // We have to disambiguate a parenthesized expression "(4+5)" from the start
836 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner75f265f2010-01-24 01:07:33 +0000837 // only way to do this without lookahead is to eat the '(' and see what is
838 // after it.
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000839 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000840 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattner54482b42010-01-15 19:39:23 +0000841 SMLoc ExprEnd;
842 if (getParser().ParseExpression(Disp, ExprEnd)) return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000843
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000844 // After parsing the base expression we could either have a parenthesized
845 // memory address or not. If not, return now. If so, eat the (.
846 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000847 // Unless we have a segment register, treat this as an immediate.
Chris Lattner309264d2010-01-15 18:44:13 +0000848 if (SegReg == 0)
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000849 return X86Operand::CreateMem(Disp, MemStart, ExprEnd);
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000850 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000851 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000852
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000853 // Eat the '('.
Sean Callananb9a25b72010-01-19 20:27:46 +0000854 Parser.Lex();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000855 } else {
856 // Okay, we have a '('. We don't know if this is an expression or not, but
857 // so we have to eat the ( to see beyond it.
Sean Callanan18b83232010-01-19 21:44:56 +0000858 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000859 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000860
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000861 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000862 // Nothing to do here, fall into the code below with the '(' part of the
863 // memory operand consumed.
864 } else {
Chris Lattnerb4307b32010-01-15 19:28:38 +0000865 SMLoc ExprEnd;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000866
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000867 // It must be an parenthesized expression, parse it now.
Chris Lattnerb4307b32010-01-15 19:28:38 +0000868 if (getParser().ParseParenExpression(Disp, ExprEnd))
Chris Lattner309264d2010-01-15 18:44:13 +0000869 return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000870
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000871 // After parsing the base expression we could either have a parenthesized
872 // memory address or not. If not, return now. If so, eat the (.
873 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000874 // Unless we have a segment register, treat this as an immediate.
Chris Lattner309264d2010-01-15 18:44:13 +0000875 if (SegReg == 0)
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000876 return X86Operand::CreateMem(Disp, LParenLoc, ExprEnd);
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000877 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000878 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000879
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000880 // Eat the '('.
Sean Callananb9a25b72010-01-19 20:27:46 +0000881 Parser.Lex();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000882 }
883 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000884
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000885 // If we reached here, then we just ate the ( of the memory operand. Process
886 // the rest of the memory operand.
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000887 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Kevin Enderby84faf652012-03-12 21:32:09 +0000888 SMLoc IndexLoc;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000889
Chris Lattner29ef9a22010-01-15 18:51:29 +0000890 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000891 SMLoc StartLoc, EndLoc;
892 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return 0;
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000893 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000894 Error(StartLoc, "eiz and riz can only be used as index registers",
895 SMRange(StartLoc, EndLoc));
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000896 return 0;
897 }
Chris Lattner29ef9a22010-01-15 18:51:29 +0000898 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000899
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000900 if (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +0000901 Parser.Lex(); // Eat the comma.
Kevin Enderby84faf652012-03-12 21:32:09 +0000902 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000903
904 // Following the comma we should have either an index register, or a scale
905 // value. We don't support the later form, but we want to parse it
906 // correctly.
907 //
908 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000909 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000910 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner29ef9a22010-01-15 18:51:29 +0000911 SMLoc L;
912 if (ParseRegister(IndexReg, L, L)) return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000913
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000914 if (getLexer().isNot(AsmToken::RParen)) {
915 // Parse the scale amount:
916 // ::= ',' [scale-expression]
Chris Lattner309264d2010-01-15 18:44:13 +0000917 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000918 Error(Parser.getTok().getLoc(),
Chris Lattner309264d2010-01-15 18:44:13 +0000919 "expected comma in scale expression");
920 return 0;
921 }
Sean Callananb9a25b72010-01-19 20:27:46 +0000922 Parser.Lex(); // Eat the comma.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000923
924 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000925 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000926
927 int64_t ScaleVal;
Kevin Enderby58dfaa12012-03-09 22:24:10 +0000928 if (getParser().ParseAbsoluteExpression(ScaleVal)){
929 Error(Loc, "expected scale expression");
Chris Lattner309264d2010-01-15 18:44:13 +0000930 return 0;
Craig Topper76bd9382012-07-18 04:59:16 +0000931 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000932
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000933 // Validate the scale amount.
Chris Lattner309264d2010-01-15 18:44:13 +0000934 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){
935 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
936 return 0;
937 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000938 Scale = (unsigned)ScaleVal;
939 }
940 }
941 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbaree910252010-08-24 19:13:38 +0000942 // A scale amount without an index is ignored.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000943 // index.
Sean Callanan18b83232010-01-19 21:44:56 +0000944 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000945
946 int64_t Value;
947 if (getParser().ParseAbsoluteExpression(Value))
Chris Lattner309264d2010-01-15 18:44:13 +0000948 return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000949
Daniel Dunbaree910252010-08-24 19:13:38 +0000950 if (Value != 1)
951 Warning(Loc, "scale factor without index register is ignored");
952 Scale = 1;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000953 }
954 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000955
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000956 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattner309264d2010-01-15 18:44:13 +0000957 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000958 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Chris Lattner309264d2010-01-15 18:44:13 +0000959 return 0;
960 }
Sean Callanan18b83232010-01-19 21:44:56 +0000961 SMLoc MemEnd = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000962 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000963
Kevin Enderby84faf652012-03-12 21:32:09 +0000964 // If we have both a base register and an index register make sure they are
965 // both 64-bit or 32-bit registers.
Manman Ren1f7a1b62012-06-26 19:47:59 +0000966 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
Kevin Enderby84faf652012-03-12 21:32:09 +0000967 if (BaseReg != 0 && IndexReg != 0) {
968 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
Manman Ren1f7a1b62012-06-26 19:47:59 +0000969 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
970 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
Kevin Enderby84faf652012-03-12 21:32:09 +0000971 IndexReg != X86::RIZ) {
972 Error(IndexLoc, "index register is 32-bit, but base register is 64-bit");
973 return 0;
974 }
975 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
Manman Ren1f7a1b62012-06-26 19:47:59 +0000976 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
977 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
Kevin Enderby84faf652012-03-12 21:32:09 +0000978 IndexReg != X86::EIZ){
979 Error(IndexLoc, "index register is 64-bit, but base register is 32-bit");
980 return 0;
981 }
982 }
983
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000984 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale,
985 MemStart, MemEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000986}
987
Devang Pateldd929fc2012-01-12 18:03:40 +0000988bool X86AsmParser::
Benjamin Kramer38e59892010-07-14 22:38:02 +0000989ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000990 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattner693173f2010-10-30 19:23:13 +0000991 StringRef PatchedName = Name;
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000992
Chris Lattnerd8f71792010-11-28 20:23:50 +0000993 // FIXME: Hack to recognize setneb as setne.
994 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
995 PatchedName != "setb" && PatchedName != "setnb")
996 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier36b8fed2012-06-27 22:34:28 +0000997
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000998 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
999 const MCExpr *ExtraImmOp = 0;
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001000 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001001 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
1002 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Topper9e6ddcb2012-03-29 07:11:23 +00001003 bool IsVCMP = PatchedName[0] == 'v';
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001004 unsigned SSECCIdx = IsVCMP ? 4 : 3;
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001005 unsigned SSEComparisonCode = StringSwitch<unsigned>(
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001006 PatchedName.slice(SSECCIdx, PatchedName.size() - 2))
Craig Topper9e6ddcb2012-03-29 07:11:23 +00001007 .Case("eq", 0x00)
1008 .Case("lt", 0x01)
1009 .Case("le", 0x02)
1010 .Case("unord", 0x03)
1011 .Case("neq", 0x04)
1012 .Case("nlt", 0x05)
1013 .Case("nle", 0x06)
1014 .Case("ord", 0x07)
1015 /* AVX only from here */
1016 .Case("eq_uq", 0x08)
1017 .Case("nge", 0x09)
Bruno Cardoso Lopescc69e132010-07-07 22:24:03 +00001018 .Case("ngt", 0x0A)
1019 .Case("false", 0x0B)
1020 .Case("neq_oq", 0x0C)
1021 .Case("ge", 0x0D)
1022 .Case("gt", 0x0E)
1023 .Case("true", 0x0F)
1024 .Case("eq_os", 0x10)
1025 .Case("lt_oq", 0x11)
1026 .Case("le_oq", 0x12)
1027 .Case("unord_s", 0x13)
1028 .Case("neq_us", 0x14)
1029 .Case("nlt_uq", 0x15)
1030 .Case("nle_uq", 0x16)
1031 .Case("ord_s", 0x17)
1032 .Case("eq_us", 0x18)
1033 .Case("nge_uq", 0x19)
1034 .Case("ngt_uq", 0x1A)
1035 .Case("false_os", 0x1B)
1036 .Case("neq_os", 0x1C)
1037 .Case("ge_oq", 0x1D)
1038 .Case("gt_oq", 0x1E)
1039 .Case("true_us", 0x1F)
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001040 .Default(~0U);
Craig Topper9e6ddcb2012-03-29 07:11:23 +00001041 if (SSEComparisonCode != ~0U && (IsVCMP || SSEComparisonCode < 8)) {
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001042 ExtraImmOp = MCConstantExpr::Create(SSEComparisonCode,
1043 getParser().getContext());
1044 if (PatchedName.endswith("ss")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001045 PatchedName = IsVCMP ? "vcmpss" : "cmpss";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001046 } else if (PatchedName.endswith("sd")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001047 PatchedName = IsVCMP ? "vcmpsd" : "cmpsd";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001048 } else if (PatchedName.endswith("ps")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001049 PatchedName = IsVCMP ? "vcmpps" : "cmpps";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001050 } else {
1051 assert(PatchedName.endswith("pd") && "Unexpected mnemonic!");
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001052 PatchedName = IsVCMP ? "vcmppd" : "cmppd";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001053 }
1054 }
1055 }
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00001056
Daniel Dunbar1b6c0602010-02-10 21:19:28 +00001057 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001058
Devang Patel885f65b2012-01-30 22:47:12 +00001059 if (ExtraImmOp && !isParsingIntelSyntax())
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001060 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001061
Chris Lattner2544f422010-09-08 05:17:37 +00001062 // Determine whether this is an instruction prefix.
1063 bool isPrefix =
Chris Lattner693173f2010-10-30 19:23:13 +00001064 Name == "lock" || Name == "rep" ||
1065 Name == "repe" || Name == "repz" ||
Rafael Espindolabeb68982010-11-23 11:23:24 +00001066 Name == "repne" || Name == "repnz" ||
Rafael Espindolabfd2d262010-11-27 20:29:45 +00001067 Name == "rex64" || Name == "data16";
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001068
1069
Chris Lattner2544f422010-09-08 05:17:37 +00001070 // This does the actual operand parsing. Don't parse any more if we have a
1071 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
1072 // just want to parse the "lock" as the first instruction and the "incl" as
1073 // the next one.
1074 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar0db68f42009-08-11 05:00:25 +00001075
1076 // Parse '*' modifier.
1077 if (getLexer().is(AsmToken::Star)) {
Sean Callanan18b83232010-01-19 21:44:56 +00001078 SMLoc Loc = Parser.getTok().getLoc();
Chris Lattnerb4307b32010-01-15 19:28:38 +00001079 Operands.push_back(X86Operand::CreateToken("*", Loc));
Sean Callananb9a25b72010-01-19 20:27:46 +00001080 Parser.Lex(); // Eat the star.
Daniel Dunbar0db68f42009-08-11 05:00:25 +00001081 }
1082
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001083 // Read the first operand.
Chris Lattner309264d2010-01-15 18:44:13 +00001084 if (X86Operand *Op = ParseOperand())
1085 Operands.push_back(Op);
Chris Lattnercbf8a982010-09-11 16:18:25 +00001086 else {
1087 Parser.EatToEndOfStatement();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001088 return true;
Chris Lattnercbf8a982010-09-11 16:18:25 +00001089 }
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001090
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001091 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00001092 Parser.Lex(); // Eat the comma.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001093
1094 // Parse and remember the operand.
Chris Lattner309264d2010-01-15 18:44:13 +00001095 if (X86Operand *Op = ParseOperand())
1096 Operands.push_back(Op);
Chris Lattnercbf8a982010-09-11 16:18:25 +00001097 else {
1098 Parser.EatToEndOfStatement();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001099 return true;
Chris Lattnercbf8a982010-09-11 16:18:25 +00001100 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001101 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001102
Chris Lattnercbf8a982010-09-11 16:18:25 +00001103 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Chris Lattnerc146c4d2010-11-18 02:53:02 +00001104 SMLoc Loc = getLexer().getLoc();
Chris Lattnercbf8a982010-09-11 16:18:25 +00001105 Parser.EatToEndOfStatement();
Chris Lattnerc146c4d2010-11-18 02:53:02 +00001106 return Error(Loc, "unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00001107 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001108 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001109
Chris Lattner2544f422010-09-08 05:17:37 +00001110 if (getLexer().is(AsmToken::EndOfStatement))
1111 Parser.Lex(); // Consume the EndOfStatement
Kevin Enderby76331752010-12-08 23:57:59 +00001112 else if (isPrefix && getLexer().is(AsmToken::Slash))
1113 Parser.Lex(); // Consume the prefix separator Slash
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001114
Devang Patel885f65b2012-01-30 22:47:12 +00001115 if (ExtraImmOp && isParsingIntelSyntax())
1116 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
1117
Chris Lattner98c870f2010-11-06 19:25:43 +00001118 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
1119 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
1120 // documented form in various unofficial manuals, so a lot of code uses it.
1121 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
1122 Operands.size() == 3) {
1123 X86Operand &Op = *(X86Operand*)Operands.back();
1124 if (Op.isMem() && Op.Mem.SegReg == 0 &&
1125 isa<MCConstantExpr>(Op.Mem.Disp) &&
1126 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
1127 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
1128 SMLoc Loc = Op.getEndLoc();
1129 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
1130 delete &Op;
1131 }
1132 }
Joerg Sonnenberger00743c22011-02-22 20:40:09 +00001133 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
1134 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
1135 Operands.size() == 3) {
1136 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1137 if (Op.isMem() && Op.Mem.SegReg == 0 &&
1138 isa<MCConstantExpr>(Op.Mem.Disp) &&
1139 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
1140 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
1141 SMLoc Loc = Op.getEndLoc();
1142 Operands.begin()[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
1143 delete &Op;
1144 }
1145 }
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001146 // Transform "ins[bwl] %dx, %es:(%edi)" into "ins[bwl]"
1147 if (Name.startswith("ins") && Operands.size() == 3 &&
1148 (Name == "insb" || Name == "insw" || Name == "insl")) {
1149 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1150 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1151 if (Op.isReg() && Op.getReg() == X86::DX && isDstOp(Op2)) {
1152 Operands.pop_back();
1153 Operands.pop_back();
1154 delete &Op;
1155 delete &Op2;
1156 }
1157 }
1158
1159 // Transform "outs[bwl] %ds:(%esi), %dx" into "out[bwl]"
1160 if (Name.startswith("outs") && Operands.size() == 3 &&
1161 (Name == "outsb" || Name == "outsw" || Name == "outsl")) {
1162 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1163 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1164 if (isSrcOp(Op) && Op2.isReg() && Op2.getReg() == X86::DX) {
1165 Operands.pop_back();
1166 Operands.pop_back();
1167 delete &Op;
1168 delete &Op2;
1169 }
1170 }
1171
1172 // Transform "movs[bwl] %ds:(%esi), %es:(%edi)" into "movs[bwl]"
1173 if (Name.startswith("movs") && Operands.size() == 3 &&
1174 (Name == "movsb" || Name == "movsw" || Name == "movsl" ||
Evan Cheng59ee62d2011-07-11 03:57:24 +00001175 (is64BitMode() && Name == "movsq"))) {
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001176 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1177 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1178 if (isSrcOp(Op) && isDstOp(Op2)) {
1179 Operands.pop_back();
1180 Operands.pop_back();
1181 delete &Op;
1182 delete &Op2;
1183 }
1184 }
1185 // Transform "lods[bwl] %ds:(%esi),{%al,%ax,%eax,%rax}" into "lods[bwl]"
1186 if (Name.startswith("lods") && Operands.size() == 3 &&
1187 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
Evan Cheng59ee62d2011-07-11 03:57:24 +00001188 Name == "lodsl" || (is64BitMode() && Name == "lodsq"))) {
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001189 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1190 X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]);
1191 if (isSrcOp(*Op1) && Op2->isReg()) {
1192 const char *ins;
1193 unsigned reg = Op2->getReg();
1194 bool isLods = Name == "lods";
1195 if (reg == X86::AL && (isLods || Name == "lodsb"))
1196 ins = "lodsb";
1197 else if (reg == X86::AX && (isLods || Name == "lodsw"))
1198 ins = "lodsw";
1199 else if (reg == X86::EAX && (isLods || Name == "lodsl"))
1200 ins = "lodsl";
1201 else if (reg == X86::RAX && (isLods || Name == "lodsq"))
1202 ins = "lodsq";
1203 else
1204 ins = NULL;
1205 if (ins != NULL) {
1206 Operands.pop_back();
1207 Operands.pop_back();
1208 delete Op1;
1209 delete Op2;
1210 if (Name != ins)
1211 static_cast<X86Operand*>(Operands[0])->setTokenValue(ins);
1212 }
1213 }
1214 }
1215 // Transform "stos[bwl] {%al,%ax,%eax,%rax},%es:(%edi)" into "stos[bwl]"
1216 if (Name.startswith("stos") && Operands.size() == 3 &&
1217 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
Evan Cheng59ee62d2011-07-11 03:57:24 +00001218 Name == "stosl" || (is64BitMode() && Name == "stosq"))) {
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001219 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1220 X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]);
1221 if (isDstOp(*Op2) && Op1->isReg()) {
1222 const char *ins;
1223 unsigned reg = Op1->getReg();
1224 bool isStos = Name == "stos";
1225 if (reg == X86::AL && (isStos || Name == "stosb"))
1226 ins = "stosb";
1227 else if (reg == X86::AX && (isStos || Name == "stosw"))
1228 ins = "stosw";
1229 else if (reg == X86::EAX && (isStos || Name == "stosl"))
1230 ins = "stosl";
1231 else if (reg == X86::RAX && (isStos || Name == "stosq"))
1232 ins = "stosq";
1233 else
1234 ins = NULL;
1235 if (ins != NULL) {
1236 Operands.pop_back();
1237 Operands.pop_back();
1238 delete Op1;
1239 delete Op2;
1240 if (Name != ins)
1241 static_cast<X86Operand*>(Operands[0])->setTokenValue(ins);
1242 }
1243 }
1244 }
1245
Chris Lattnere9e16a32010-09-15 04:33:27 +00001246 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattneree211d02010-09-11 16:32:12 +00001247 // "shift <op>".
Daniel Dunbard5e77052010-03-13 00:47:29 +00001248 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner8c24b0c2010-11-06 21:23:40 +00001249 Name.startswith("shl") || Name.startswith("sal") ||
1250 Name.startswith("rcl") || Name.startswith("rcr") ||
1251 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner47ab90b2010-09-06 18:32:06 +00001252 Operands.size() == 3) {
Devang Patelbe3e3102012-01-30 20:02:42 +00001253 if (isParsingIntelSyntax()) {
Devang Patel3b96e1f2012-01-24 21:43:36 +00001254 // Intel syntax
1255 X86Operand *Op1 = static_cast<X86Operand*>(Operands[2]);
1256 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
Craig Topper76bd9382012-07-18 04:59:16 +00001257 cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) {
1258 delete Operands[2];
1259 Operands.pop_back();
Devang Patel3b96e1f2012-01-24 21:43:36 +00001260 }
1261 } else {
1262 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1263 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
Craig Topper76bd9382012-07-18 04:59:16 +00001264 cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) {
1265 delete Operands[1];
1266 Operands.erase(Operands.begin() + 1);
Devang Patel3b96e1f2012-01-24 21:43:36 +00001267 }
Chris Lattner47ab90b2010-09-06 18:32:06 +00001268 }
Daniel Dunbarf2de13f2010-03-20 22:36:38 +00001269 }
Chad Rosier36b8fed2012-06-27 22:34:28 +00001270
Chris Lattner15f89512011-04-09 19:41:05 +00001271 // Transforms "int $3" into "int3" as a size optimization. We can't write an
1272 // instalias with an immediate operand yet.
1273 if (Name == "int" && Operands.size() == 2) {
1274 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1275 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
1276 cast<MCConstantExpr>(Op1->getImm())->getValue() == 3) {
1277 delete Operands[1];
1278 Operands.erase(Operands.begin() + 1);
1279 static_cast<X86Operand*>(Operands[0])->setTokenValue("int3");
1280 }
1281 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001282
Chris Lattner98986712010-01-14 22:21:20 +00001283 return false;
Daniel Dunbara3af3702009-07-20 18:55:04 +00001284}
1285
Devang Pateldd929fc2012-01-12 18:03:40 +00001286bool X86AsmParser::
Devang Patelb8ba13f2012-01-18 22:42:29 +00001287processInstruction(MCInst &Inst,
1288 const SmallVectorImpl<MCParsedAsmOperand*> &Ops) {
1289 switch (Inst.getOpcode()) {
1290 default: return false;
1291 case X86::AND16i16: {
1292 if (!Inst.getOperand(0).isImm() ||
1293 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1294 return false;
1295
1296 MCInst TmpInst;
1297 TmpInst.setOpcode(X86::AND16ri8);
1298 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1299 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1300 TmpInst.addOperand(Inst.getOperand(0));
1301 Inst = TmpInst;
1302 return true;
1303 }
1304 case X86::AND32i32: {
1305 if (!Inst.getOperand(0).isImm() ||
1306 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1307 return false;
1308
1309 MCInst TmpInst;
1310 TmpInst.setOpcode(X86::AND32ri8);
1311 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1312 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1313 TmpInst.addOperand(Inst.getOperand(0));
1314 Inst = TmpInst;
1315 return true;
1316 }
1317 case X86::AND64i32: {
1318 if (!Inst.getOperand(0).isImm() ||
1319 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1320 return false;
1321
1322 MCInst TmpInst;
1323 TmpInst.setOpcode(X86::AND64ri8);
1324 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1325 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1326 TmpInst.addOperand(Inst.getOperand(0));
1327 Inst = TmpInst;
1328 return true;
1329 }
Devang Patelac0f0482012-01-19 17:53:25 +00001330 case X86::XOR16i16: {
1331 if (!Inst.getOperand(0).isImm() ||
1332 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1333 return false;
1334
1335 MCInst TmpInst;
1336 TmpInst.setOpcode(X86::XOR16ri8);
1337 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1338 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1339 TmpInst.addOperand(Inst.getOperand(0));
1340 Inst = TmpInst;
1341 return true;
1342 }
1343 case X86::XOR32i32: {
1344 if (!Inst.getOperand(0).isImm() ||
1345 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1346 return false;
1347
1348 MCInst TmpInst;
1349 TmpInst.setOpcode(X86::XOR32ri8);
1350 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1351 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1352 TmpInst.addOperand(Inst.getOperand(0));
1353 Inst = TmpInst;
1354 return true;
1355 }
1356 case X86::XOR64i32: {
1357 if (!Inst.getOperand(0).isImm() ||
1358 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1359 return false;
1360
1361 MCInst TmpInst;
1362 TmpInst.setOpcode(X86::XOR64ri8);
1363 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1364 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1365 TmpInst.addOperand(Inst.getOperand(0));
1366 Inst = TmpInst;
1367 return true;
1368 }
1369 case X86::OR16i16: {
1370 if (!Inst.getOperand(0).isImm() ||
1371 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1372 return false;
1373
1374 MCInst TmpInst;
1375 TmpInst.setOpcode(X86::OR16ri8);
1376 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1377 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1378 TmpInst.addOperand(Inst.getOperand(0));
1379 Inst = TmpInst;
1380 return true;
1381 }
1382 case X86::OR32i32: {
1383 if (!Inst.getOperand(0).isImm() ||
1384 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1385 return false;
1386
1387 MCInst TmpInst;
1388 TmpInst.setOpcode(X86::OR32ri8);
1389 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1390 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1391 TmpInst.addOperand(Inst.getOperand(0));
1392 Inst = TmpInst;
1393 return true;
1394 }
1395 case X86::OR64i32: {
1396 if (!Inst.getOperand(0).isImm() ||
1397 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1398 return false;
1399
1400 MCInst TmpInst;
1401 TmpInst.setOpcode(X86::OR64ri8);
1402 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1403 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1404 TmpInst.addOperand(Inst.getOperand(0));
1405 Inst = TmpInst;
1406 return true;
1407 }
1408 case X86::CMP16i16: {
1409 if (!Inst.getOperand(0).isImm() ||
1410 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1411 return false;
1412
1413 MCInst TmpInst;
1414 TmpInst.setOpcode(X86::CMP16ri8);
1415 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1416 TmpInst.addOperand(Inst.getOperand(0));
1417 Inst = TmpInst;
1418 return true;
1419 }
1420 case X86::CMP32i32: {
1421 if (!Inst.getOperand(0).isImm() ||
1422 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1423 return false;
1424
1425 MCInst TmpInst;
1426 TmpInst.setOpcode(X86::CMP32ri8);
1427 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1428 TmpInst.addOperand(Inst.getOperand(0));
1429 Inst = TmpInst;
1430 return true;
1431 }
1432 case X86::CMP64i32: {
1433 if (!Inst.getOperand(0).isImm() ||
1434 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1435 return false;
1436
1437 MCInst TmpInst;
1438 TmpInst.setOpcode(X86::CMP64ri8);
1439 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1440 TmpInst.addOperand(Inst.getOperand(0));
1441 Inst = TmpInst;
1442 return true;
1443 }
Devang Patela951f772012-01-19 18:40:55 +00001444 case X86::ADD16i16: {
1445 if (!Inst.getOperand(0).isImm() ||
1446 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1447 return false;
1448
1449 MCInst TmpInst;
1450 TmpInst.setOpcode(X86::ADD16ri8);
1451 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1452 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1453 TmpInst.addOperand(Inst.getOperand(0));
1454 Inst = TmpInst;
1455 return true;
1456 }
1457 case X86::ADD32i32: {
1458 if (!Inst.getOperand(0).isImm() ||
1459 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1460 return false;
1461
1462 MCInst TmpInst;
1463 TmpInst.setOpcode(X86::ADD32ri8);
1464 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1465 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1466 TmpInst.addOperand(Inst.getOperand(0));
1467 Inst = TmpInst;
1468 return true;
1469 }
1470 case X86::ADD64i32: {
1471 if (!Inst.getOperand(0).isImm() ||
1472 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1473 return false;
1474
1475 MCInst TmpInst;
1476 TmpInst.setOpcode(X86::ADD64ri8);
1477 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1478 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1479 TmpInst.addOperand(Inst.getOperand(0));
1480 Inst = TmpInst;
1481 return true;
1482 }
1483 case X86::SUB16i16: {
1484 if (!Inst.getOperand(0).isImm() ||
1485 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1486 return false;
1487
1488 MCInst TmpInst;
1489 TmpInst.setOpcode(X86::SUB16ri8);
1490 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1491 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1492 TmpInst.addOperand(Inst.getOperand(0));
1493 Inst = TmpInst;
1494 return true;
1495 }
1496 case X86::SUB32i32: {
1497 if (!Inst.getOperand(0).isImm() ||
1498 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1499 return false;
1500
1501 MCInst TmpInst;
1502 TmpInst.setOpcode(X86::SUB32ri8);
1503 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1504 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1505 TmpInst.addOperand(Inst.getOperand(0));
1506 Inst = TmpInst;
1507 return true;
1508 }
1509 case X86::SUB64i32: {
1510 if (!Inst.getOperand(0).isImm() ||
1511 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1512 return false;
1513
1514 MCInst TmpInst;
1515 TmpInst.setOpcode(X86::SUB64ri8);
1516 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1517 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1518 TmpInst.addOperand(Inst.getOperand(0));
1519 Inst = TmpInst;
1520 return true;
1521 }
Devang Patelb8ba13f2012-01-18 22:42:29 +00001522 }
Devang Patelb8ba13f2012-01-18 22:42:29 +00001523}
1524
1525bool X86AsmParser::
Chris Lattner7036f8b2010-09-29 01:42:58 +00001526MatchAndEmitInstruction(SMLoc IDLoc,
Chris Lattner7c51a312010-09-29 01:50:45 +00001527 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chris Lattner7036f8b2010-09-29 01:42:58 +00001528 MCStreamer &Out) {
Chad Rosier3a86e132012-09-03 02:06:46 +00001529 unsigned Kind;
Chad Rosier64bfcbb2012-08-21 18:14:59 +00001530 unsigned ErrorInfo;
Chad Rosier3a86e132012-09-03 02:06:46 +00001531 SmallVector<MCInst, 2> Insts;
1532
Chad Rosierc4d25602012-09-03 03:16:09 +00001533 bool Error = MatchInstruction(IDLoc, Kind, Operands, Insts,
Chad Rosier3a86e132012-09-03 02:06:46 +00001534 ErrorInfo);
Chad Rosier32461762012-08-09 22:04:55 +00001535 if (!Error)
1536 for (unsigned i = 0, e = Insts.size(); i != e; ++i)
1537 Out.EmitInstruction(Insts[i]);
1538 return Error;
1539}
1540
1541bool X86AsmParser::
Chad Rosierc4d25602012-09-03 03:16:09 +00001542MatchInstruction(SMLoc IDLoc, unsigned &Kind,
Chad Rosier32461762012-08-09 22:04:55 +00001543 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosierb4fdade2012-08-21 19:36:59 +00001544 SmallVectorImpl<MCInst> &MCInsts, unsigned &OrigErrorInfo,
1545 bool matchingInlineAsm) {
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001546 assert(!Operands.empty() && "Unexpect empty operand list!");
Chris Lattner7c51a312010-09-29 01:50:45 +00001547 X86Operand *Op = static_cast<X86Operand*>(Operands[0]);
1548 assert(Op->isToken() && "Leading operand should always be a mnemonic!");
Chad Rosierb4fdade2012-08-21 19:36:59 +00001549 ArrayRef<SMRange> EmptyRanges = ArrayRef<SMRange>();
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001550
Chris Lattner7c51a312010-09-29 01:50:45 +00001551 // First, handle aliases that expand to multiple instructions.
1552 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier4ee08082012-08-28 23:57:47 +00001553 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner90fd7972010-11-06 19:57:21 +00001554 // call.
Andrew Trick0966ec02010-10-22 03:58:29 +00001555 if (Op->getToken() == "fstsw" || Op->getToken() == "fstcw" ||
Chris Lattner8b260a72010-10-30 18:07:17 +00001556 Op->getToken() == "fstsww" || Op->getToken() == "fstcww" ||
Chris Lattner905f2e02010-09-30 17:11:29 +00001557 Op->getToken() == "finit" || Op->getToken() == "fsave" ||
Kevin Enderby5a378072010-10-27 02:53:04 +00001558 Op->getToken() == "fstenv" || Op->getToken() == "fclex") {
Chris Lattner7c51a312010-09-29 01:50:45 +00001559 MCInst Inst;
1560 Inst.setOpcode(X86::WAIT);
Jim Grosbachcb5dca32012-01-27 00:51:27 +00001561 Inst.setLoc(IDLoc);
Chad Rosier32461762012-08-09 22:04:55 +00001562 MCInsts.push_back(Inst);
Chris Lattner7c51a312010-09-29 01:50:45 +00001563
Chris Lattner0bb83a82010-09-30 16:39:29 +00001564 const char *Repl =
1565 StringSwitch<const char*>(Op->getToken())
Chris Lattner8b260a72010-10-30 18:07:17 +00001566 .Case("finit", "fninit")
1567 .Case("fsave", "fnsave")
1568 .Case("fstcw", "fnstcw")
1569 .Case("fstcww", "fnstcw")
Chris Lattner905f2e02010-09-30 17:11:29 +00001570 .Case("fstenv", "fnstenv")
Chris Lattner8b260a72010-10-30 18:07:17 +00001571 .Case("fstsw", "fnstsw")
1572 .Case("fstsww", "fnstsw")
1573 .Case("fclex", "fnclex")
Chris Lattner0bb83a82010-09-30 16:39:29 +00001574 .Default(0);
1575 assert(Repl && "Unknown wait-prefixed instruction");
Benjamin Kramerb0f96fa2010-10-01 12:25:27 +00001576 delete Operands[0];
Chris Lattner0bb83a82010-09-30 16:39:29 +00001577 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattner7c51a312010-09-29 01:50:45 +00001578 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001579
Chris Lattnera008e8a2010-09-06 21:54:15 +00001580 bool WasOriginallyInvalidOperand = false;
Chris Lattner7036f8b2010-09-29 01:42:58 +00001581 MCInst Inst;
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001582
Daniel Dunbarc918d602010-05-04 16:12:42 +00001583 // First, try a direct match.
Chad Rosierc4d25602012-09-03 03:16:09 +00001584 switch (MatchInstructionImpl(Operands, Kind, Inst, OrigErrorInfo,
Devang Patelbe3e3102012-01-30 20:02:42 +00001585 isParsingIntelSyntax())) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00001586 default: break;
Chris Lattnerec6789f2010-09-06 20:08:02 +00001587 case Match_Success:
Devang Patelb8ba13f2012-01-18 22:42:29 +00001588 // Some instructions need post-processing to, for example, tweak which
1589 // encoding is selected. Loop on it while changes happen so the
Chad Rosier36b8fed2012-06-27 22:34:28 +00001590 // individual transformations can chain off each other.
Devang Patelb8ba13f2012-01-18 22:42:29 +00001591 while (processInstruction(Inst, Operands))
1592 ;
1593
Jim Grosbachcb5dca32012-01-27 00:51:27 +00001594 Inst.setLoc(IDLoc);
Chad Rosier32461762012-08-09 22:04:55 +00001595 MCInsts.push_back(Inst);
Daniel Dunbarc918d602010-05-04 16:12:42 +00001596 return false;
Chris Lattnerec6789f2010-09-06 20:08:02 +00001597 case Match_MissingFeature:
Chad Rosierb4fdade2012-08-21 19:36:59 +00001598 Error(IDLoc, "instruction requires a CPU feature not currently enabled",
1599 EmptyRanges, matchingInlineAsm);
Chris Lattnerec6789f2010-09-06 20:08:02 +00001600 return true;
Chris Lattnera008e8a2010-09-06 21:54:15 +00001601 case Match_InvalidOperand:
1602 WasOriginallyInvalidOperand = true;
1603 break;
1604 case Match_MnemonicFail:
Chris Lattnerec6789f2010-09-06 20:08:02 +00001605 break;
1606 }
Daniel Dunbarc918d602010-05-04 16:12:42 +00001607
Daniel Dunbarc918d602010-05-04 16:12:42 +00001608 // FIXME: Ideally, we would only attempt suffix matches for things which are
1609 // valid prefixes, and we could just infer the right unambiguous
1610 // type. However, that requires substantially more matcher support than the
1611 // following hack.
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001612
Daniel Dunbarc918d602010-05-04 16:12:42 +00001613 // Change the operand to point to a temporary token.
Daniel Dunbarc918d602010-05-04 16:12:42 +00001614 StringRef Base = Op->getToken();
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001615 SmallString<16> Tmp;
1616 Tmp += Base;
1617 Tmp += ' ';
1618 Op->setTokenValue(Tmp.str());
Daniel Dunbarc918d602010-05-04 16:12:42 +00001619
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001620 // If this instruction starts with an 'f', then it is a floating point stack
1621 // instruction. These come in up to three forms for 32-bit, 64-bit, and
1622 // 80-bit floating point, which use the suffixes s,l,t respectively.
1623 //
1624 // Otherwise, we assume that this may be an integer instruction, which comes
1625 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
1626 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier36b8fed2012-06-27 22:34:28 +00001627
Daniel Dunbarc918d602010-05-04 16:12:42 +00001628 // Check for the various suffix matches.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001629 Tmp[Base.size()] = Suffixes[0];
1630 unsigned ErrorInfoIgnore;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00001631 unsigned Match1, Match2, Match3, Match4;
Chad Rosierc4d25602012-09-03 03:16:09 +00001632 unsigned tKind;
Chad Rosier36b8fed2012-06-27 22:34:28 +00001633
Chad Rosierc4d25602012-09-03 03:16:09 +00001634 Match1 = MatchInstructionImpl(Operands, tKind, Inst, ErrorInfoIgnore);
1635 if (Match1 == Match_Success) Kind = tKind;
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001636 Tmp[Base.size()] = Suffixes[1];
Chad Rosierc4d25602012-09-03 03:16:09 +00001637 Match2 = MatchInstructionImpl(Operands, tKind, Inst, ErrorInfoIgnore);
1638 if (Match2 == Match_Success) Kind = tKind;
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001639 Tmp[Base.size()] = Suffixes[2];
Chad Rosierc4d25602012-09-03 03:16:09 +00001640 Match3 = MatchInstructionImpl(Operands, tKind, Inst, ErrorInfoIgnore);
1641 if (Match3 == Match_Success) Kind = tKind;
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001642 Tmp[Base.size()] = Suffixes[3];
Chad Rosierc4d25602012-09-03 03:16:09 +00001643 Match4 = MatchInstructionImpl(Operands, tKind, Inst, ErrorInfoIgnore);
1644 if (Match4 == Match_Success) Kind = tKind;
Daniel Dunbarc918d602010-05-04 16:12:42 +00001645
1646 // Restore the old token.
1647 Op->setTokenValue(Base);
1648
1649 // If exactly one matched, then we treat that as a successful match (and the
1650 // instruction will already have been filled in correctly, since the failing
1651 // matches won't have modified it).
Chris Lattnerec6789f2010-09-06 20:08:02 +00001652 unsigned NumSuccessfulMatches =
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001653 (Match1 == Match_Success) + (Match2 == Match_Success) +
1654 (Match3 == Match_Success) + (Match4 == Match_Success);
Chris Lattner7036f8b2010-09-29 01:42:58 +00001655 if (NumSuccessfulMatches == 1) {
Jim Grosbachcb5dca32012-01-27 00:51:27 +00001656 Inst.setLoc(IDLoc);
Chad Rosier32461762012-08-09 22:04:55 +00001657 MCInsts.push_back(Inst);
Daniel Dunbarc918d602010-05-04 16:12:42 +00001658 return false;
Chris Lattner7036f8b2010-09-29 01:42:58 +00001659 }
Daniel Dunbarc918d602010-05-04 16:12:42 +00001660
Chris Lattnerec6789f2010-09-06 20:08:02 +00001661 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001662
Daniel Dunbar09062b12010-08-12 00:55:42 +00001663 // If we had multiple suffix matches, then identify this as an ambiguous
1664 // match.
Chris Lattnerec6789f2010-09-06 20:08:02 +00001665 if (NumSuccessfulMatches > 1) {
Daniel Dunbar09062b12010-08-12 00:55:42 +00001666 char MatchChars[4];
1667 unsigned NumMatches = 0;
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001668 if (Match1 == Match_Success) MatchChars[NumMatches++] = Suffixes[0];
1669 if (Match2 == Match_Success) MatchChars[NumMatches++] = Suffixes[1];
1670 if (Match3 == Match_Success) MatchChars[NumMatches++] = Suffixes[2];
1671 if (Match4 == Match_Success) MatchChars[NumMatches++] = Suffixes[3];
Daniel Dunbar09062b12010-08-12 00:55:42 +00001672
1673 SmallString<126> Msg;
1674 raw_svector_ostream OS(Msg);
1675 OS << "ambiguous instructions require an explicit suffix (could be ";
1676 for (unsigned i = 0; i != NumMatches; ++i) {
1677 if (i != 0)
1678 OS << ", ";
1679 if (i + 1 == NumMatches)
1680 OS << "or ";
1681 OS << "'" << Base << MatchChars[i] << "'";
1682 }
1683 OS << ")";
Chad Rosierb4fdade2012-08-21 19:36:59 +00001684 Error(IDLoc, OS.str(), EmptyRanges, matchingInlineAsm);
Chris Lattnerec6789f2010-09-06 20:08:02 +00001685 return true;
Daniel Dunbar09062b12010-08-12 00:55:42 +00001686 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001687
Chris Lattnera008e8a2010-09-06 21:54:15 +00001688 // Okay, we know that none of the variants matched successfully.
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001689
Chris Lattnera008e8a2010-09-06 21:54:15 +00001690 // If all of the instructions reported an invalid mnemonic, then the original
1691 // mnemonic was invalid.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001692 if ((Match1 == Match_MnemonicFail) && (Match2 == Match_MnemonicFail) &&
1693 (Match3 == Match_MnemonicFail) && (Match4 == Match_MnemonicFail)) {
Chris Lattnerce4a3352010-09-06 22:11:18 +00001694 if (!WasOriginallyInvalidOperand) {
Chad Rosier674101e2012-08-22 19:14:29 +00001695 ArrayRef<SMRange> Ranges = matchingInlineAsm ? EmptyRanges :
1696 Op->getLocRange();
Benjamin Kramerf82edaf2011-10-16 11:28:29 +00001697 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier674101e2012-08-22 19:14:29 +00001698 Ranges, matchingInlineAsm);
Chris Lattnerce4a3352010-09-06 22:11:18 +00001699 }
1700
1701 // Recover location info for the operand if we know which was the problem.
Chris Lattnerce4a3352010-09-06 22:11:18 +00001702 if (OrigErrorInfo != ~0U) {
Chris Lattnerf8840122010-09-15 03:50:11 +00001703 if (OrigErrorInfo >= Operands.size())
Chad Rosierb4fdade2012-08-21 19:36:59 +00001704 return Error(IDLoc, "too few operands for instruction",
1705 EmptyRanges, matchingInlineAsm);
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001706
Chris Lattnerd8b7aa22011-10-16 04:47:35 +00001707 X86Operand *Operand = (X86Operand*)Operands[OrigErrorInfo];
1708 if (Operand->getStartLoc().isValid()) {
1709 SMRange OperandRange = Operand->getLocRange();
1710 return Error(Operand->getStartLoc(), "invalid operand for instruction",
Chad Rosierb4fdade2012-08-21 19:36:59 +00001711 OperandRange, matchingInlineAsm);
Chris Lattnerd8b7aa22011-10-16 04:47:35 +00001712 }
Chris Lattnerce4a3352010-09-06 22:11:18 +00001713 }
1714
Chad Rosierb4fdade2012-08-21 19:36:59 +00001715 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
1716 matchingInlineAsm);
Chris Lattnera008e8a2010-09-06 21:54:15 +00001717 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001718
Chris Lattnerec6789f2010-09-06 20:08:02 +00001719 // If one instruction matched with a missing feature, report this as a
1720 // missing feature.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001721 if ((Match1 == Match_MissingFeature) + (Match2 == Match_MissingFeature) +
1722 (Match3 == Match_MissingFeature) + (Match4 == Match_MissingFeature) == 1){
Chad Rosierb4fdade2012-08-21 19:36:59 +00001723 Error(IDLoc, "instruction requires a CPU feature not currently enabled",
1724 EmptyRanges, matchingInlineAsm);
Chris Lattnerec6789f2010-09-06 20:08:02 +00001725 return true;
1726 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001727
Chris Lattnera008e8a2010-09-06 21:54:15 +00001728 // If one instruction matched with an invalid operand, report this as an
1729 // operand failure.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001730 if ((Match1 == Match_InvalidOperand) + (Match2 == Match_InvalidOperand) +
1731 (Match3 == Match_InvalidOperand) + (Match4 == Match_InvalidOperand) == 1){
Chad Rosierb4fdade2012-08-21 19:36:59 +00001732 Error(IDLoc, "invalid operand for instruction", EmptyRanges,
1733 matchingInlineAsm);
Chris Lattnera008e8a2010-09-06 21:54:15 +00001734 return true;
1735 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001736
Chris Lattnerec6789f2010-09-06 20:08:02 +00001737 // If all of these were an outright failure, report it in a useless way.
Chad Rosierb4fdade2012-08-21 19:36:59 +00001738 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
1739 EmptyRanges, matchingInlineAsm);
Daniel Dunbarc918d602010-05-04 16:12:42 +00001740 return true;
1741}
1742
1743
Devang Pateldd929fc2012-01-12 18:03:40 +00001744bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Chris Lattner537ca842010-10-30 17:38:55 +00001745 StringRef IDVal = DirectiveID.getIdentifier();
1746 if (IDVal == ".word")
1747 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Chengbd27f5a2011-07-27 00:38:12 +00001748 else if (IDVal.startswith(".code"))
1749 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier3c4ecd72012-09-10 20:54:39 +00001750 else if (IDVal.startswith(".att_syntax")) {
1751 getParser().setAssemblerDialect(0);
1752 return false;
1753 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patel0db58bf2012-01-31 18:14:05 +00001754 getParser().setAssemblerDialect(1);
Devang Patelbe3e3102012-01-30 20:02:42 +00001755 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1756 if(Parser.getTok().getString() == "noprefix") {
Craig Topper76bd9382012-07-18 04:59:16 +00001757 // FIXME : Handle noprefix
1758 Parser.Lex();
Devang Patelbe3e3102012-01-30 20:02:42 +00001759 } else
Craig Topper76bd9382012-07-18 04:59:16 +00001760 return true;
Devang Patelbe3e3102012-01-30 20:02:42 +00001761 }
1762 return false;
1763 }
Chris Lattner537ca842010-10-30 17:38:55 +00001764 return true;
1765}
1766
1767/// ParseDirectiveWord
1768/// ::= .word [ expression (, expression)* ]
Devang Pateldd929fc2012-01-12 18:03:40 +00001769bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Chris Lattner537ca842010-10-30 17:38:55 +00001770 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1771 for (;;) {
1772 const MCExpr *Value;
1773 if (getParser().ParseExpression(Value))
1774 return true;
Chad Rosier36b8fed2012-06-27 22:34:28 +00001775
Chris Lattner537ca842010-10-30 17:38:55 +00001776 getParser().getStreamer().EmitValue(Value, Size, 0 /*addrspace*/);
Chad Rosier36b8fed2012-06-27 22:34:28 +00001777
Chris Lattner537ca842010-10-30 17:38:55 +00001778 if (getLexer().is(AsmToken::EndOfStatement))
1779 break;
Chad Rosier36b8fed2012-06-27 22:34:28 +00001780
Chris Lattner537ca842010-10-30 17:38:55 +00001781 // FIXME: Improve diagnostic.
1782 if (getLexer().isNot(AsmToken::Comma))
1783 return Error(L, "unexpected token in directive");
1784 Parser.Lex();
1785 }
1786 }
Chad Rosier36b8fed2012-06-27 22:34:28 +00001787
Chris Lattner537ca842010-10-30 17:38:55 +00001788 Parser.Lex();
1789 return false;
1790}
1791
Evan Chengbd27f5a2011-07-27 00:38:12 +00001792/// ParseDirectiveCode
1793/// ::= .code32 | .code64
Devang Pateldd929fc2012-01-12 18:03:40 +00001794bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00001795 if (IDVal == ".code32") {
1796 Parser.Lex();
1797 if (is64BitMode()) {
1798 SwitchMode();
1799 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
1800 }
1801 } else if (IDVal == ".code64") {
1802 Parser.Lex();
1803 if (!is64BitMode()) {
1804 SwitchMode();
1805 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
1806 }
1807 } else {
1808 return Error(L, "unexpected directive " + IDVal);
1809 }
Chris Lattner537ca842010-10-30 17:38:55 +00001810
Evan Chengbd27f5a2011-07-27 00:38:12 +00001811 return false;
1812}
Chris Lattner537ca842010-10-30 17:38:55 +00001813
1814
Sean Callanane88f5522010-01-23 02:43:15 +00001815extern "C" void LLVMInitializeX86AsmLexer();
1816
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001817// Force static initialization.
1818extern "C" void LLVMInitializeX86AsmParser() {
Devang Pateldd929fc2012-01-12 18:03:40 +00001819 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
1820 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Sean Callanane88f5522010-01-23 02:43:15 +00001821 LLVMInitializeX86AsmLexer();
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001822}
Daniel Dunbar0e2771f2009-07-29 00:02:19 +00001823
Chris Lattner0692ee62010-09-06 19:11:01 +00001824#define GET_REGISTER_MATCHER
1825#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar0e2771f2009-07-29 00:02:19 +00001826#include "X86GenAsmMatcher.inc"