blob: 84af0bbb31b33f96f09cd62e07134966a9d47b2b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Hal Finkelf5d5c432013-03-29 08:57:48 +0000161 if (Subtarget->hasFPRND()) {
162 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
163 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
164 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
165
166 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
167 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
168 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
169
170 // frin does not implement "ties to even." Thus, this is safe only in
171 // fast-math mode.
172 if (TM.Options.UnsafeFPMath) {
173 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
174 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
175 }
176 }
177
Nate Begemand88fc032006-01-14 03:14:10 +0000178 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000181 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
182 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000185 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
186 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000187
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000188 if (Subtarget->hasPOPCNTD()) {
189 setOperationAction(ISD::CTPOP, MVT::i32 , Promote);
190 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
191 } else {
192 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
193 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
194 }
195
Nate Begeman35ef9132006-01-11 21:21:00 +0000196 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
198 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000199
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000200 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT, MVT::i32, Expand);
202 setOperationAction(ISD::SELECT, MVT::i64, Expand);
203 setOperationAction(ISD::SELECT, MVT::f32, Expand);
204 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000205
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000206 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000209
Nate Begeman750ac1b2006-02-01 07:19:44 +0000210 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Nate Begeman81e80972006-03-17 01:40:33 +0000213 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000215
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerf7605322005-08-31 21:09:52 +0000218 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000220
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000221 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
223 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
226 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
227 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
228 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000229
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000230 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
234 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
235 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
236 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000237
Hal Finkele9150472013-03-27 19:10:42 +0000238 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000239 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
240 // support continuation, user-level threading, and etc.. As a result, no
241 // other SjLj exception interfaces are implemented and please don't build
242 // your own exception handling based on them.
243 // LLVM/Clang supports zero-cost DWARF exception handling.
244 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
245 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000246
247 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000248 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
250 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000251 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
253 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
254 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
255 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Nate Begeman1db3c922008-08-11 17:36:31 +0000260 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000262
263 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000264 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
265 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000266
Nate Begemanacc398c2006-01-25 18:21:52 +0000267 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000269
Evan Cheng769951f2012-07-02 22:39:56 +0000270 if (Subtarget->isSVR4ABI()) {
271 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000272 // VAARG always uses double-word chunks, so promote anything smaller.
273 setOperationAction(ISD::VAARG, MVT::i1, Promote);
274 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
275 setOperationAction(ISD::VAARG, MVT::i8, Promote);
276 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
277 setOperationAction(ISD::VAARG, MVT::i16, Promote);
278 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
279 setOperationAction(ISD::VAARG, MVT::i32, Promote);
280 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
281 setOperationAction(ISD::VAARG, MVT::Other, Expand);
282 } else {
283 // VAARG is custom lowered with the 32-bit SVR4 ABI.
284 setOperationAction(ISD::VAARG, MVT::Other, Custom);
285 setOperationAction(ISD::VAARG, MVT::i64, Custom);
286 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000287 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000289
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000290 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
292 setOperationAction(ISD::VAEND , MVT::Other, Expand);
293 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
294 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
295 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
296 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000297
Chris Lattner6d92cad2006-03-26 10:06:40 +0000298 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000300
Dale Johannesen53e4e442008-11-07 22:54:33 +0000301 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
303 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
304 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
305 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
306 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
309 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
310 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
311 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
312 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
313 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000314
Evan Cheng769951f2012-07-02 22:39:56 +0000315 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000316 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
318 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
319 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
320 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000321 // This is just the low 32 bits of a (signed) fp->i64 conversion.
322 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000324
Chris Lattner7fbcef72006-03-24 07:53:47 +0000325 // FIXME: disable this lowered code. This generates 64-bit register values,
326 // and we don't model the fact that the top part is clobbered by calls. We
327 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000329 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000330 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000332 }
333
Evan Cheng769951f2012-07-02 22:39:56 +0000334 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000335 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000336 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000337 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000339 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
341 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
342 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000343 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000344 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
346 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
347 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000348 }
Evan Chengd30bf012006-03-01 01:11:20 +0000349
Evan Cheng769951f2012-07-02 22:39:56 +0000350 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000351 // First set operation action for all vector types to expand. Then we
352 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
354 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
355 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000356
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000357 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000358 setOperationAction(ISD::ADD , VT, Legal);
359 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000360
Chris Lattner7ff7e672006-04-04 17:25:31 +0000361 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000364
365 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000366 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000368 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000370 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000372 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000374 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000379 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000380 setOperationAction(ISD::MUL , VT, Expand);
381 setOperationAction(ISD::SDIV, VT, Expand);
382 setOperationAction(ISD::SREM, VT, Expand);
383 setOperationAction(ISD::UDIV, VT, Expand);
384 setOperationAction(ISD::UREM, VT, Expand);
385 setOperationAction(ISD::FDIV, VT, Expand);
386 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000387 setOperationAction(ISD::FSQRT, VT, Expand);
388 setOperationAction(ISD::FLOG, VT, Expand);
389 setOperationAction(ISD::FLOG10, VT, Expand);
390 setOperationAction(ISD::FLOG2, VT, Expand);
391 setOperationAction(ISD::FEXP, VT, Expand);
392 setOperationAction(ISD::FEXP2, VT, Expand);
393 setOperationAction(ISD::FSIN, VT, Expand);
394 setOperationAction(ISD::FCOS, VT, Expand);
395 setOperationAction(ISD::FABS, VT, Expand);
396 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000397 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000398 setOperationAction(ISD::FCEIL, VT, Expand);
399 setOperationAction(ISD::FTRUNC, VT, Expand);
400 setOperationAction(ISD::FRINT, VT, Expand);
401 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000402 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
403 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
404 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
405 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
406 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
407 setOperationAction(ISD::UDIVREM, VT, Expand);
408 setOperationAction(ISD::SDIVREM, VT, Expand);
409 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
410 setOperationAction(ISD::FPOW, VT, Expand);
411 setOperationAction(ISD::CTPOP, VT, Expand);
412 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000414 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000415 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000416 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000417 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
418
419 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
420 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
421 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
422 setTruncStoreAction(VT, InnerVT, Expand);
423 }
424 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
425 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
426 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000427 }
428
Chris Lattner7ff7e672006-04-04 17:25:31 +0000429 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
430 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::AND , MVT::v4i32, Legal);
434 setOperationAction(ISD::OR , MVT::v4i32, Legal);
435 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
436 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
437 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
438 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000439 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
440 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
441 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
442 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000443 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
444 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
445 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
446 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000447
Craig Topperc9099502012-04-20 06:31:50 +0000448 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
449 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
450 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
451 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000454 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
457 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000458
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
463 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
464 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
465 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000466
467 // Altivec does not contain unordered floating-point compare instructions
468 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
469 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
470 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
471 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
472 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
473 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000474 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Hal Finkel8cc34742012-08-04 14:10:46 +0000476 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000477 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000478 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
479 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000480
Eli Friedman4db5aca2011-08-29 18:23:02 +0000481 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
482 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
484 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000485
Duncan Sands03228082008-11-23 15:47:28 +0000486 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000487 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000488
Evan Cheng769951f2012-07-02 22:39:56 +0000489 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000490 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000491 setExceptionPointerRegister(PPC::X3);
492 setExceptionSelectorRegister(PPC::X4);
493 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000494 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000495 setExceptionPointerRegister(PPC::R3);
496 setExceptionSelectorRegister(PPC::R4);
497 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000498
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000499 // We have target-specific dag combine patterns for the following nodes:
500 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000501 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000502 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000503 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000505 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000506 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000507 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000508 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
509 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000510 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
511 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000512 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
513 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
514 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
515 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
516 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000517 }
518
Hal Finkelc6129162011-10-17 18:53:03 +0000519 setMinFunctionAlignment(2);
520 if (PPCSubTarget.isDarwin())
521 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000522
Evan Cheng769951f2012-07-02 22:39:56 +0000523 if (isPPC64 && Subtarget->isJITCodeModel())
524 // Temporary workaround for the inability of PPC64 JIT to handle jump
525 // tables.
526 setSupportJumpTables(false);
527
Eli Friedman26689ac2011-08-03 21:06:02 +0000528 setInsertFencesForAtomic(true);
529
Hal Finkel768c65f2011-11-22 16:21:04 +0000530 setSchedulingPreference(Sched::Hybrid);
531
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000532 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000533
534 // The Freescale cores does better with aggressive inlining of memcpy and
535 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
536 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
537 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000538 MaxStoresPerMemset = 32;
539 MaxStoresPerMemsetOptSize = 16;
540 MaxStoresPerMemcpy = 32;
541 MaxStoresPerMemcpyOptSize = 8;
542 MaxStoresPerMemmove = 32;
543 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000544
545 setPrefFunctionAlignment(4);
Jim Grosbach3450f802013-02-20 21:13:59 +0000546 BenefitFromCodePlacementOpt = true;
Hal Finkel621b77a2012-08-28 16:12:39 +0000547 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000548}
549
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000550/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
551/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000552unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000553 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000554 // Darwin passes everything on 4 byte boundary.
555 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
556 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000557
558 // 16byte and wider vectors are passed on 16byte boundary.
559 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
560 if (VTy->getBitWidth() >= 128)
561 return 16;
562
563 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
564 if (PPCSubTarget.isPPC64())
565 return 8;
566
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000567 return 4;
568}
569
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000570const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
571 switch (Opcode) {
572 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000573 case PPCISD::FSEL: return "PPCISD::FSEL";
574 case PPCISD::FCFID: return "PPCISD::FCFID";
575 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
576 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
577 case PPCISD::STFIWX: return "PPCISD::STFIWX";
578 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
579 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
580 case PPCISD::VPERM: return "PPCISD::VPERM";
581 case PPCISD::Hi: return "PPCISD::Hi";
582 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000583 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000584 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
585 case PPCISD::LOAD: return "PPCISD::LOAD";
586 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000587 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
588 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
589 case PPCISD::SRL: return "PPCISD::SRL";
590 case PPCISD::SRA: return "PPCISD::SRA";
591 case PPCISD::SHL: return "PPCISD::SHL";
592 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
593 case PPCISD::STD_32: return "PPCISD::STD_32";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000594 case PPCISD::CALL: return "PPCISD::CALL";
595 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000596 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000597 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000598 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000599 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
600 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000601 case PPCISD::MFCR: return "PPCISD::MFCR";
602 case PPCISD::VCMP: return "PPCISD::VCMP";
603 case PPCISD::VCMPo: return "PPCISD::VCMPo";
604 case PPCISD::LBRX: return "PPCISD::LBRX";
605 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000606 case PPCISD::LARX: return "PPCISD::LARX";
607 case PPCISD::STCX: return "PPCISD::STCX";
608 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
609 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000610 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000611 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000612 case PPCISD::CR6SET: return "PPCISD::CR6SET";
613 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000614 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
615 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
616 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000617 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
618 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000619 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000620 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
621 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
622 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000623 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
624 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
625 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
626 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
627 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000628 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000629 }
630}
631
Duncan Sands28b77e92011-09-06 19:07:46 +0000632EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000633 if (!VT.isVector())
634 return MVT::i32;
635 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000636}
637
Chris Lattner1a635d62006-04-14 06:01:58 +0000638//===----------------------------------------------------------------------===//
639// Node matching predicates, for use by the tblgen matching code.
640//===----------------------------------------------------------------------===//
641
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000642/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000643static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000644 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000645 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000646 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000647 // Maybe this has already been legalized into the constant pool?
648 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000649 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000650 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000651 }
652 return false;
653}
654
Chris Lattnerddb739e2006-04-06 17:23:16 +0000655/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
656/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000657static bool isConstantOrUndef(int Op, int Val) {
658 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000659}
660
661/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
662/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000663bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000664 if (!isUnary) {
665 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000666 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000667 return false;
668 } else {
669 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
671 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000672 return false;
673 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000674 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000675}
676
677/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
678/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000679bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000680 if (!isUnary) {
681 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
683 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000684 return false;
685 } else {
686 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
688 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
689 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
690 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000691 return false;
692 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000693 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000694}
695
Chris Lattnercaad1632006-04-06 22:02:42 +0000696/// isVMerge - Common function, used to match vmrg* shuffles.
697///
Nate Begeman9008ca62009-04-27 18:41:29 +0000698static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000699 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000702 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
703 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000704
Chris Lattner116cc482006-04-06 21:11:54 +0000705 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
706 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000707 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000708 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000709 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000710 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000711 return false;
712 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000714}
715
716/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
717/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000718bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000719 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000720 if (!isUnary)
721 return isVMerge(N, UnitSize, 8, 24);
722 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000723}
724
725/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
726/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000727bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000729 if (!isUnary)
730 return isVMerge(N, UnitSize, 0, 16);
731 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000732}
733
734
Chris Lattnerd0608e12006-04-06 18:26:28 +0000735/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
736/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000737int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 "PPC only supports shuffles by bytes!");
740
741 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000742
Chris Lattnerd0608e12006-04-06 18:26:28 +0000743 // Find the first non-undef value in the shuffle mask.
744 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000746 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Chris Lattnerd0608e12006-04-06 18:26:28 +0000748 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000749
Nate Begeman9008ca62009-04-27 18:41:29 +0000750 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000751 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000752 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000753 if (ShiftAmt < i) return -1;
754 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000755
Chris Lattnerf24380e2006-04-06 22:28:36 +0000756 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000757 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000758 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000760 return -1;
761 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000763 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000765 return -1;
766 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000767 return ShiftAmt;
768}
Chris Lattneref819f82006-03-20 06:33:01 +0000769
770/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
771/// specifies a splat of a single element that is suitable for input to
772/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000773bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000775 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Chris Lattner88a99ef2006-03-20 06:37:44 +0000777 // This is a splat operation if each element of the permute is the same, and
778 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000779 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000780
Nate Begeman9008ca62009-04-27 18:41:29 +0000781 // FIXME: Handle UNDEF elements too!
782 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000783 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Nate Begeman9008ca62009-04-27 18:41:29 +0000785 // Check that the indices are consecutive, in the case of a multi-byte element
786 // splatted with a v16i8 mask.
787 for (unsigned i = 1; i != EltSize; ++i)
788 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000789 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Chris Lattner7ff7e672006-04-04 17:25:31 +0000791 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000793 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000794 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000795 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000796 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000797 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000798}
799
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000800/// isAllNegativeZeroVector - Returns true if all elements of build_vector
801/// are -0.0.
802bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000803 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
804
805 APInt APVal, APUndef;
806 unsigned BitSize;
807 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000808
Dale Johannesen1e608812009-11-13 01:45:18 +0000809 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000810 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000811 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000812
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000813 return false;
814}
815
Chris Lattneref819f82006-03-20 06:33:01 +0000816/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
817/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000818unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000819 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
820 assert(isSplatShuffleMask(SVOp, EltSize));
821 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000822}
823
Chris Lattnere87192a2006-04-12 17:37:20 +0000824/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000825/// by using a vspltis[bhw] instruction of the specified element size, return
826/// the constant being splatted. The ByteSize field indicates the number of
827/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000828SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
829 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000830
831 // If ByteSize of the splat is bigger than the element size of the
832 // build_vector, then we have a case where we are checking for a splat where
833 // multiple elements of the buildvector are folded together into a single
834 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
835 unsigned EltSize = 16/N->getNumOperands();
836 if (EltSize < ByteSize) {
837 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000838 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000839 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Chris Lattner79d9a882006-04-08 07:14:26 +0000841 // See if all of the elements in the buildvector agree across.
842 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
843 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
844 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000845 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000846
Scott Michelfdc40a02009-02-17 22:15:04 +0000847
Gabor Greifba36cb52008-08-28 21:40:38 +0000848 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000849 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
850 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000851 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000852 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Chris Lattner79d9a882006-04-08 07:14:26 +0000854 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
855 // either constant or undef values that are identical for each chunk. See
856 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
Chris Lattner79d9a882006-04-08 07:14:26 +0000858 // Check to see if all of the leading entries are either 0 or -1. If
859 // neither, then this won't fit into the immediate field.
860 bool LeadingZero = true;
861 bool LeadingOnes = true;
862 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000863 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
Chris Lattner79d9a882006-04-08 07:14:26 +0000865 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
866 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
867 }
868 // Finally, check the least significant entry.
869 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000870 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000872 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000873 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000875 }
876 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000877 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000879 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000880 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000882 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Dan Gohman475871a2008-07-27 21:46:04 +0000884 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000885 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000886
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000887 // Check to see if this buildvec has a single non-undef value in its elements.
888 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
889 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000890 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000891 OpVal = N->getOperand(i);
892 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000893 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000894 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000895
Gabor Greifba36cb52008-08-28 21:40:38 +0000896 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Eli Friedman1a8229b2009-05-24 02:03:36 +0000898 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000899 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000900 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000901 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000902 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000904 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000905 }
906
907 // If the splat value is larger than the element value, then we can never do
908 // this splat. The only case that we could fit the replicated bits into our
909 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000910 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000912 // If the element value is larger than the splat value, cut it in half and
913 // check to see if the two halves are equal. Continue doing this until we
914 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
915 while (ValSizeInBytes > ByteSize) {
916 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000918 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000919 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
920 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000921 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000922 }
923
924 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000925 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000927 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000928 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000929
Chris Lattner140a58f2006-04-08 06:46:53 +0000930 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000931 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000933 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000934}
935
Chris Lattner1a635d62006-04-14 06:01:58 +0000936//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937// Addressing Mode Selection
938//===----------------------------------------------------------------------===//
939
940/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
941/// or 64-bit immediate, and if the value can be accurately represented as a
942/// sign extension from a 16-bit value. If so, this returns true and the
943/// immediate.
944static bool isIntS16Immediate(SDNode *N, short &Imm) {
945 if (N->getOpcode() != ISD::Constant)
946 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000947
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000948 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000950 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000952 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953}
Dan Gohman475871a2008-07-27 21:46:04 +0000954static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000955 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956}
957
958
959/// SelectAddressRegReg - Given the specified addressed, check to see if it
960/// can be represented as an indexed [r+r] operation. Returns false if it
961/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000962bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
963 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000964 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 short imm = 0;
966 if (N.getOpcode() == ISD::ADD) {
967 if (isIntS16Immediate(N.getOperand(1), imm))
968 return false; // r+i
969 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
970 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000971
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 Base = N.getOperand(0);
973 Index = N.getOperand(1);
974 return true;
975 } else if (N.getOpcode() == ISD::OR) {
976 if (isIntS16Immediate(N.getOperand(1), imm))
977 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000978
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979 // If this is an or of disjoint bitfields, we can codegen this as an add
980 // (for better address arithmetic) if the LHS and RHS of the OR are provably
981 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000982 APInt LHSKnownZero, LHSKnownOne;
983 APInt RHSKnownZero, RHSKnownOne;
984 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000985 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000986
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000987 if (LHSKnownZero.getBoolValue()) {
988 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000989 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 // If all of the bits are known zero on the LHS or RHS, the add won't
991 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000992 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993 Base = N.getOperand(0);
994 Index = N.getOperand(1);
995 return true;
996 }
997 }
998 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000999
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 return false;
1001}
1002
1003/// Returns true if the address N can be represented by a base register plus
1004/// a signed 16-bit displacement [r+imm], and if it is not better
1005/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001006bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001007 SDValue &Base,
1008 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001009 // FIXME dl should come from parent load or store, not from address
1010 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 // If this can be more profitably realized as r+r, fail.
1012 if (SelectAddressRegReg(N, Disp, Base, DAG))
1013 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001014
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 if (N.getOpcode() == ISD::ADD) {
1016 short imm = 0;
1017 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1020 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1021 } else {
1022 Base = N.getOperand(0);
1023 }
1024 return true; // [r+i]
1025 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1026 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001027 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001028 && "Cannot handle constant offsets yet!");
1029 Disp = N.getOperand(1).getOperand(0); // The global address.
1030 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001031 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 Disp.getOpcode() == ISD::TargetConstantPool ||
1033 Disp.getOpcode() == ISD::TargetJumpTable);
1034 Base = N.getOperand(0);
1035 return true; // [&g+r]
1036 }
1037 } else if (N.getOpcode() == ISD::OR) {
1038 short imm = 0;
1039 if (isIntS16Immediate(N.getOperand(1), imm)) {
1040 // If this is an or of disjoint bitfields, we can codegen this as an add
1041 // (for better address arithmetic) if the LHS and RHS of the OR are
1042 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001043 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001044 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001045
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001046 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 // If all of the bits are known zero on the LHS or RHS, the add won't
1048 // carry.
1049 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051 return true;
1052 }
1053 }
1054 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1055 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 // If this address fits entirely in a 16-bit sext immediate field, codegen
1058 // this as "d, 0"
1059 short Imm;
1060 if (isIntS16Immediate(CN, Imm)) {
1061 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001062 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1063 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 return true;
1065 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001066
1067 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001069 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1070 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001071
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1076 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001077 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 return true;
1079 }
1080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001081
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 Disp = DAG.getTargetConstant(0, getPointerTy());
1083 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1084 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1085 else
1086 Base = N;
1087 return true; // [r+0]
1088}
1089
1090/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1091/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001092bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1093 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001094 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 // Check to see if we can easily represent this as an [r+r] address. This
1096 // will fail if it thinks that the address is more profitably represented as
1097 // reg+imm, e.g. where imm = 0.
1098 if (SelectAddressRegReg(N, Base, Index, DAG))
1099 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001100
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001101 // If the operand is an addition, always emit this as [r+r], since this is
1102 // better (for code size, and execution, as the memop does the add for free)
1103 // than emitting an explicit add.
1104 if (N.getOpcode() == ISD::ADD) {
1105 Base = N.getOperand(0);
1106 Index = N.getOperand(1);
1107 return true;
1108 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001110 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001111 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1112 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001113 Index = N;
1114 return true;
1115}
1116
1117/// SelectAddressRegImmShift - Returns true if the address N can be
1118/// represented by a base register plus a signed 14-bit displacement
1119/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001120bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1121 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001122 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001123 // FIXME dl should come from the parent load or store, not the address
1124 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001125 // If this can be more profitably realized as r+r, fail.
1126 if (SelectAddressRegReg(N, Disp, Base, DAG))
1127 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001128
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001129 if (N.getOpcode() == ISD::ADD) {
1130 short imm = 0;
1131 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001132 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001133 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1134 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1135 } else {
1136 Base = N.getOperand(0);
1137 }
1138 return true; // [r+i]
1139 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1140 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001141 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001142 && "Cannot handle constant offsets yet!");
1143 Disp = N.getOperand(1).getOperand(0); // The global address.
1144 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1145 Disp.getOpcode() == ISD::TargetConstantPool ||
1146 Disp.getOpcode() == ISD::TargetJumpTable);
1147 Base = N.getOperand(0);
1148 return true; // [&g+r]
1149 }
1150 } else if (N.getOpcode() == ISD::OR) {
1151 short imm = 0;
1152 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1153 // If this is an or of disjoint bitfields, we can codegen this as an add
1154 // (for better address arithmetic) if the LHS and RHS of the OR are
1155 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001156 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001157 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001158 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001159 // If all of the bits are known zero on the LHS or RHS, the add won't
1160 // carry.
1161 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001163 return true;
1164 }
1165 }
1166 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001167 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001168 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001169 // If this address fits entirely in a 14-bit sext immediate field, codegen
1170 // this as "d, 0"
1171 short Imm;
1172 if (isIntS16Immediate(CN, Imm)) {
1173 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001174 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1175 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001176 return true;
1177 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001178
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001179 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001181 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1182 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001183
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001184 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1186 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1187 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001188 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001189 return true;
1190 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001191 }
1192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001193
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001194 Disp = DAG.getTargetConstant(0, getPointerTy());
1195 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1196 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1197 else
1198 Base = N;
1199 return true; // [r+0]
1200}
1201
1202
1203/// getPreIndexedAddressParts - returns true by value, base pointer and
1204/// offset pointer and addressing mode by reference if the node's address
1205/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001206bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1207 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001208 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001209 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001210 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Ulrich Weigand881a7152013-03-22 14:58:48 +00001212 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001214 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001215 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001216 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1217 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001218 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001219 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001220 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001221 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001222 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001223 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001224 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001225 } else
1226 return false;
1227
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001228 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001229 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001230 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Ulrich Weigand881a7152013-03-22 14:58:48 +00001232 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1233
1234 // Common code will reject creating a pre-inc form if the base pointer
1235 // is a frame index, or if N is a store and the base pointer is either
1236 // the same as or a predecessor of the value being stored. Check for
1237 // those situations here, and try with swapped Base/Offset instead.
1238 bool Swap = false;
1239
1240 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1241 Swap = true;
1242 else if (!isLoad) {
1243 SDValue Val = cast<StoreSDNode>(N)->getValue();
1244 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1245 Swap = true;
1246 }
1247
1248 if (Swap)
1249 std::swap(Base, Offset);
1250
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001251 AM = ISD::PRE_INC;
1252 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001253 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001254
Chris Lattner0851b4f2006-11-15 19:55:13 +00001255 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001257 // reg + imm
1258 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1259 return false;
1260 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001261 // LDU/STU need an address with at least 4-byte alignment.
1262 if (Alignment < 4)
1263 return false;
1264
Chris Lattner0851b4f2006-11-15 19:55:13 +00001265 // reg + imm * 4.
1266 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1267 return false;
1268 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001269
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001270 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001271 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1272 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001274 LD->getExtensionType() == ISD::SEXTLOAD &&
1275 isa<ConstantSDNode>(Offset))
1276 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001277 }
1278
Chris Lattner4eab7142006-11-10 02:08:47 +00001279 AM = ISD::PRE_INC;
1280 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001281}
1282
1283//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001284// LowerOperation implementation
1285//===----------------------------------------------------------------------===//
1286
Chris Lattner1e61e692010-11-15 02:46:57 +00001287/// GetLabelAccessInfo - Return true if we should reference labels using a
1288/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1289static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001290 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1291 HiOpFlags = PPCII::MO_HA16;
1292 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001293
Chris Lattner1e61e692010-11-15 02:46:57 +00001294 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1295 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001296 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001297 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001298 if (isPIC) {
1299 HiOpFlags |= PPCII::MO_PIC_FLAG;
1300 LoOpFlags |= PPCII::MO_PIC_FLAG;
1301 }
1302
1303 // If this is a reference to a global value that requires a non-lazy-ptr, make
1304 // sure that instruction lowering adds it.
1305 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1306 HiOpFlags |= PPCII::MO_NLP_FLAG;
1307 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001308
Chris Lattner6d2ff122010-11-15 03:13:19 +00001309 if (GV->hasHiddenVisibility()) {
1310 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1311 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1312 }
1313 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001314
Chris Lattner1e61e692010-11-15 02:46:57 +00001315 return isPIC;
1316}
1317
1318static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1319 SelectionDAG &DAG) {
1320 EVT PtrVT = HiPart.getValueType();
1321 SDValue Zero = DAG.getConstant(0, PtrVT);
1322 DebugLoc DL = HiPart.getDebugLoc();
1323
1324 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1325 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001326
Chris Lattner1e61e692010-11-15 02:46:57 +00001327 // With PIC, the first instruction is actually "GR+hi(&G)".
1328 if (isPIC)
1329 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1330 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001331
Chris Lattner1e61e692010-11-15 02:46:57 +00001332 // Generate non-pic code that has direct accesses to the constant pool.
1333 // The address of the global is just (hi(&g)+lo(&g)).
1334 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1335}
1336
Scott Michelfdc40a02009-02-17 22:15:04 +00001337SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001338 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001339 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001340 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001341 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001342
Roman Divacky9fb8b492012-08-24 16:26:02 +00001343 // 64-bit SVR4 ABI code is always position-independent.
1344 // The actual address of the GlobalValue is stored in the TOC.
1345 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1346 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1347 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1348 DAG.getRegister(PPC::X2, MVT::i64));
1349 }
1350
Chris Lattner1e61e692010-11-15 02:46:57 +00001351 unsigned MOHiFlag, MOLoFlag;
1352 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1353 SDValue CPIHi =
1354 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1355 SDValue CPILo =
1356 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1357 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001358}
1359
Dan Gohmand858e902010-04-17 15:26:15 +00001360SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001361 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001362 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001363
Roman Divacky9fb8b492012-08-24 16:26:02 +00001364 // 64-bit SVR4 ABI code is always position-independent.
1365 // The actual address of the GlobalValue is stored in the TOC.
1366 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1367 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1368 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1369 DAG.getRegister(PPC::X2, MVT::i64));
1370 }
1371
Chris Lattner1e61e692010-11-15 02:46:57 +00001372 unsigned MOHiFlag, MOLoFlag;
1373 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1374 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1375 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1376 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001377}
1378
Dan Gohmand858e902010-04-17 15:26:15 +00001379SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1380 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001381 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001382
Dan Gohman46510a72010-04-15 01:51:59 +00001383 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001384
Chris Lattner1e61e692010-11-15 02:46:57 +00001385 unsigned MOHiFlag, MOLoFlag;
1386 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001387 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1388 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001389 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1390}
1391
Roman Divackyfd42ed62012-06-04 17:36:38 +00001392SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1393 SelectionDAG &DAG) const {
1394
1395 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1396 DebugLoc dl = GA->getDebugLoc();
1397 const GlobalValue *GV = GA->getGlobal();
1398 EVT PtrVT = getPointerTy();
1399 bool is64bit = PPCSubTarget.isPPC64();
1400
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001401 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001402
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001403 if (Model == TLSModel::LocalExec) {
1404 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1405 PPCII::MO_TPREL16_HA);
1406 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1407 PPCII::MO_TPREL16_LO);
1408 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1409 is64bit ? MVT::i64 : MVT::i32);
1410 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1411 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1412 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001413
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001414 if (!is64bit)
1415 llvm_unreachable("only local-exec is currently supported for ppc32");
1416
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001417 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001418 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1419 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001420 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1421 PtrVT, GOTReg, TGA);
1422 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1423 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001424 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001425 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001426
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001427 if (Model == TLSModel::GeneralDynamic) {
1428 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1429 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1430 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1431 GOTReg, TGA);
1432 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1433 GOTEntryHi, TGA);
1434
1435 // We need a chain node, and don't have one handy. The underlying
1436 // call has no side effects, so using the function entry node
1437 // suffices.
1438 SDValue Chain = DAG.getEntryNode();
1439 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1440 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1441 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1442 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001443 // The return value from GET_TLS_ADDR really is in X3 already, but
1444 // some hacks are needed here to tie everything together. The extra
1445 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001446 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1447 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1448 }
1449
Bill Schmidt349c2782012-12-12 19:29:35 +00001450 if (Model == TLSModel::LocalDynamic) {
1451 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1452 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1453 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1454 GOTReg, TGA);
1455 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1456 GOTEntryHi, TGA);
1457
1458 // We need a chain node, and don't have one handy. The underlying
1459 // call has no side effects, so using the function entry node
1460 // suffices.
1461 SDValue Chain = DAG.getEntryNode();
1462 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1463 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1464 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1465 PtrVT, ParmReg, TGA);
1466 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1467 // some hacks are needed here to tie everything together. The extra
1468 // copies dissolve during subsequent transforms.
1469 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1470 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001471 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001472 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1473 }
1474
1475 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001476}
1477
Chris Lattner1e61e692010-11-15 02:46:57 +00001478SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1479 SelectionDAG &DAG) const {
1480 EVT PtrVT = Op.getValueType();
1481 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1482 DebugLoc DL = GSDN->getDebugLoc();
1483 const GlobalValue *GV = GSDN->getGlobal();
1484
Chris Lattner1e61e692010-11-15 02:46:57 +00001485 // 64-bit SVR4 ABI code is always position-independent.
1486 // The actual address of the GlobalValue is stored in the TOC.
1487 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1488 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1489 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1490 DAG.getRegister(PPC::X2, MVT::i64));
1491 }
1492
Chris Lattner6d2ff122010-11-15 03:13:19 +00001493 unsigned MOHiFlag, MOLoFlag;
1494 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001495
Chris Lattner6d2ff122010-11-15 03:13:19 +00001496 SDValue GAHi =
1497 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1498 SDValue GALo =
1499 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001500
Chris Lattner6d2ff122010-11-15 03:13:19 +00001501 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001502
Chris Lattner6d2ff122010-11-15 03:13:19 +00001503 // If the global reference is actually to a non-lazy-pointer, we have to do an
1504 // extra load to get the address of the global.
1505 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1506 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001507 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001508 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001509}
1510
Dan Gohmand858e902010-04-17 15:26:15 +00001511SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001512 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001513 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattner1a635d62006-04-14 06:01:58 +00001515 // If we're comparing for equality to zero, expose the fact that this is
1516 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1517 // fold the new nodes.
1518 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1519 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001520 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001521 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 if (VT.bitsLT(MVT::i32)) {
1523 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001524 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001525 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001526 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001527 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1528 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 DAG.getConstant(Log2b, MVT::i32));
1530 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001531 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001532 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001533 // optimized. FIXME: revisit this when we can custom lower all setcc
1534 // optimizations.
1535 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001536 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner1a635d62006-04-14 06:01:58 +00001539 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001540 // by xor'ing the rhs with the lhs, which is faster than setting a
1541 // condition register, reading it back out, and masking the correct bit. The
1542 // normal approach here uses sub to do this instead of xor. Using xor exposes
1543 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001544 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001545 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001546 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001547 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001548 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001549 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001550 }
Dan Gohman475871a2008-07-27 21:46:04 +00001551 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001552}
1553
Dan Gohman475871a2008-07-27 21:46:04 +00001554SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001555 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001556 SDNode *Node = Op.getNode();
1557 EVT VT = Node->getValueType(0);
1558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1559 SDValue InChain = Node->getOperand(0);
1560 SDValue VAListPtr = Node->getOperand(1);
1561 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1562 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001563
Roman Divackybdb226e2011-06-28 15:30:42 +00001564 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1565
1566 // gpr_index
1567 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1568 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1569 false, false, 0);
1570 InChain = GprIndex.getValue(1);
1571
1572 if (VT == MVT::i64) {
1573 // Check if GprIndex is even
1574 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1575 DAG.getConstant(1, MVT::i32));
1576 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1577 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1578 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1579 DAG.getConstant(1, MVT::i32));
1580 // Align GprIndex to be even if it isn't
1581 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1582 GprIndex);
1583 }
1584
1585 // fpr index is 1 byte after gpr
1586 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1587 DAG.getConstant(1, MVT::i32));
1588
1589 // fpr
1590 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1591 FprPtr, MachinePointerInfo(SV), MVT::i8,
1592 false, false, 0);
1593 InChain = FprIndex.getValue(1);
1594
1595 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1596 DAG.getConstant(8, MVT::i32));
1597
1598 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1599 DAG.getConstant(4, MVT::i32));
1600
1601 // areas
1602 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001603 MachinePointerInfo(), false, false,
1604 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001605 InChain = OverflowArea.getValue(1);
1606
1607 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001608 MachinePointerInfo(), false, false,
1609 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001610 InChain = RegSaveArea.getValue(1);
1611
1612 // select overflow_area if index > 8
1613 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1614 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1615
Roman Divackybdb226e2011-06-28 15:30:42 +00001616 // adjustment constant gpr_index * 4/8
1617 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1618 VT.isInteger() ? GprIndex : FprIndex,
1619 DAG.getConstant(VT.isInteger() ? 4 : 8,
1620 MVT::i32));
1621
1622 // OurReg = RegSaveArea + RegConstant
1623 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1624 RegConstant);
1625
1626 // Floating types are 32 bytes into RegSaveArea
1627 if (VT.isFloatingPoint())
1628 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1629 DAG.getConstant(32, MVT::i32));
1630
1631 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1632 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1633 VT.isInteger() ? GprIndex : FprIndex,
1634 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1635 MVT::i32));
1636
1637 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1638 VT.isInteger() ? VAListPtr : FprPtr,
1639 MachinePointerInfo(SV),
1640 MVT::i8, false, false, 0);
1641
1642 // determine if we should load from reg_save_area or overflow_area
1643 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1644
1645 // increase overflow_area by 4/8 if gpr/fpr > 8
1646 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1647 DAG.getConstant(VT.isInteger() ? 4 : 8,
1648 MVT::i32));
1649
1650 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1651 OverflowAreaPlusN);
1652
1653 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1654 OverflowAreaPtr,
1655 MachinePointerInfo(),
1656 MVT::i32, false, false, 0);
1657
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001658 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001659 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001660}
1661
Duncan Sands4a544a72011-09-06 13:37:06 +00001662SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1663 SelectionDAG &DAG) const {
1664 return Op.getOperand(0);
1665}
1666
1667SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1668 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001669 SDValue Chain = Op.getOperand(0);
1670 SDValue Trmp = Op.getOperand(1); // trampoline
1671 SDValue FPtr = Op.getOperand(2); // nested function
1672 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001673 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001674
Owen Andersone50ed302009-08-10 22:56:29 +00001675 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001677 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001678 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001679 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001680
Scott Michelfdc40a02009-02-17 22:15:04 +00001681 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001682 TargetLowering::ArgListEntry Entry;
1683
1684 Entry.Ty = IntPtrTy;
1685 Entry.Node = Trmp; Args.push_back(Entry);
1686
1687 // TrampSize == (isPPC64 ? 48 : 40);
1688 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001690 Args.push_back(Entry);
1691
1692 Entry.Node = FPtr; Args.push_back(Entry);
1693 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001694
Bill Wendling77959322008-09-17 00:30:57 +00001695 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001696 TargetLowering::CallLoweringInfo CLI(Chain,
1697 Type::getVoidTy(*DAG.getContext()),
1698 false, false, false, false, 0,
1699 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001700 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001701 /*doesNotRet=*/false,
1702 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001703 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001704 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001705 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001706
Duncan Sands4a544a72011-09-06 13:37:06 +00001707 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001708}
1709
Dan Gohman475871a2008-07-27 21:46:04 +00001710SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001711 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001712 MachineFunction &MF = DAG.getMachineFunction();
1713 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1714
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001715 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001716
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001717 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001718 // vastart just stores the address of the VarArgsFrameIndex slot into the
1719 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001720 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001721 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001722 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001723 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1724 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001725 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001726 }
1727
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001728 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001729 // We suppose the given va_list is already allocated.
1730 //
1731 // typedef struct {
1732 // char gpr; /* index into the array of 8 GPRs
1733 // * stored in the register save area
1734 // * gpr=0 corresponds to r3,
1735 // * gpr=1 to r4, etc.
1736 // */
1737 // char fpr; /* index into the array of 8 FPRs
1738 // * stored in the register save area
1739 // * fpr=0 corresponds to f1,
1740 // * fpr=1 to f2, etc.
1741 // */
1742 // char *overflow_arg_area;
1743 // /* location on stack that holds
1744 // * the next overflow argument
1745 // */
1746 // char *reg_save_area;
1747 // /* where r3:r10 and f1:f8 (if saved)
1748 // * are stored
1749 // */
1750 // } va_list[1];
1751
1752
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1754 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001755
Nicolas Geoffray01119992007-04-03 13:59:52 +00001756
Owen Andersone50ed302009-08-10 22:56:29 +00001757 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001758
Dan Gohman1e93df62010-04-17 14:41:14 +00001759 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1760 PtrVT);
1761 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1762 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Duncan Sands83ec4b62008-06-06 12:08:01 +00001764 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001766
Duncan Sands83ec4b62008-06-06 12:08:01 +00001767 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001769
1770 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Dan Gohman69de1932008-02-06 22:27:42 +00001773 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Nicolas Geoffray01119992007-04-03 13:59:52 +00001775 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001777 Op.getOperand(1),
1778 MachinePointerInfo(SV),
1779 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001780 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001781 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001782 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001783
Nicolas Geoffray01119992007-04-03 13:59:52 +00001784 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001785 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001786 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1787 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001788 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001789 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001790 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Nicolas Geoffray01119992007-04-03 13:59:52 +00001792 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001793 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001794 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1795 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001796 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001797 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001798 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001799
1800 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001801 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1802 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001803 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001804
Chris Lattner1a635d62006-04-14 06:01:58 +00001805}
1806
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001807#include "PPCGenCallingConv.inc"
1808
Bill Schmidt212af6a2013-02-06 17:33:58 +00001809static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1810 CCValAssign::LocInfo &LocInfo,
1811 ISD::ArgFlagsTy &ArgFlags,
1812 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 return true;
1814}
1815
Bill Schmidt212af6a2013-02-06 17:33:58 +00001816static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1817 MVT &LocVT,
1818 CCValAssign::LocInfo &LocInfo,
1819 ISD::ArgFlagsTy &ArgFlags,
1820 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001821 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001822 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1823 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1824 };
1825 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001826
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1828
1829 // Skip one register if the first unallocated register has an even register
1830 // number and there are still argument registers available which have not been
1831 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1832 // need to skip a register if RegNum is odd.
1833 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1834 State.AllocateReg(ArgRegs[RegNum]);
1835 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001836
Tilmann Schellerffd02002009-07-03 06:45:56 +00001837 // Always return false here, as this function only makes sure that the first
1838 // unallocated register has an odd register number and does not actually
1839 // allocate a register for the current argument.
1840 return false;
1841}
1842
Bill Schmidt212af6a2013-02-06 17:33:58 +00001843static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1844 MVT &LocVT,
1845 CCValAssign::LocInfo &LocInfo,
1846 ISD::ArgFlagsTy &ArgFlags,
1847 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001848 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001849 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1850 PPC::F8
1851 };
1852
1853 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001854
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1856
1857 // If there is only one Floating-point register left we need to put both f64
1858 // values of a split ppc_fp128 value on the stack.
1859 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1860 State.AllocateReg(ArgRegs[RegNum]);
1861 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001862
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863 // Always return false here, as this function only makes sure that the two f64
1864 // values a ppc_fp128 value is split into are both passed in registers or both
1865 // passed on the stack and does not actually allocate a register for the
1866 // current argument.
1867 return false;
1868}
1869
Chris Lattner9f0bc652007-02-25 05:34:32 +00001870/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001871/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001872static const uint16_t *GetFPR() {
1873 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001874 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001875 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001876 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001877
Chris Lattner9f0bc652007-02-25 05:34:32 +00001878 return FPR;
1879}
1880
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001881/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1882/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001883static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001884 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001885 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 if (Flags.isByVal())
1887 ArgSize = Flags.getByValSize();
1888 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1889
1890 return ArgSize;
1891}
1892
Dan Gohman475871a2008-07-27 21:46:04 +00001893SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001895 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 const SmallVectorImpl<ISD::InputArg>
1897 &Ins,
1898 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001899 SmallVectorImpl<SDValue> &InVals)
1900 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001901 if (PPCSubTarget.isSVR4ABI()) {
1902 if (PPCSubTarget.isPPC64())
1903 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1904 dl, DAG, InVals);
1905 else
1906 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1907 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001908 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001909 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1910 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 }
1912}
1913
1914SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001915PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001917 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 const SmallVectorImpl<ISD::InputArg>
1919 &Ins,
1920 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001921 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001923 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001924 // +-----------------------------------+
1925 // +--> | Back chain |
1926 // | +-----------------------------------+
1927 // | | Floating-point register save area |
1928 // | +-----------------------------------+
1929 // | | General register save area |
1930 // | +-----------------------------------+
1931 // | | CR save word |
1932 // | +-----------------------------------+
1933 // | | VRSAVE save word |
1934 // | +-----------------------------------+
1935 // | | Alignment padding |
1936 // | +-----------------------------------+
1937 // | | Vector register save area |
1938 // | +-----------------------------------+
1939 // | | Local variable space |
1940 // | +-----------------------------------+
1941 // | | Parameter list area |
1942 // | +-----------------------------------+
1943 // | | LR save word |
1944 // | +-----------------------------------+
1945 // SP--> +--- | Back chain |
1946 // +-----------------------------------+
1947 //
1948 // Specifications:
1949 // System V Application Binary Interface PowerPC Processor Supplement
1950 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952 MachineFunction &MF = DAG.getMachineFunction();
1953 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001954 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001957 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001958 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1959 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001960 unsigned PtrByteSize = 4;
1961
1962 // Assign locations to all of the incoming arguments.
1963 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001964 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001965 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
1967 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001968 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001969
Bill Schmidt212af6a2013-02-06 17:33:58 +00001970 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001971
Tilmann Schellerffd02002009-07-03 06:45:56 +00001972 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1973 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001974
Tilmann Schellerffd02002009-07-03 06:45:56 +00001975 // Arguments stored in registers.
1976 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001977 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001978 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001979
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001984 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001985 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001987 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001988 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001990 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 case MVT::v16i8:
1993 case MVT::v8i16:
1994 case MVT::v4i32:
1995 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001996 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001997 break;
1998 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001999
Tilmann Schellerffd02002009-07-03 06:45:56 +00002000 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002003
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002005 } else {
2006 // Argument stored in memory.
2007 assert(VA.isMemLoc());
2008
2009 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2010 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002011 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002012
2013 // Create load nodes to retrieve arguments from the stack.
2014 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002015 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2016 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002017 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002018 }
2019 }
2020
2021 // Assign locations to all of the incoming aggregate by value arguments.
2022 // Aggregates passed by value are stored in the local variable space of the
2023 // caller's stack frame, right above the parameter list area.
2024 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002025 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002026 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002027
2028 // Reserve stack space for the allocations in CCInfo.
2029 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2030
Bill Schmidt212af6a2013-02-06 17:33:58 +00002031 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002032
2033 // Area that is at least reserved in the caller of this function.
2034 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002035
Tilmann Schellerffd02002009-07-03 06:45:56 +00002036 // Set the size that is at least reserved in caller of this function. Tail
2037 // call optimized function's reserved stack space needs to be aligned so that
2038 // taking the difference between two stack areas will result in an aligned
2039 // stack.
2040 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2041
2042 MinReservedArea =
2043 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002044 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002045
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002046 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002047 getStackAlignment();
2048 unsigned AlignMask = TargetAlign-1;
2049 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002050
Tilmann Schellerffd02002009-07-03 06:45:56 +00002051 FI->setMinReservedArea(MinReservedArea);
2052
2053 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002054
Tilmann Schellerffd02002009-07-03 06:45:56 +00002055 // If the function takes variable number of arguments, make a frame index for
2056 // the start of the first vararg value... for expansion of llvm.va_start.
2057 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002058 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002059 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2060 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2061 };
2062 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2063
Craig Topperc5eaae42012-03-11 07:57:25 +00002064 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2066 PPC::F8
2067 };
2068 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2069
Dan Gohman1e93df62010-04-17 14:41:14 +00002070 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2071 NumGPArgRegs));
2072 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2073 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002074
2075 // Make room for NumGPArgRegs and NumFPArgRegs.
2076 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002078
Dan Gohman1e93df62010-04-17 14:41:14 +00002079 FuncInfo->setVarArgsStackOffset(
2080 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002081 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002082
Dan Gohman1e93df62010-04-17 14:41:14 +00002083 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2084 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002085
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002086 // The fixed integer arguments of a variadic function are stored to the
2087 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2088 // the result of va_next.
2089 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2090 // Get an existing live-in vreg, or add a new one.
2091 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2092 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002093 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002094
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002096 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2097 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002098 MemOps.push_back(Store);
2099 // Increment the address by four for the next argument to store
2100 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2101 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2102 }
2103
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002104 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2105 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002106 // The double arguments are stored to the VarArgsFrameIndex
2107 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002108 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2109 // Get an existing live-in vreg, or add a new one.
2110 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2111 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002112 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002113
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002115 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2116 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002117 MemOps.push_back(Store);
2118 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002120 PtrVT);
2121 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2122 }
2123 }
2124
2125 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002130}
2131
Bill Schmidt726c2372012-10-23 15:51:16 +00002132// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2133// value to MVT::i64 and then truncate to the correct register size.
2134SDValue
2135PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2136 SelectionDAG &DAG, SDValue ArgVal,
2137 DebugLoc dl) const {
2138 if (Flags.isSExt())
2139 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2140 DAG.getValueType(ObjectVT));
2141 else if (Flags.isZExt())
2142 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2143 DAG.getValueType(ObjectVT));
2144
2145 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2146}
2147
2148// Set the size that is at least reserved in caller of this function. Tail
2149// call optimized functions' reserved stack space needs to be aligned so that
2150// taking the difference between two stack areas will result in an aligned
2151// stack.
2152void
2153PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2154 unsigned nAltivecParamsAtEnd,
2155 unsigned MinReservedArea,
2156 bool isPPC64) const {
2157 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2158 // Add the Altivec parameters at the end, if needed.
2159 if (nAltivecParamsAtEnd) {
2160 MinReservedArea = ((MinReservedArea+15)/16)*16;
2161 MinReservedArea += 16*nAltivecParamsAtEnd;
2162 }
2163 MinReservedArea =
2164 std::max(MinReservedArea,
2165 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2166 unsigned TargetAlign
2167 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2168 getStackAlignment();
2169 unsigned AlignMask = TargetAlign-1;
2170 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2171 FI->setMinReservedArea(MinReservedArea);
2172}
2173
Tilmann Schellerffd02002009-07-03 06:45:56 +00002174SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002175PPCTargetLowering::LowerFormalArguments_64SVR4(
2176 SDValue Chain,
2177 CallingConv::ID CallConv, bool isVarArg,
2178 const SmallVectorImpl<ISD::InputArg>
2179 &Ins,
2180 DebugLoc dl, SelectionDAG &DAG,
2181 SmallVectorImpl<SDValue> &InVals) const {
2182 // TODO: add description of PPC stack frame format, or at least some docs.
2183 //
2184 MachineFunction &MF = DAG.getMachineFunction();
2185 MachineFrameInfo *MFI = MF.getFrameInfo();
2186 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2187
2188 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2189 // Potential tail calls could cause overwriting of argument stack slots.
2190 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2191 (CallConv == CallingConv::Fast));
2192 unsigned PtrByteSize = 8;
2193
2194 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2195 // Area that is at least reserved in caller of this function.
2196 unsigned MinReservedArea = ArgOffset;
2197
2198 static const uint16_t GPR[] = {
2199 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2200 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2201 };
2202
2203 static const uint16_t *FPR = GetFPR();
2204
2205 static const uint16_t VR[] = {
2206 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2207 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2208 };
2209
2210 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2211 const unsigned Num_FPR_Regs = 13;
2212 const unsigned Num_VR_Regs = array_lengthof(VR);
2213
2214 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2215
2216 // Add DAG nodes to load the arguments or copy them out of registers. On
2217 // entry to a function on PPC, the arguments start after the linkage area,
2218 // although the first ones are often in registers.
2219
2220 SmallVector<SDValue, 8> MemOps;
2221 unsigned nAltivecParamsAtEnd = 0;
2222 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002223 unsigned CurArgIdx = 0;
2224 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002225 SDValue ArgVal;
2226 bool needsLoad = false;
2227 EVT ObjectVT = Ins[ArgNo].VT;
2228 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2229 unsigned ArgSize = ObjSize;
2230 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002231 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2232 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002233
2234 unsigned CurArgOffset = ArgOffset;
2235
2236 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2237 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2238 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2239 if (isVarArg) {
2240 MinReservedArea = ((MinReservedArea+15)/16)*16;
2241 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2242 Flags,
2243 PtrByteSize);
2244 } else
2245 nAltivecParamsAtEnd++;
2246 } else
2247 // Calculate min reserved area.
2248 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2249 Flags,
2250 PtrByteSize);
2251
2252 // FIXME the codegen can be much improved in some cases.
2253 // We do not have to keep everything in memory.
2254 if (Flags.isByVal()) {
2255 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2256 ObjSize = Flags.getByValSize();
2257 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002258 // Empty aggregate parameters do not take up registers. Examples:
2259 // struct { } a;
2260 // union { } b;
2261 // int c[0];
2262 // etc. However, we have to provide a place-holder in InVals, so
2263 // pretend we have an 8-byte item at the current address for that
2264 // purpose.
2265 if (!ObjSize) {
2266 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2267 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2268 InVals.push_back(FIN);
2269 continue;
2270 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002271 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002272 if (ObjSize < PtrByteSize)
2273 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 // The value of the object is its address.
2275 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2276 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2277 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002278
2279 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002280 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002281 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002282 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002283 SDValue Store;
2284
2285 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2286 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2287 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2288 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2289 MachinePointerInfo(FuncArg, CurArgOffset),
2290 ObjType, false, false, 0);
2291 } else {
2292 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2293 // store the whole register as-is to the parameter save area
2294 // slot. The address of the parameter was already calculated
2295 // above (InVals.push_back(FIN)) to be the right-justified
2296 // offset within the slot. For this store, we need a new
2297 // frame index that points at the beginning of the slot.
2298 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2299 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2300 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2301 MachinePointerInfo(FuncArg, ArgOffset),
2302 false, false, 0);
2303 }
2304
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002305 MemOps.push_back(Store);
2306 ++GPR_idx;
2307 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002308 // Whether we copied from a register or not, advance the offset
2309 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002311 continue;
2312 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002313
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002314 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2315 // Store whatever pieces of the object are in registers
2316 // to memory. ArgOffset will be the address of the beginning
2317 // of the object.
2318 if (GPR_idx != Num_GPR_Regs) {
2319 unsigned VReg;
2320 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2321 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2322 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2323 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002324 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002325 MachinePointerInfo(FuncArg, ArgOffset),
2326 false, false, 0);
2327 MemOps.push_back(Store);
2328 ++GPR_idx;
2329 ArgOffset += PtrByteSize;
2330 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002331 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002332 break;
2333 }
2334 }
2335 continue;
2336 }
2337
2338 switch (ObjectVT.getSimpleVT().SimpleTy) {
2339 default: llvm_unreachable("Unhandled argument type!");
2340 case MVT::i32:
2341 case MVT::i64:
2342 if (GPR_idx != Num_GPR_Regs) {
2343 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2344 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2345
Bill Schmidt726c2372012-10-23 15:51:16 +00002346 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002347 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2348 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002349 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002350
2351 ++GPR_idx;
2352 } else {
2353 needsLoad = true;
2354 ArgSize = PtrByteSize;
2355 }
2356 ArgOffset += 8;
2357 break;
2358
2359 case MVT::f32:
2360 case MVT::f64:
2361 // Every 8 bytes of argument space consumes one of the GPRs available for
2362 // argument passing.
2363 if (GPR_idx != Num_GPR_Regs) {
2364 ++GPR_idx;
2365 }
2366 if (FPR_idx != Num_FPR_Regs) {
2367 unsigned VReg;
2368
2369 if (ObjectVT == MVT::f32)
2370 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2371 else
2372 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2373
2374 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2375 ++FPR_idx;
2376 } else {
2377 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002378 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002379 }
2380
2381 ArgOffset += 8;
2382 break;
2383 case MVT::v4f32:
2384 case MVT::v4i32:
2385 case MVT::v8i16:
2386 case MVT::v16i8:
2387 // Note that vector arguments in registers don't reserve stack space,
2388 // except in varargs functions.
2389 if (VR_idx != Num_VR_Regs) {
2390 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2391 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2392 if (isVarArg) {
2393 while ((ArgOffset % 16) != 0) {
2394 ArgOffset += PtrByteSize;
2395 if (GPR_idx != Num_GPR_Regs)
2396 GPR_idx++;
2397 }
2398 ArgOffset += 16;
2399 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2400 }
2401 ++VR_idx;
2402 } else {
2403 // Vectors are aligned.
2404 ArgOffset = ((ArgOffset+15)/16)*16;
2405 CurArgOffset = ArgOffset;
2406 ArgOffset += 16;
2407 needsLoad = true;
2408 }
2409 break;
2410 }
2411
2412 // We need to load the argument to a virtual register if we determined
2413 // above that we ran out of physical registers of the appropriate type.
2414 if (needsLoad) {
2415 int FI = MFI->CreateFixedObject(ObjSize,
2416 CurArgOffset + (ArgSize - ObjSize),
2417 isImmutable);
2418 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2419 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2420 false, false, false, 0);
2421 }
2422
2423 InVals.push_back(ArgVal);
2424 }
2425
2426 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002427 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002428 // taking the difference between two stack areas will result in an aligned
2429 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002430 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002431
2432 // If the function takes variable number of arguments, make a frame index for
2433 // the start of the first vararg value... for expansion of llvm.va_start.
2434 if (isVarArg) {
2435 int Depth = ArgOffset;
2436
2437 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002438 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002439 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2440
2441 // If this function is vararg, store any remaining integer argument regs
2442 // to their spots on the stack so that they may be loaded by deferencing the
2443 // result of va_next.
2444 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2445 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2446 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2447 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2448 MachinePointerInfo(), false, false, 0);
2449 MemOps.push_back(Store);
2450 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002451 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002452 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2453 }
2454 }
2455
2456 if (!MemOps.empty())
2457 Chain = DAG.getNode(ISD::TokenFactor, dl,
2458 MVT::Other, &MemOps[0], MemOps.size());
2459
2460 return Chain;
2461}
2462
2463SDValue
2464PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002465 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002466 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002467 const SmallVectorImpl<ISD::InputArg>
2468 &Ins,
2469 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002470 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002471 // TODO: add description of PPC stack frame format, or at least some docs.
2472 //
2473 MachineFunction &MF = DAG.getMachineFunction();
2474 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002475 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002476
Owen Andersone50ed302009-08-10 22:56:29 +00002477 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002479 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002480 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2481 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002482 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002483
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002484 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002485 // Area that is at least reserved in caller of this function.
2486 unsigned MinReservedArea = ArgOffset;
2487
Craig Topperb78ca422012-03-11 07:16:55 +00002488 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002489 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2490 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2491 };
Craig Topperb78ca422012-03-11 07:16:55 +00002492 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002493 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2494 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2495 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002496
Craig Topperb78ca422012-03-11 07:16:55 +00002497 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Craig Topperb78ca422012-03-11 07:16:55 +00002499 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002500 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2501 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2502 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002503
Owen Anderson718cb662007-09-07 04:06:50 +00002504 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002505 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002506 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002507
2508 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002509
Craig Topperb78ca422012-03-11 07:16:55 +00002510 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002511
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002512 // In 32-bit non-varargs functions, the stack space for vectors is after the
2513 // stack space for non-vectors. We do not use this space unless we have
2514 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002515 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002516 // that out...for the pathological case, compute VecArgOffset as the
2517 // start of the vector parameter area. Computing VecArgOffset is the
2518 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002519 unsigned VecArgOffset = ArgOffset;
2520 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002521 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002522 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002523 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002524 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002525
Duncan Sands276dcbd2008-03-21 09:14:45 +00002526 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002527 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002528 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002529 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002530 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2531 VecArgOffset += ArgSize;
2532 continue;
2533 }
2534
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002536 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 case MVT::i32:
2538 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002539 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002540 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 case MVT::i64: // PPC64
2542 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002543 // FIXME: We are guaranteed to be !isPPC64 at this point.
2544 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002545 VecArgOffset += 8;
2546 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 case MVT::v4f32:
2548 case MVT::v4i32:
2549 case MVT::v8i16:
2550 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002551 // Nothing to do, we're only looking at Nonvector args here.
2552 break;
2553 }
2554 }
2555 }
2556 // We've found where the vector parameter area in memory is. Skip the
2557 // first 12 parameters; these don't use that memory.
2558 VecArgOffset = ((VecArgOffset+15)/16)*16;
2559 VecArgOffset += 12*16;
2560
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002561 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002562 // entry to a function on PPC, the arguments start after the linkage area,
2563 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002564
Dan Gohman475871a2008-07-27 21:46:04 +00002565 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002566 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002567 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2568 // When passing anonymous aggregates, this is currently not true.
2569 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002570 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2571 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002572 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002573 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002574 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002575 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002576 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002577 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002578
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002579 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002580
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002581 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2583 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584 if (isVarArg || isPPC64) {
2585 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002586 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002587 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002588 PtrByteSize);
2589 } else nAltivecParamsAtEnd++;
2590 } else
2591 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002592 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002593 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002594 PtrByteSize);
2595
Dale Johannesen8419dd62008-03-07 20:27:40 +00002596 // FIXME the codegen can be much improved in some cases.
2597 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002598 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002599 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002600 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002601 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002602 // Objects of size 1 and 2 are right justified, everything else is
2603 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002604 if (ObjSize==1 || ObjSize==2) {
2605 CurArgOffset = CurArgOffset + (4 - ObjSize);
2606 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002607 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002608 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002609 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002610 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002611 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002612 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002613 unsigned VReg;
2614 if (isPPC64)
2615 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2616 else
2617 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002618 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002619 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002620 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002621 MachinePointerInfo(FuncArg,
2622 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002623 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002624 MemOps.push_back(Store);
2625 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002626 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002628 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629
Dale Johannesen7f96f392008-03-08 01:41:42 +00002630 continue;
2631 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002632 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2633 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002634 // to memory. ArgOffset will be the address of the beginning
2635 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002636 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002637 unsigned VReg;
2638 if (isPPC64)
2639 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2640 else
2641 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002642 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002644 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002645 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002646 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002647 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002648 MemOps.push_back(Store);
2649 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002650 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002651 } else {
2652 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2653 break;
2654 }
2655 }
2656 continue;
2657 }
2658
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002660 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002661 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002662 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002663 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002664 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002665 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002666 ++GPR_idx;
2667 } else {
2668 needsLoad = true;
2669 ArgSize = PtrByteSize;
2670 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002671 // All int arguments reserve stack space in the Darwin ABI.
2672 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002673 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002674 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002675 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002677 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002678 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002680
Bill Schmidt726c2372012-10-23 15:51:16 +00002681 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002682 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002683 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002684 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002685
Chris Lattnerc91a4752006-06-26 22:48:35 +00002686 ++GPR_idx;
2687 } else {
2688 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002689 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002690 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002691 // All int arguments reserve stack space in the Darwin ABI.
2692 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002693 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002694
Owen Anderson825b72b2009-08-11 20:47:22 +00002695 case MVT::f32:
2696 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002697 // Every 4 bytes of argument space consumes one of the GPRs available for
2698 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002699 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002700 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002701 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002702 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002703 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002704 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002705 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002706
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002708 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002709 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002710 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002711
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002713 ++FPR_idx;
2714 } else {
2715 needsLoad = true;
2716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002717
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002718 // All FP arguments reserve stack space in the Darwin ABI.
2719 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002720 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002721 case MVT::v4f32:
2722 case MVT::v4i32:
2723 case MVT::v8i16:
2724 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002725 // Note that vector arguments in registers don't reserve stack space,
2726 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002727 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002728 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002730 if (isVarArg) {
2731 while ((ArgOffset % 16) != 0) {
2732 ArgOffset += PtrByteSize;
2733 if (GPR_idx != Num_GPR_Regs)
2734 GPR_idx++;
2735 }
2736 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002737 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002738 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002739 ++VR_idx;
2740 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002741 if (!isVarArg && !isPPC64) {
2742 // Vectors go after all the nonvectors.
2743 CurArgOffset = VecArgOffset;
2744 VecArgOffset += 16;
2745 } else {
2746 // Vectors are aligned.
2747 ArgOffset = ((ArgOffset+15)/16)*16;
2748 CurArgOffset = ArgOffset;
2749 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002750 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002751 needsLoad = true;
2752 }
2753 break;
2754 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002755
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002756 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002757 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002758 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002759 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002760 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002761 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002762 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002763 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002764 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002765 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002766
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002768 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002769
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002771 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002772 // taking the difference between two stack areas will result in an aligned
2773 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002774 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002775
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002776 // If the function takes variable number of arguments, make a frame index for
2777 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002778 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002779 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002780
Dan Gohman1e93df62010-04-17 14:41:14 +00002781 FuncInfo->setVarArgsFrameIndex(
2782 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002783 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002784 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002785
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002786 // If this function is vararg, store any remaining integer argument regs
2787 // to their spots on the stack so that they may be loaded by deferencing the
2788 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002789 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002790 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002791
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002792 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002793 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002794 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002795 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002796
Dan Gohman98ca4f22009-08-05 01:29:28 +00002797 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002798 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2799 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002800 MemOps.push_back(Store);
2801 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002802 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002803 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002804 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002805 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002806
Dale Johannesen8419dd62008-03-07 20:27:40 +00002807 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002809 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002810
Dan Gohman98ca4f22009-08-05 01:29:28 +00002811 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002812}
2813
Bill Schmidt419f3762012-09-19 15:42:13 +00002814/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2815/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816static unsigned
2817CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2818 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819 bool isVarArg,
2820 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002821 const SmallVectorImpl<ISD::OutputArg>
2822 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002823 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002824 unsigned &nAltivecParamsAtEnd) {
2825 // Count how many bytes are to be pushed on the stack, including the linkage
2826 // area, and parameter passing area. We start with 24/48 bytes, which is
2827 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002828 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002829 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2831
2832 // Add up all the space actually used.
2833 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2834 // they all go in registers, but we must reserve stack space for them for
2835 // possible use by the caller. In varargs or 64-bit calls, parameters are
2836 // assigned stack space in order, with padding so Altivec parameters are
2837 // 16-byte aligned.
2838 nAltivecParamsAtEnd = 0;
2839 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002841 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002842 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002843 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2844 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 if (!isVarArg && !isPPC64) {
2846 // Non-varargs Altivec parameters go after all the non-Altivec
2847 // parameters; handle those later so we know how much padding we need.
2848 nAltivecParamsAtEnd++;
2849 continue;
2850 }
2851 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2852 NumBytes = ((NumBytes+15)/16)*16;
2853 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002855 }
2856
2857 // Allow for Altivec parameters at the end, if needed.
2858 if (nAltivecParamsAtEnd) {
2859 NumBytes = ((NumBytes+15)/16)*16;
2860 NumBytes += 16*nAltivecParamsAtEnd;
2861 }
2862
2863 // The prolog code of the callee may store up to 8 GPR argument registers to
2864 // the stack, allowing va_start to index over them in memory if its varargs.
2865 // Because we cannot tell if this is needed on the caller side, we have to
2866 // conservatively assume that it is needed. As such, make sure we have at
2867 // least enough stack space for the caller to store the 8 GPRs.
2868 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002869 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002870
2871 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002872 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2873 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2874 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002875 unsigned AlignMask = TargetAlign-1;
2876 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2877 }
2878
2879 return NumBytes;
2880}
2881
2882/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002883/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002884static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885 unsigned ParamSize) {
2886
Dale Johannesenb60d5192009-11-24 01:09:07 +00002887 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002888
2889 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2890 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2891 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2892 // Remember only if the new adjustement is bigger.
2893 if (SPDiff < FI->getTailCallSPDelta())
2894 FI->setTailCallSPDelta(SPDiff);
2895
2896 return SPDiff;
2897}
2898
Dan Gohman98ca4f22009-08-05 01:29:28 +00002899/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2900/// for tail call optimization. Targets which want to do tail call
2901/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002902bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002903PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002904 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002905 bool isVarArg,
2906 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002907 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002908 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002909 return false;
2910
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002911 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002912 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002913 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002914
Dan Gohman98ca4f22009-08-05 01:29:28 +00002915 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002916 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002917 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2918 // Functions containing by val parameters are not supported.
2919 for (unsigned i = 0; i != Ins.size(); i++) {
2920 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2921 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002922 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002923
2924 // Non PIC/GOT tail calls are supported.
2925 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2926 return true;
2927
2928 // At the moment we can only do local tail calls (in same module, hidden
2929 // or protected) if we are generating PIC.
2930 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2931 return G->getGlobal()->hasHiddenVisibility()
2932 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002933 }
2934
2935 return false;
2936}
2937
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002938/// isCallCompatibleAddress - Return the immediate to use if the specified
2939/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002940static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002941 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2942 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002943
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002944 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002945 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002946 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002947 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002948
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002949 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002950 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002951}
2952
Dan Gohman844731a2008-05-13 00:00:25 +00002953namespace {
2954
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002956 SDValue Arg;
2957 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002958 int FrameIdx;
2959
2960 TailCallArgumentInfo() : FrameIdx(0) {}
2961};
2962
Dan Gohman844731a2008-05-13 00:00:25 +00002963}
2964
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002965/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2966static void
2967StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002968 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002970 SmallVector<SDValue, 8> &MemOpChains,
2971 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002972 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002973 SDValue Arg = TailCallArgs[i].Arg;
2974 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002975 int FI = TailCallArgs[i].FrameIdx;
2976 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002977 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002978 MachinePointerInfo::getFixedStack(FI),
2979 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002980 }
2981}
2982
2983/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2984/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002985static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002986 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue Chain,
2988 SDValue OldRetAddr,
2989 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002990 int SPDiff,
2991 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002992 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002993 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002994 if (SPDiff) {
2995 // Calculate the new stack slot for the return address.
2996 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002997 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002998 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003000 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003001 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003003 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003004 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003005 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003006
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003007 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3008 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003009 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003011 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003012 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003013 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003014 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3015 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003016 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003017 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003018 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003019 }
3020 return Chain;
3021}
3022
3023/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3024/// the position of the argument.
3025static void
3026CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003028 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3029 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003030 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003031 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003033 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003034 TailCallArgumentInfo Info;
3035 Info.Arg = Arg;
3036 Info.FrameIdxOp = FIN;
3037 Info.FrameIdx = FI;
3038 TailCallArguments.push_back(Info);
3039}
3040
3041/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3042/// stack slot. Returns the chain as result and the loaded frame pointers in
3043/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003044SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003045 int SPDiff,
3046 SDValue Chain,
3047 SDValue &LROpOut,
3048 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003049 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003050 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003051 if (SPDiff) {
3052 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003054 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003055 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003056 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003057 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003059 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3060 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003061 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003062 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003063 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003064 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003065 Chain = SDValue(FPOpOut.getNode(), 1);
3066 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067 }
3068 return Chain;
3069}
3070
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003071/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003072/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003073/// specified by the specific parameter attribute. The copy will be passed as
3074/// a byval function parameter.
3075/// Sometimes what we are copying is the end of a larger object, the part that
3076/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003077static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003078CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003079 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003080 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003082 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003083 false, false, MachinePointerInfo(0),
3084 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003085}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003086
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003087/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3088/// tail calls.
3089static void
Dan Gohman475871a2008-07-27 21:46:04 +00003090LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3091 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003092 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003093 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003094 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003095 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003096 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003097 if (!isTailCall) {
3098 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003099 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003100 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003102 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003103 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003104 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003105 DAG.getConstant(ArgOffset, PtrVT));
3106 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003107 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3108 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003109 // Calculate and remember argument location.
3110 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3111 TailCallArguments);
3112}
3113
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003114static
3115void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3116 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3117 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3118 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3119 MachineFunction &MF = DAG.getMachineFunction();
3120
3121 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3122 // might overwrite each other in case of tail call optimization.
3123 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003124 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003125 InFlag = SDValue();
3126 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3127 MemOpChains2, dl);
3128 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003129 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003130 &MemOpChains2[0], MemOpChains2.size());
3131
3132 // Store the return address to the appropriate stack slot.
3133 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3134 isPPC64, isDarwinABI, dl);
3135
3136 // Emit callseq_end just before tailcall node.
3137 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3138 DAG.getIntPtrConstant(0, true), InFlag);
3139 InFlag = Chain.getValue(1);
3140}
3141
3142static
3143unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3144 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3145 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003146 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003147 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003148
Chris Lattnerb9082582010-11-14 23:42:06 +00003149 bool isPPC64 = PPCSubTarget.isPPC64();
3150 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3151
Owen Andersone50ed302009-08-10 22:56:29 +00003152 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003154 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003156 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003157
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003158 bool needIndirectCall = true;
3159 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003160 // If this is an absolute destination address, use the munged value.
3161 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003162 needIndirectCall = false;
3163 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003164
Chris Lattnerb9082582010-11-14 23:42:06 +00003165 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3166 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3167 // Use indirect calls for ALL functions calls in JIT mode, since the
3168 // far-call stubs may be outside relocation limits for a BL instruction.
3169 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3170 unsigned OpFlags = 0;
3171 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003172 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003173 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003174 (G->getGlobal()->isDeclaration() ||
3175 G->getGlobal()->isWeakForLinker())) {
3176 // PC-relative references to external symbols should go through $stub,
3177 // unless we're building with the leopard linker or later, which
3178 // automatically synthesizes these stubs.
3179 OpFlags = PPCII::MO_DARWIN_STUB;
3180 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003181
Chris Lattnerb9082582010-11-14 23:42:06 +00003182 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3183 // every direct call is) turn it into a TargetGlobalAddress /
3184 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003185 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003186 Callee.getValueType(),
3187 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003188 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003189 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003190 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003191
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003192 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003193 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003194
Chris Lattnerb9082582010-11-14 23:42:06 +00003195 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003196 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003197 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003198 // PC-relative references to external symbols should go through $stub,
3199 // unless we're building with the leopard linker or later, which
3200 // automatically synthesizes these stubs.
3201 OpFlags = PPCII::MO_DARWIN_STUB;
3202 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003203
Chris Lattnerb9082582010-11-14 23:42:06 +00003204 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3205 OpFlags);
3206 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003207 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003208
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003209 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003210 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3211 // to do the call, we can't use PPCISD::CALL.
3212 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003213
3214 if (isSVR4ABI && isPPC64) {
3215 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3216 // entry point, but to the function descriptor (the function entry point
3217 // address is part of the function descriptor though).
3218 // The function descriptor is a three doubleword structure with the
3219 // following fields: function entry point, TOC base address and
3220 // environment pointer.
3221 // Thus for a call through a function pointer, the following actions need
3222 // to be performed:
3223 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003224 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003225 // 2. Load the address of the function entry point from the function
3226 // descriptor.
3227 // 3. Load the TOC of the callee from the function descriptor into r2.
3228 // 4. Load the environment pointer from the function descriptor into
3229 // r11.
3230 // 5. Branch to the function entry point address.
3231 // 6. On return of the callee, the TOC of the caller needs to be
3232 // restored (this is done in FinishCall()).
3233 //
3234 // All those operations are flagged together to ensure that no other
3235 // operations can be scheduled in between. E.g. without flagging the
3236 // operations together, a TOC access in the caller could be scheduled
3237 // between the load of the callee TOC and the branch to the callee, which
3238 // results in the TOC access going through the TOC of the callee instead
3239 // of going through the TOC of the caller, which leads to incorrect code.
3240
3241 // Load the address of the function entry point from the function
3242 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003243 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003244 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3245 InFlag.getNode() ? 3 : 2);
3246 Chain = LoadFuncPtr.getValue(1);
3247 InFlag = LoadFuncPtr.getValue(2);
3248
3249 // Load environment pointer into r11.
3250 // Offset of the environment pointer within the function descriptor.
3251 SDValue PtrOff = DAG.getIntPtrConstant(16);
3252
3253 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3254 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3255 InFlag);
3256 Chain = LoadEnvPtr.getValue(1);
3257 InFlag = LoadEnvPtr.getValue(2);
3258
3259 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3260 InFlag);
3261 Chain = EnvVal.getValue(0);
3262 InFlag = EnvVal.getValue(1);
3263
3264 // Load TOC of the callee into r2. We are using a target-specific load
3265 // with r2 hard coded, because the result of a target-independent load
3266 // would never go directly into r2, since r2 is a reserved register (which
3267 // prevents the register allocator from allocating it), resulting in an
3268 // additional register being allocated and an unnecessary move instruction
3269 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003270 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003271 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3272 Callee, InFlag);
3273 Chain = LoadTOCPtr.getValue(0);
3274 InFlag = LoadTOCPtr.getValue(1);
3275
3276 MTCTROps[0] = Chain;
3277 MTCTROps[1] = LoadFuncPtr;
3278 MTCTROps[2] = InFlag;
3279 }
3280
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003281 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3282 2 + (InFlag.getNode() != 0));
3283 InFlag = Chain.getValue(1);
3284
3285 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003287 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003288 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003289 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003290 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003291 // Add use of X11 (holding environment pointer)
3292 if (isSVR4ABI && isPPC64)
3293 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003294 // Add CTR register as callee so a bctr can be emitted later.
3295 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003296 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003297 }
3298
3299 // If this is a direct call, pass the chain and the callee.
3300 if (Callee.getNode()) {
3301 Ops.push_back(Chain);
3302 Ops.push_back(Callee);
3303 }
3304 // If this is a tail call add stack pointer delta.
3305 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003307
3308 // Add argument registers to the end of the list so that they are known live
3309 // into the call.
3310 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3311 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3312 RegsToPass[i].second.getValueType()));
3313
3314 return CallOpc;
3315}
3316
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003317static
3318bool isLocalCall(const SDValue &Callee)
3319{
3320 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003321 return !G->getGlobal()->isDeclaration() &&
3322 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003323 return false;
3324}
3325
Dan Gohman98ca4f22009-08-05 01:29:28 +00003326SDValue
3327PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003328 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003329 const SmallVectorImpl<ISD::InputArg> &Ins,
3330 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003331 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003332
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003333 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003334 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003335 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003336 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003337
3338 // Copy all of the result registers out of their specified physreg.
3339 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3340 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003341 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003342
3343 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3344 VA.getLocReg(), VA.getLocVT(), InFlag);
3345 Chain = Val.getValue(1);
3346 InFlag = Val.getValue(2);
3347
3348 switch (VA.getLocInfo()) {
3349 default: llvm_unreachable("Unknown loc info!");
3350 case CCValAssign::Full: break;
3351 case CCValAssign::AExt:
3352 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3353 break;
3354 case CCValAssign::ZExt:
3355 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3356 DAG.getValueType(VA.getValVT()));
3357 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3358 break;
3359 case CCValAssign::SExt:
3360 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3361 DAG.getValueType(VA.getValVT()));
3362 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3363 break;
3364 }
3365
3366 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003367 }
3368
Dan Gohman98ca4f22009-08-05 01:29:28 +00003369 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003370}
3371
Dan Gohman98ca4f22009-08-05 01:29:28 +00003372SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003373PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3374 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003375 SelectionDAG &DAG,
3376 SmallVector<std::pair<unsigned, SDValue>, 8>
3377 &RegsToPass,
3378 SDValue InFlag, SDValue Chain,
3379 SDValue &Callee,
3380 int SPDiff, unsigned NumBytes,
3381 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003382 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003383 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003384 SmallVector<SDValue, 8> Ops;
3385 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3386 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003387 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003388
Hal Finkel82b38212012-08-28 02:10:27 +00003389 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3390 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3391 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3392
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003393 // When performing tail call optimization the callee pops its arguments off
3394 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003395 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003396 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003397 (CallConv == CallingConv::Fast &&
3398 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003399
Roman Divackye46137f2012-03-06 16:41:49 +00003400 // Add a register mask operand representing the call-preserved registers.
3401 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3402 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3403 assert(Mask && "Missing call preserved mask for calling convention");
3404 Ops.push_back(DAG.getRegisterMask(Mask));
3405
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003406 if (InFlag.getNode())
3407 Ops.push_back(InFlag);
3408
3409 // Emit tail call.
3410 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003411 assert(((Callee.getOpcode() == ISD::Register &&
3412 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3413 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3414 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3415 isa<ConstantSDNode>(Callee)) &&
3416 "Expecting an global address, external symbol, absolute value or register");
3417
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003419 }
3420
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003421 // Add a NOP immediately after the branch instruction when using the 64-bit
3422 // SVR4 ABI. At link time, if caller and callee are in a different module and
3423 // thus have a different TOC, the call will be replaced with a call to a stub
3424 // function which saves the current TOC, loads the TOC of the callee and
3425 // branches to the callee. The NOP will be replaced with a load instruction
3426 // which restores the TOC of the caller from the TOC save slot of the current
3427 // stack frame. If caller and callee belong to the same module (and have the
3428 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003429
3430 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003431 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003432 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003433 // This is a call through a function pointer.
3434 // Restore the caller TOC from the save area into R2.
3435 // See PrepareCall() for more information about calls through function
3436 // pointers in the 64-bit SVR4 ABI.
3437 // We are using a target-specific load with r2 hard coded, because the
3438 // result of a target-independent load would never go directly into r2,
3439 // since r2 is a reserved register (which prevents the register allocator
3440 // from allocating it), resulting in an additional register being
3441 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003442 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003443 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003444 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003445 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003446 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003447 }
3448
Hal Finkel5b00cea2012-03-31 14:45:15 +00003449 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3450 InFlag = Chain.getValue(1);
3451
3452 if (needsTOCRestore) {
3453 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3454 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3455 InFlag = Chain.getValue(1);
3456 }
3457
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003458 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3459 DAG.getIntPtrConstant(BytesCalleePops, true),
3460 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003461 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003462 InFlag = Chain.getValue(1);
3463
Dan Gohman98ca4f22009-08-05 01:29:28 +00003464 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3465 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003466}
3467
Dan Gohman98ca4f22009-08-05 01:29:28 +00003468SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003469PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003470 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003471 SelectionDAG &DAG = CLI.DAG;
3472 DebugLoc &dl = CLI.DL;
3473 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3474 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3475 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3476 SDValue Chain = CLI.Chain;
3477 SDValue Callee = CLI.Callee;
3478 bool &isTailCall = CLI.IsTailCall;
3479 CallingConv::ID CallConv = CLI.CallConv;
3480 bool isVarArg = CLI.IsVarArg;
3481
Evan Cheng0c439eb2010-01-27 00:07:07 +00003482 if (isTailCall)
3483 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3484 Ins, DAG);
3485
Bill Schmidt726c2372012-10-23 15:51:16 +00003486 if (PPCSubTarget.isSVR4ABI()) {
3487 if (PPCSubTarget.isPPC64())
3488 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3489 isTailCall, Outs, OutVals, Ins,
3490 dl, DAG, InVals);
3491 else
3492 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3493 isTailCall, Outs, OutVals, Ins,
3494 dl, DAG, InVals);
3495 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003496
Bill Schmidt726c2372012-10-23 15:51:16 +00003497 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3498 isTailCall, Outs, OutVals, Ins,
3499 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003500}
3501
3502SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003503PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3504 CallingConv::ID CallConv, bool isVarArg,
3505 bool isTailCall,
3506 const SmallVectorImpl<ISD::OutputArg> &Outs,
3507 const SmallVectorImpl<SDValue> &OutVals,
3508 const SmallVectorImpl<ISD::InputArg> &Ins,
3509 DebugLoc dl, SelectionDAG &DAG,
3510 SmallVectorImpl<SDValue> &InVals) const {
3511 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003512 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003513
Dan Gohman98ca4f22009-08-05 01:29:28 +00003514 assert((CallConv == CallingConv::C ||
3515 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003516
Tilmann Schellerffd02002009-07-03 06:45:56 +00003517 unsigned PtrByteSize = 4;
3518
3519 MachineFunction &MF = DAG.getMachineFunction();
3520
3521 // Mark this function as potentially containing a function that contains a
3522 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3523 // and restoring the callers stack pointer in this functions epilog. This is
3524 // done because by tail calling the called function might overwrite the value
3525 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003526 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3527 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003529
Tilmann Schellerffd02002009-07-03 06:45:56 +00003530 // Count how many bytes are to be pushed on the stack, including the linkage
3531 // area, parameter list area and the part of the local variable space which
3532 // contains copies of aggregates which are passed by value.
3533
3534 // Assign locations to all of the outgoing arguments.
3535 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003536 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003537 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003538
3539 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003540 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003541
3542 if (isVarArg) {
3543 // Handle fixed and variable vector arguments differently.
3544 // Fixed vector arguments go into registers as long as registers are
3545 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003546 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003547
Tilmann Schellerffd02002009-07-03 06:45:56 +00003548 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003549 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003550 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003552
Dan Gohman98ca4f22009-08-05 01:29:28 +00003553 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003554 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3555 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003556 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003557 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3558 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003559 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003560
Tilmann Schellerffd02002009-07-03 06:45:56 +00003561 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003562#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003563 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003564 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003565#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003566 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003567 }
3568 }
3569 } else {
3570 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003571 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003572 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003573
Tilmann Schellerffd02002009-07-03 06:45:56 +00003574 // Assign locations to all of the outgoing aggregate by value arguments.
3575 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003576 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003577 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003578
3579 // Reserve stack space for the allocations in CCInfo.
3580 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3581
Bill Schmidt212af6a2013-02-06 17:33:58 +00003582 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003583
3584 // Size of the linkage area, parameter list area and the part of the local
3585 // space variable where copies of aggregates which are passed by value are
3586 // stored.
3587 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003588
Tilmann Schellerffd02002009-07-03 06:45:56 +00003589 // Calculate by how many bytes the stack has to be adjusted in case of tail
3590 // call optimization.
3591 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3592
3593 // Adjust the stack pointer for the new arguments...
3594 // These operations are automatically eliminated by the prolog/epilog pass
3595 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3596 SDValue CallSeqStart = Chain;
3597
3598 // Load the return address and frame pointer so it can be moved somewhere else
3599 // later.
3600 SDValue LROp, FPOp;
3601 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3602 dl);
3603
3604 // Set up a copy of the stack pointer for use loading and storing any
3605 // arguments that may not fit in the registers available for argument
3606 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003608
Tilmann Schellerffd02002009-07-03 06:45:56 +00003609 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3610 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3611 SmallVector<SDValue, 8> MemOpChains;
3612
Roman Divacky0aaa9192011-08-30 17:04:16 +00003613 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614 // Walk the register/memloc assignments, inserting copies/loads.
3615 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3616 i != e;
3617 ++i) {
3618 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003619 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003620 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003621
Tilmann Schellerffd02002009-07-03 06:45:56 +00003622 if (Flags.isByVal()) {
3623 // Argument is an aggregate which is passed by value, thus we need to
3624 // create a copy of it in the local variable space of the current stack
3625 // frame (which is the stack frame of the caller) and pass the address of
3626 // this copy to the callee.
3627 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3628 CCValAssign &ByValVA = ByValArgLocs[j++];
3629 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003630
Tilmann Schellerffd02002009-07-03 06:45:56 +00003631 // Memory reserved in the local variable space of the callers stack frame.
3632 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003633
Tilmann Schellerffd02002009-07-03 06:45:56 +00003634 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3635 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003636
Tilmann Schellerffd02002009-07-03 06:45:56 +00003637 // Create a copy of the argument in the local area of the current
3638 // stack frame.
3639 SDValue MemcpyCall =
3640 CreateCopyOfByValArgument(Arg, PtrOff,
3641 CallSeqStart.getNode()->getOperand(0),
3642 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003643
Tilmann Schellerffd02002009-07-03 06:45:56 +00003644 // This must go outside the CALLSEQ_START..END.
3645 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3646 CallSeqStart.getNode()->getOperand(1));
3647 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3648 NewCallSeqStart.getNode());
3649 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003650
Tilmann Schellerffd02002009-07-03 06:45:56 +00003651 // Pass the address of the aggregate copy on the stack either in a
3652 // physical register or in the parameter list area of the current stack
3653 // frame to the callee.
3654 Arg = PtrOff;
3655 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003656
Tilmann Schellerffd02002009-07-03 06:45:56 +00003657 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003658 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003659 // Put argument in a physical register.
3660 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3661 } else {
3662 // Put argument in the parameter list area of the current stack frame.
3663 assert(VA.isMemLoc());
3664 unsigned LocMemOffset = VA.getLocMemOffset();
3665
3666 if (!isTailCall) {
3667 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3668 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3669
3670 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003671 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003672 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003673 } else {
3674 // Calculate and remember argument location.
3675 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3676 TailCallArguments);
3677 }
3678 }
3679 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003680
Tilmann Schellerffd02002009-07-03 06:45:56 +00003681 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003683 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003684
Tilmann Schellerffd02002009-07-03 06:45:56 +00003685 // Build a sequence of copy-to-reg nodes chained together with token chain
3686 // and flag operands which copy the outgoing args into the appropriate regs.
3687 SDValue InFlag;
3688 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3689 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3690 RegsToPass[i].second, InFlag);
3691 InFlag = Chain.getValue(1);
3692 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003693
Hal Finkel82b38212012-08-28 02:10:27 +00003694 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3695 // registers.
3696 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003697 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3698 SDValue Ops[] = { Chain, InFlag };
3699
Hal Finkel82b38212012-08-28 02:10:27 +00003700 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003701 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3702
Hal Finkel82b38212012-08-28 02:10:27 +00003703 InFlag = Chain.getValue(1);
3704 }
3705
Chris Lattnerb9082582010-11-14 23:42:06 +00003706 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003707 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3708 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003709
Dan Gohman98ca4f22009-08-05 01:29:28 +00003710 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3711 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3712 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003713}
3714
Bill Schmidt726c2372012-10-23 15:51:16 +00003715// Copy an argument into memory, being careful to do this outside the
3716// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003717SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003718PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3719 SDValue CallSeqStart,
3720 ISD::ArgFlagsTy Flags,
3721 SelectionDAG &DAG,
3722 DebugLoc dl) const {
3723 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3724 CallSeqStart.getNode()->getOperand(0),
3725 Flags, DAG, dl);
3726 // The MEMCPY must go outside the CALLSEQ_START..END.
3727 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3728 CallSeqStart.getNode()->getOperand(1));
3729 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3730 NewCallSeqStart.getNode());
3731 return NewCallSeqStart;
3732}
3733
3734SDValue
3735PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003736 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003737 bool isTailCall,
3738 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003739 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003740 const SmallVectorImpl<ISD::InputArg> &Ins,
3741 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003742 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003743
Bill Schmidt726c2372012-10-23 15:51:16 +00003744 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003745
Bill Schmidt726c2372012-10-23 15:51:16 +00003746 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3747 unsigned PtrByteSize = 8;
3748
3749 MachineFunction &MF = DAG.getMachineFunction();
3750
3751 // Mark this function as potentially containing a function that contains a
3752 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3753 // and restoring the callers stack pointer in this functions epilog. This is
3754 // done because by tail calling the called function might overwrite the value
3755 // in this function's (MF) stack pointer stack slot 0(SP).
3756 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3757 CallConv == CallingConv::Fast)
3758 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3759
3760 unsigned nAltivecParamsAtEnd = 0;
3761
3762 // Count how many bytes are to be pushed on the stack, including the linkage
3763 // area, and parameter passing area. We start with at least 48 bytes, which
3764 // is reserved space for [SP][CR][LR][3 x unused].
3765 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3766 // of this call.
3767 unsigned NumBytes =
3768 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3769 Outs, OutVals, nAltivecParamsAtEnd);
3770
3771 // Calculate by how many bytes the stack has to be adjusted in case of tail
3772 // call optimization.
3773 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3774
3775 // To protect arguments on the stack from being clobbered in a tail call,
3776 // force all the loads to happen before doing any other lowering.
3777 if (isTailCall)
3778 Chain = DAG.getStackArgumentTokenFactor(Chain);
3779
3780 // Adjust the stack pointer for the new arguments...
3781 // These operations are automatically eliminated by the prolog/epilog pass
3782 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3783 SDValue CallSeqStart = Chain;
3784
3785 // Load the return address and frame pointer so it can be move somewhere else
3786 // later.
3787 SDValue LROp, FPOp;
3788 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3789 dl);
3790
3791 // Set up a copy of the stack pointer for use loading and storing any
3792 // arguments that may not fit in the registers available for argument
3793 // passing.
3794 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3795
3796 // Figure out which arguments are going to go in registers, and which in
3797 // memory. Also, if this is a vararg function, floating point operations
3798 // must be stored to our stack, and loaded into integer regs as well, if
3799 // any integer regs are available for argument passing.
3800 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3801 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3802
3803 static const uint16_t GPR[] = {
3804 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3805 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3806 };
3807 static const uint16_t *FPR = GetFPR();
3808
3809 static const uint16_t VR[] = {
3810 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3811 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3812 };
3813 const unsigned NumGPRs = array_lengthof(GPR);
3814 const unsigned NumFPRs = 13;
3815 const unsigned NumVRs = array_lengthof(VR);
3816
3817 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3818 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3819
3820 SmallVector<SDValue, 8> MemOpChains;
3821 for (unsigned i = 0; i != NumOps; ++i) {
3822 SDValue Arg = OutVals[i];
3823 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3824
3825 // PtrOff will be used to store the current argument to the stack if a
3826 // register cannot be found for it.
3827 SDValue PtrOff;
3828
3829 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3830
3831 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3832
3833 // Promote integers to 64-bit values.
3834 if (Arg.getValueType() == MVT::i32) {
3835 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3836 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3837 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3838 }
3839
3840 // FIXME memcpy is used way more than necessary. Correctness first.
3841 // Note: "by value" is code for passing a structure by value, not
3842 // basic types.
3843 if (Flags.isByVal()) {
3844 // Note: Size includes alignment padding, so
3845 // struct x { short a; char b; }
3846 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3847 // These are the proper values we need for right-justifying the
3848 // aggregate in a parameter register.
3849 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003850
3851 // An empty aggregate parameter takes up no storage and no
3852 // registers.
3853 if (Size == 0)
3854 continue;
3855
Bill Schmidt726c2372012-10-23 15:51:16 +00003856 // All aggregates smaller than 8 bytes must be passed right-justified.
3857 if (Size==1 || Size==2 || Size==4) {
3858 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3859 if (GPR_idx != NumGPRs) {
3860 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3861 MachinePointerInfo(), VT,
3862 false, false, 0);
3863 MemOpChains.push_back(Load.getValue(1));
3864 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3865
3866 ArgOffset += PtrByteSize;
3867 continue;
3868 }
3869 }
3870
3871 if (GPR_idx == NumGPRs && Size < 8) {
3872 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3873 PtrOff.getValueType());
3874 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3875 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3876 CallSeqStart,
3877 Flags, DAG, dl);
3878 ArgOffset += PtrByteSize;
3879 continue;
3880 }
3881 // Copy entire object into memory. There are cases where gcc-generated
3882 // code assumes it is there, even if it could be put entirely into
3883 // registers. (This is not what the doc says.)
3884
3885 // FIXME: The above statement is likely due to a misunderstanding of the
3886 // documents. All arguments must be copied into the parameter area BY
3887 // THE CALLEE in the event that the callee takes the address of any
3888 // formal argument. That has not yet been implemented. However, it is
3889 // reasonable to use the stack area as a staging area for the register
3890 // load.
3891
3892 // Skip this for small aggregates, as we will use the same slot for a
3893 // right-justified copy, below.
3894 if (Size >= 8)
3895 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3896 CallSeqStart,
3897 Flags, DAG, dl);
3898
3899 // When a register is available, pass a small aggregate right-justified.
3900 if (Size < 8 && GPR_idx != NumGPRs) {
3901 // The easiest way to get this right-justified in a register
3902 // is to copy the structure into the rightmost portion of a
3903 // local variable slot, then load the whole slot into the
3904 // register.
3905 // FIXME: The memcpy seems to produce pretty awful code for
3906 // small aggregates, particularly for packed ones.
3907 // FIXME: It would be preferable to use the slot in the
3908 // parameter save area instead of a new local variable.
3909 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3910 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3911 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3912 CallSeqStart,
3913 Flags, DAG, dl);
3914
3915 // Load the slot into the register.
3916 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3917 MachinePointerInfo(),
3918 false, false, false, 0);
3919 MemOpChains.push_back(Load.getValue(1));
3920 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3921
3922 // Done with this argument.
3923 ArgOffset += PtrByteSize;
3924 continue;
3925 }
3926
3927 // For aggregates larger than PtrByteSize, copy the pieces of the
3928 // object that fit into registers from the parameter save area.
3929 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3930 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3931 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3932 if (GPR_idx != NumGPRs) {
3933 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3934 MachinePointerInfo(),
3935 false, false, false, 0);
3936 MemOpChains.push_back(Load.getValue(1));
3937 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3938 ArgOffset += PtrByteSize;
3939 } else {
3940 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3941 break;
3942 }
3943 }
3944 continue;
3945 }
3946
3947 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3948 default: llvm_unreachable("Unexpected ValueType for argument!");
3949 case MVT::i32:
3950 case MVT::i64:
3951 if (GPR_idx != NumGPRs) {
3952 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3953 } else {
3954 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3955 true, isTailCall, false, MemOpChains,
3956 TailCallArguments, dl);
3957 }
3958 ArgOffset += PtrByteSize;
3959 break;
3960 case MVT::f32:
3961 case MVT::f64:
3962 if (FPR_idx != NumFPRs) {
3963 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3964
3965 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003966 // A single float or an aggregate containing only a single float
3967 // must be passed right-justified in the stack doubleword, and
3968 // in the GPR, if one is available.
3969 SDValue StoreOff;
3970 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3971 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3972 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3973 } else
3974 StoreOff = PtrOff;
3975
3976 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003977 MachinePointerInfo(), false, false, 0);
3978 MemOpChains.push_back(Store);
3979
3980 // Float varargs are always shadowed in available integer registers
3981 if (GPR_idx != NumGPRs) {
3982 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3983 MachinePointerInfo(), false, false,
3984 false, 0);
3985 MemOpChains.push_back(Load.getValue(1));
3986 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3987 }
3988 } else if (GPR_idx != NumGPRs)
3989 // If we have any FPRs remaining, we may also have GPRs remaining.
3990 ++GPR_idx;
3991 } else {
3992 // Single-precision floating-point values are mapped to the
3993 // second (rightmost) word of the stack doubleword.
3994 if (Arg.getValueType() == MVT::f32) {
3995 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3996 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3997 }
3998
3999 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4000 true, isTailCall, false, MemOpChains,
4001 TailCallArguments, dl);
4002 }
4003 ArgOffset += 8;
4004 break;
4005 case MVT::v4f32:
4006 case MVT::v4i32:
4007 case MVT::v8i16:
4008 case MVT::v16i8:
4009 if (isVarArg) {
4010 // These go aligned on the stack, or in the corresponding R registers
4011 // when within range. The Darwin PPC ABI doc claims they also go in
4012 // V registers; in fact gcc does this only for arguments that are
4013 // prototyped, not for those that match the ... We do it for all
4014 // arguments, seems to work.
4015 while (ArgOffset % 16 !=0) {
4016 ArgOffset += PtrByteSize;
4017 if (GPR_idx != NumGPRs)
4018 GPR_idx++;
4019 }
4020 // We could elide this store in the case where the object fits
4021 // entirely in R registers. Maybe later.
4022 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4023 DAG.getConstant(ArgOffset, PtrVT));
4024 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4025 MachinePointerInfo(), false, false, 0);
4026 MemOpChains.push_back(Store);
4027 if (VR_idx != NumVRs) {
4028 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4029 MachinePointerInfo(),
4030 false, false, false, 0);
4031 MemOpChains.push_back(Load.getValue(1));
4032 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4033 }
4034 ArgOffset += 16;
4035 for (unsigned i=0; i<16; i+=PtrByteSize) {
4036 if (GPR_idx == NumGPRs)
4037 break;
4038 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4039 DAG.getConstant(i, PtrVT));
4040 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4041 false, false, false, 0);
4042 MemOpChains.push_back(Load.getValue(1));
4043 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4044 }
4045 break;
4046 }
4047
4048 // Non-varargs Altivec params generally go in registers, but have
4049 // stack space allocated at the end.
4050 if (VR_idx != NumVRs) {
4051 // Doesn't have GPR space allocated.
4052 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4053 } else {
4054 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4055 true, isTailCall, true, MemOpChains,
4056 TailCallArguments, dl);
4057 ArgOffset += 16;
4058 }
4059 break;
4060 }
4061 }
4062
4063 if (!MemOpChains.empty())
4064 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4065 &MemOpChains[0], MemOpChains.size());
4066
4067 // Check if this is an indirect call (MTCTR/BCTRL).
4068 // See PrepareCall() for more information about calls through function
4069 // pointers in the 64-bit SVR4 ABI.
4070 if (!isTailCall &&
4071 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4072 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4073 !isBLACompatibleAddress(Callee, DAG)) {
4074 // Load r2 into a virtual register and store it to the TOC save area.
4075 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4076 // TOC save area offset.
4077 SDValue PtrOff = DAG.getIntPtrConstant(40);
4078 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4079 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4080 false, false, 0);
4081 // R12 must contain the address of an indirect callee. This does not
4082 // mean the MTCTR instruction must use R12; it's easier to model this
4083 // as an extra parameter, so do that.
4084 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4085 }
4086
4087 // Build a sequence of copy-to-reg nodes chained together with token chain
4088 // and flag operands which copy the outgoing args into the appropriate regs.
4089 SDValue InFlag;
4090 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4091 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4092 RegsToPass[i].second, InFlag);
4093 InFlag = Chain.getValue(1);
4094 }
4095
4096 if (isTailCall)
4097 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4098 FPOp, true, TailCallArguments);
4099
4100 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4101 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4102 Ins, InVals);
4103}
4104
4105SDValue
4106PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4107 CallingConv::ID CallConv, bool isVarArg,
4108 bool isTailCall,
4109 const SmallVectorImpl<ISD::OutputArg> &Outs,
4110 const SmallVectorImpl<SDValue> &OutVals,
4111 const SmallVectorImpl<ISD::InputArg> &Ins,
4112 DebugLoc dl, SelectionDAG &DAG,
4113 SmallVectorImpl<SDValue> &InVals) const {
4114
4115 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004116
Owen Andersone50ed302009-08-10 22:56:29 +00004117 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004119 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004120
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004121 MachineFunction &MF = DAG.getMachineFunction();
4122
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004123 // Mark this function as potentially containing a function that contains a
4124 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4125 // and restoring the callers stack pointer in this functions epilog. This is
4126 // done because by tail calling the called function might overwrite the value
4127 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004128 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4129 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004130 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4131
4132 unsigned nAltivecParamsAtEnd = 0;
4133
Chris Lattnerabde4602006-05-16 22:56:08 +00004134 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004135 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004136 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004137 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004138 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004139 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004140 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004141
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004142 // Calculate by how many bytes the stack has to be adjusted in case of tail
4143 // call optimization.
4144 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Dan Gohman98ca4f22009-08-05 01:29:28 +00004146 // To protect arguments on the stack from being clobbered in a tail call,
4147 // force all the loads to happen before doing any other lowering.
4148 if (isTailCall)
4149 Chain = DAG.getStackArgumentTokenFactor(Chain);
4150
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004151 // Adjust the stack pointer for the new arguments...
4152 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004153 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004154 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156 // Load the return address and frame pointer so it can be move somewhere else
4157 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004158 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004159 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4160 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004161
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004162 // Set up a copy of the stack pointer for use loading and storing any
4163 // arguments that may not fit in the registers available for argument
4164 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004165 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004166 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004168 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004170
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004171 // Figure out which arguments are going to go in registers, and which in
4172 // memory. Also, if this is a vararg function, floating point operations
4173 // must be stored to our stack, and loaded into integer regs as well, if
4174 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004175 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004176 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Craig Topperb78ca422012-03-11 07:16:55 +00004178 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004179 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4180 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4181 };
Craig Topperb78ca422012-03-11 07:16:55 +00004182 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004183 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4184 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4185 };
Craig Topperb78ca422012-03-11 07:16:55 +00004186 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004187
Craig Topperb78ca422012-03-11 07:16:55 +00004188 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004189 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4190 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4191 };
Owen Anderson718cb662007-09-07 04:06:50 +00004192 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004193 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004194 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004195
Craig Topperb78ca422012-03-11 07:16:55 +00004196 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004197
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004198 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004199 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4200
Dan Gohman475871a2008-07-27 21:46:04 +00004201 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004202 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004203 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004204 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004205
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004206 // PtrOff will be used to store the current argument to the stack if a
4207 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004208 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004209
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004210 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004211
Dale Johannesen39355f92009-02-04 02:34:38 +00004212 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004213
4214 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004216 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4217 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004219 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004220
Dale Johannesen8419dd62008-03-07 20:27:40 +00004221 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004222 // Note: "by value" is code for passing a structure by value, not
4223 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004224 if (Flags.isByVal()) {
4225 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004226 // Very small objects are passed right-justified. Everything else is
4227 // passed left-justified.
4228 if (Size==1 || Size==2) {
4229 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004230 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004231 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004232 MachinePointerInfo(), VT,
4233 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004234 MemOpChains.push_back(Load.getValue(1));
4235 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004236
4237 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004238 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004239 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4240 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004241 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004242 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4243 CallSeqStart,
4244 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004245 ArgOffset += PtrByteSize;
4246 }
4247 continue;
4248 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004249 // Copy entire object into memory. There are cases where gcc-generated
4250 // code assumes it is there, even if it could be put entirely into
4251 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004252 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4253 CallSeqStart,
4254 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004255
4256 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4257 // copy the pieces of the object that fit into registers from the
4258 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004259 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004260 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004261 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004262 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004263 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4264 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004265 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004266 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004267 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004268 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004269 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004270 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004271 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004272 }
4273 }
4274 continue;
4275 }
4276
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004278 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 case MVT::i32:
4280 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004281 if (GPR_idx != NumGPRs) {
4282 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004283 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004284 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4285 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004286 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004287 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004288 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004289 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 case MVT::f32:
4291 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004292 if (FPR_idx != NumFPRs) {
4293 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4294
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004295 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004296 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4297 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004298 MemOpChains.push_back(Store);
4299
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004300 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004301 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004302 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004303 MachinePointerInfo(), false, false,
4304 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004305 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004306 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004307 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004309 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004310 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004311 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4312 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004313 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004314 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004315 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004316 }
4317 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004318 // If we have any FPRs remaining, we may also have GPRs remaining.
4319 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4320 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004321 if (GPR_idx != NumGPRs)
4322 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004324 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4325 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004326 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004327 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004328 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4329 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004330 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004331 if (isPPC64)
4332 ArgOffset += 8;
4333 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004334 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004335 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 case MVT::v4f32:
4337 case MVT::v4i32:
4338 case MVT::v8i16:
4339 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004340 if (isVarArg) {
4341 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004342 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004343 // V registers; in fact gcc does this only for arguments that are
4344 // prototyped, not for those that match the ... We do it for all
4345 // arguments, seems to work.
4346 while (ArgOffset % 16 !=0) {
4347 ArgOffset += PtrByteSize;
4348 if (GPR_idx != NumGPRs)
4349 GPR_idx++;
4350 }
4351 // We could elide this store in the case where the object fits
4352 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004353 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004354 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004355 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4356 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004357 MemOpChains.push_back(Store);
4358 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004359 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004360 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004361 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004362 MemOpChains.push_back(Load.getValue(1));
4363 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4364 }
4365 ArgOffset += 16;
4366 for (unsigned i=0; i<16; i+=PtrByteSize) {
4367 if (GPR_idx == NumGPRs)
4368 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004369 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004370 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004371 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004372 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004373 MemOpChains.push_back(Load.getValue(1));
4374 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4375 }
4376 break;
4377 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004378
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004379 // Non-varargs Altivec params generally go in registers, but have
4380 // stack space allocated at the end.
4381 if (VR_idx != NumVRs) {
4382 // Doesn't have GPR space allocated.
4383 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4384 } else if (nAltivecParamsAtEnd==0) {
4385 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004386 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4387 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004388 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004389 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004390 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004391 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004392 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004393 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004394 // If all Altivec parameters fit in registers, as they usually do,
4395 // they get stack space following the non-Altivec parameters. We
4396 // don't track this here because nobody below needs it.
4397 // If there are more Altivec parameters than fit in registers emit
4398 // the stores here.
4399 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4400 unsigned j = 0;
4401 // Offset is aligned; skip 1st 12 params which go in V registers.
4402 ArgOffset = ((ArgOffset+15)/16)*16;
4403 ArgOffset += 12*16;
4404 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004405 SDValue Arg = OutVals[i];
4406 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4408 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004409 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004410 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004411 // We are emitting Altivec params in order.
4412 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4413 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004414 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004415 ArgOffset += 16;
4416 }
4417 }
4418 }
4419 }
4420
Chris Lattner9a2a4972006-05-17 06:01:33 +00004421 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004423 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004424
Dale Johannesenf7b73042010-03-09 20:15:42 +00004425 // On Darwin, R12 must contain the address of an indirect callee. This does
4426 // not mean the MTCTR instruction must use R12; it's easier to model this as
4427 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004428 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004429 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4430 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4431 !isBLACompatibleAddress(Callee, DAG))
4432 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4433 PPC::R12), Callee));
4434
Chris Lattner9a2a4972006-05-17 06:01:33 +00004435 // Build a sequence of copy-to-reg nodes chained together with token chain
4436 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004437 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004438 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004439 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004440 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004441 InFlag = Chain.getValue(1);
4442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004443
Chris Lattnerb9082582010-11-14 23:42:06 +00004444 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004445 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4446 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004447
Dan Gohman98ca4f22009-08-05 01:29:28 +00004448 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4449 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4450 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004451}
4452
Hal Finkeld712f932011-10-14 19:51:36 +00004453bool
4454PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4455 MachineFunction &MF, bool isVarArg,
4456 const SmallVectorImpl<ISD::OutputArg> &Outs,
4457 LLVMContext &Context) const {
4458 SmallVector<CCValAssign, 16> RVLocs;
4459 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4460 RVLocs, Context);
4461 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4462}
4463
Dan Gohman98ca4f22009-08-05 01:29:28 +00004464SDValue
4465PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004466 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004467 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004468 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004469 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004470
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004471 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004472 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004473 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004474 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004475
Dan Gohman475871a2008-07-27 21:46:04 +00004476 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004477 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004478
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004479 // Copy the result values into the output registers.
4480 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4481 CCValAssign &VA = RVLocs[i];
4482 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004483
4484 SDValue Arg = OutVals[i];
4485
4486 switch (VA.getLocInfo()) {
4487 default: llvm_unreachable("Unknown loc info!");
4488 case CCValAssign::Full: break;
4489 case CCValAssign::AExt:
4490 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4491 break;
4492 case CCValAssign::ZExt:
4493 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4494 break;
4495 case CCValAssign::SExt:
4496 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4497 break;
4498 }
4499
4500 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004501 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004502 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004503 }
4504
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004505 RetOps[0] = Chain; // Update chain.
4506
4507 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004508 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004509 RetOps.push_back(Flag);
4510
4511 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4512 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004513}
4514
Dan Gohman475871a2008-07-27 21:46:04 +00004515SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004516 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004517 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004518 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004519
Jim Laskeyefc7e522006-12-04 22:04:42 +00004520 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004522
4523 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004524 bool isPPC64 = Subtarget.isPPC64();
4525 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004526 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004527
4528 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue Chain = Op.getOperand(0);
4530 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004531
Jim Laskeyefc7e522006-12-04 22:04:42 +00004532 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004533 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4534 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004535 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004536
Jim Laskeyefc7e522006-12-04 22:04:42 +00004537 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004538 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004539
Jim Laskeyefc7e522006-12-04 22:04:42 +00004540 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004541 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004542 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004543}
4544
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004545
4546
Dan Gohman475871a2008-07-27 21:46:04 +00004547SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004548PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004549 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004550 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004551 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004552 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004553
4554 // Get current frame pointer save index. The users of this index will be
4555 // primarily DYNALLOC instructions.
4556 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4557 int RASI = FI->getReturnAddrSaveIndex();
4558
4559 // If the frame pointer save index hasn't been defined yet.
4560 if (!RASI) {
4561 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004562 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004563 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004564 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004565 // Save the result.
4566 FI->setReturnAddrSaveIndex(RASI);
4567 }
4568 return DAG.getFrameIndex(RASI, PtrVT);
4569}
4570
Dan Gohman475871a2008-07-27 21:46:04 +00004571SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004572PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4573 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004574 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004575 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004577
4578 // Get current frame pointer save index. The users of this index will be
4579 // primarily DYNALLOC instructions.
4580 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4581 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004582
Jim Laskey2f616bf2006-11-16 22:43:37 +00004583 // If the frame pointer save index hasn't been defined yet.
4584 if (!FPSI) {
4585 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004586 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004587 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004588
Jim Laskey2f616bf2006-11-16 22:43:37 +00004589 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004590 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004591 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004592 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004593 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004594 return DAG.getFrameIndex(FPSI, PtrVT);
4595}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004596
Dan Gohman475871a2008-07-27 21:46:04 +00004597SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004598 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004599 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004600 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004601 SDValue Chain = Op.getOperand(0);
4602 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004603 DebugLoc dl = Op.getDebugLoc();
4604
Jim Laskey2f616bf2006-11-16 22:43:37 +00004605 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004606 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004607 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004608 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004609 DAG.getConstant(0, PtrVT), Size);
4610 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004611 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004612 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004613 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004615 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004616}
4617
Hal Finkel7ee74a62013-03-21 21:37:52 +00004618SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4619 SelectionDAG &DAG) const {
4620 DebugLoc DL = Op.getDebugLoc();
4621 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4622 DAG.getVTList(MVT::i32, MVT::Other),
4623 Op.getOperand(0), Op.getOperand(1));
4624}
4625
4626SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4627 SelectionDAG &DAG) const {
4628 DebugLoc DL = Op.getDebugLoc();
4629 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4630 Op.getOperand(0), Op.getOperand(1));
4631}
4632
Chris Lattner1a635d62006-04-14 06:01:58 +00004633/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4634/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004635SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004636 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004637 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4638 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004639 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004640
Chris Lattner1a635d62006-04-14 06:01:58 +00004641 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004642
Chris Lattner1a635d62006-04-14 06:01:58 +00004643 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004644 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004645
Owen Andersone50ed302009-08-10 22:56:29 +00004646 EVT ResVT = Op.getValueType();
4647 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4649 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004650 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004651
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 // If the RHS of the comparison is a 0.0, we don't need to do the
4653 // subtraction at all.
4654 if (isFloatingPointZero(RHS))
4655 switch (CC) {
4656 default: break; // SETUO etc aren't handled by fsel.
4657 case ISD::SETULT:
4658 case ISD::SETLT:
4659 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004660 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004661 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4663 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004664 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004665 case ISD::SETUGT:
4666 case ISD::SETGT:
4667 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004668 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4671 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004672 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004674 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004675
Dan Gohman475871a2008-07-27 21:46:04 +00004676 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 switch (CC) {
4678 default: break; // SETUO etc aren't handled by fsel.
4679 case ISD::SETULT:
4680 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004681 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4683 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004684 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004685 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004686 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004687 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4689 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004690 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004691 case ISD::SETUGT:
4692 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004693 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4695 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004696 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004697 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004698 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004699 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4701 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004702 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004703 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004704 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004705}
4706
Chris Lattner1f873002007-11-28 18:44:47 +00004707// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004708SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004709 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004710 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004711 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 if (Src.getValueType() == MVT::f32)
4713 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004714
Dan Gohman475871a2008-07-27 21:46:04 +00004715 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004717 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004719 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004720 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004722 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 case MVT::i64:
4724 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004725 break;
4726 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004727
Chris Lattner1a635d62006-04-14 06:01:58 +00004728 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004730
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004731 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004732 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4733 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004734
4735 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4736 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004738 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004739 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004740 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004741 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004742}
4743
Dan Gohmand858e902010-04-17 15:26:15 +00004744SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4745 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004746 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004747 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004748 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004749 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004750
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004752 SDValue SINT = Op.getOperand(0);
4753 // When converting to single-precision, we actually need to convert
4754 // to double-precision first and then round to single-precision.
4755 // To avoid double-rounding effects during that operation, we have
4756 // to prepare the input operand. Bits that might be truncated when
4757 // converting to double-precision are replaced by a bit that won't
4758 // be lost at this stage, but is below the single-precision rounding
4759 // position.
4760 //
4761 // However, if -enable-unsafe-fp-math is in effect, accept double
4762 // rounding to avoid the extra overhead.
4763 if (Op.getValueType() == MVT::f32 &&
4764 !DAG.getTarget().Options.UnsafeFPMath) {
4765
4766 // Twiddle input to make sure the low 11 bits are zero. (If this
4767 // is the case, we are guaranteed the value will fit into the 53 bit
4768 // mantissa of an IEEE double-precision value without rounding.)
4769 // If any of those low 11 bits were not zero originally, make sure
4770 // bit 12 (value 2048) is set instead, so that the final rounding
4771 // to single-precision gets the correct result.
4772 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4773 SINT, DAG.getConstant(2047, MVT::i64));
4774 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4775 Round, DAG.getConstant(2047, MVT::i64));
4776 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4777 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4778 Round, DAG.getConstant(-2048, MVT::i64));
4779
4780 // However, we cannot use that value unconditionally: if the magnitude
4781 // of the input value is small, the bit-twiddling we did above might
4782 // end up visibly changing the output. Fortunately, in that case, we
4783 // don't need to twiddle bits since the original input will convert
4784 // exactly to double-precision floating-point already. Therefore,
4785 // construct a conditional to use the original value if the top 11
4786 // bits are all sign-bit copies, and use the rounded value computed
4787 // above otherwise.
4788 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4789 SINT, DAG.getConstant(53, MVT::i32));
4790 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4791 Cond, DAG.getConstant(1, MVT::i64));
4792 Cond = DAG.getSetCC(dl, MVT::i32,
4793 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4794
4795 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4796 }
4797 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4799 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004800 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004802 return FP;
4803 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004804
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004806 "Unhandled SINT_TO_FP type in custom expander!");
4807 // Since we only generate this in 64-bit mode, we can take advantage of
4808 // 64-bit registers. In particular, sign extend the input value into the
4809 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4810 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004811 MachineFunction &MF = DAG.getMachineFunction();
4812 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004813 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004814 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004816
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004818 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004819
Chris Lattner1a635d62006-04-14 06:01:58 +00004820 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004821 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004822 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004823 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004824 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4825 SDValue Store =
4826 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4827 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004828 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004829 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004830 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004831
Chris Lattner1a635d62006-04-14 06:01:58 +00004832 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4834 if (Op.getValueType() == MVT::f32)
4835 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004836 return FP;
4837}
4838
Dan Gohmand858e902010-04-17 15:26:15 +00004839SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4840 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004841 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004842 /*
4843 The rounding mode is in bits 30:31 of FPSR, and has the following
4844 settings:
4845 00 Round to nearest
4846 01 Round to 0
4847 10 Round to +inf
4848 11 Round to -inf
4849
4850 FLT_ROUNDS, on the other hand, expects the following:
4851 -1 Undefined
4852 0 Round to 0
4853 1 Round to nearest
4854 2 Round to +inf
4855 3 Round to -inf
4856
4857 To perform the conversion, we do:
4858 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4859 */
4860
4861 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004862 EVT VT = Op.getValueType();
4863 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004864 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004865
4866 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004867 EVT NodeTys[] = {
4868 MVT::f64, // return register
4869 MVT::Glue // unused in this context
4870 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004871 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004872
4873 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004874 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004875 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004876 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004877 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004878
4879 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004880 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004881 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004882 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004883 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004884
4885 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004886 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 DAG.getNode(ISD::AND, dl, MVT::i32,
4888 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 DAG.getNode(ISD::SRL, dl, MVT::i32,
4891 DAG.getNode(ISD::AND, dl, MVT::i32,
4892 DAG.getNode(ISD::XOR, dl, MVT::i32,
4893 CWD, DAG.getConstant(3, MVT::i32)),
4894 DAG.getConstant(3, MVT::i32)),
4895 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004896
Dan Gohman475871a2008-07-27 21:46:04 +00004897 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004898 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004899
Duncan Sands83ec4b62008-06-06 12:08:01 +00004900 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004901 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004902}
4903
Dan Gohmand858e902010-04-17 15:26:15 +00004904SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004905 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004906 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004907 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004908 assert(Op.getNumOperands() == 3 &&
4909 VT == Op.getOperand(1).getValueType() &&
4910 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004911
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004912 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004913 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004914 SDValue Lo = Op.getOperand(0);
4915 SDValue Hi = Op.getOperand(1);
4916 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004917 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004918
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004919 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004920 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004921 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4922 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4923 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4924 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004925 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004926 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4927 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4928 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004929 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004930 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004931}
4932
Dan Gohmand858e902010-04-17 15:26:15 +00004933SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004934 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004935 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004936 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004937 assert(Op.getNumOperands() == 3 &&
4938 VT == Op.getOperand(1).getValueType() &&
4939 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004940
Dan Gohman9ed06db2008-03-07 20:36:53 +00004941 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004942 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004943 SDValue Lo = Op.getOperand(0);
4944 SDValue Hi = Op.getOperand(1);
4945 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004946 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004947
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004948 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004949 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004950 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4951 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4952 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4953 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004954 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004955 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4956 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4957 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004958 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004959 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004960}
4961
Dan Gohmand858e902010-04-17 15:26:15 +00004962SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004963 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004964 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004965 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004966 assert(Op.getNumOperands() == 3 &&
4967 VT == Op.getOperand(1).getValueType() &&
4968 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004969
Dan Gohman9ed06db2008-03-07 20:36:53 +00004970 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004971 SDValue Lo = Op.getOperand(0);
4972 SDValue Hi = Op.getOperand(1);
4973 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004974 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004975
Dale Johannesenf5d97892009-02-04 01:48:28 +00004976 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004977 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004978 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4979 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4980 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4981 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004982 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004983 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4984 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4985 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004986 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004988 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004989}
4990
4991//===----------------------------------------------------------------------===//
4992// Vector related lowering.
4993//
4994
Chris Lattner4a998b92006-04-17 06:00:21 +00004995/// BuildSplatI - Build a canonical splati of Val with an element size of
4996/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004997static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004998 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004999 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005000
Owen Andersone50ed302009-08-10 22:56:29 +00005001 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005003 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005004
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005006
Chris Lattner70fa4932006-12-01 01:45:39 +00005007 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5008 if (Val == -1)
5009 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005010
Owen Andersone50ed302009-08-10 22:56:29 +00005011 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005012
Chris Lattner4a998b92006-04-17 06:00:21 +00005013 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005015 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005016 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005017 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5018 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005019 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005020}
5021
Chris Lattnere7c768e2006-04-18 03:24:30 +00005022/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005023/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005024static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005025 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 EVT DestVT = MVT::Other) {
5027 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005028 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005030}
5031
Chris Lattnere7c768e2006-04-18 03:24:30 +00005032/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5033/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005034static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005035 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005036 DebugLoc dl, EVT DestVT = MVT::Other) {
5037 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005038 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005040}
5041
5042
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005043/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5044/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005045static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005046 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005047 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005048 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5049 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005050
Nate Begeman9008ca62009-04-27 18:41:29 +00005051 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005052 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005053 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005055 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005056}
5057
Chris Lattnerf1b47082006-04-14 05:19:18 +00005058// If this is a case we can't handle, return null and let the default
5059// expansion code take care of it. If we CAN select this case, and if it
5060// selects to a single instruction, return Op. Otherwise, if we can codegen
5061// this case more efficiently than a constant pool load, lower it to the
5062// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005063SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5064 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005065 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005066 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5067 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005068
Bob Wilson24e338e2009-03-02 23:24:16 +00005069 // Check if this is a splat of a constant value.
5070 APInt APSplatBits, APSplatUndef;
5071 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005072 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005073 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005074 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005075 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005076
Bob Wilsonf2950b02009-03-03 19:26:27 +00005077 unsigned SplatBits = APSplatBits.getZExtValue();
5078 unsigned SplatUndef = APSplatUndef.getZExtValue();
5079 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005080
Bob Wilsonf2950b02009-03-03 19:26:27 +00005081 // First, handle single instruction cases.
5082
5083 // All zeros?
5084 if (SplatBits == 0) {
5085 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5087 SDValue Z = DAG.getConstant(0, MVT::i32);
5088 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005089 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005090 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005091 return Op;
5092 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005093
Bob Wilsonf2950b02009-03-03 19:26:27 +00005094 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5095 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5096 (32-SplatBitSize));
5097 if (SextVal >= -16 && SextVal <= 15)
5098 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005099
5100
Bob Wilsonf2950b02009-03-03 19:26:27 +00005101 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005102
Bob Wilsonf2950b02009-03-03 19:26:27 +00005103 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005104 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5105 // If this value is in the range [17,31] and is odd, use:
5106 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5107 // If this value is in the range [-31,-17] and is odd, use:
5108 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5109 // Note the last two are three-instruction sequences.
5110 if (SextVal >= -32 && SextVal <= 31) {
5111 // To avoid having these optimizations undone by constant folding,
5112 // we convert to a pseudo that will be expanded later into one of
5113 // the above forms.
5114 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005115 EVT VT = Op.getValueType();
5116 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5117 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5118 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005119 }
5120
5121 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5122 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5123 // for fneg/fabs.
5124 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5125 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005127
5128 // Make the VSLW intrinsic, computing 0x8000_0000.
5129 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5130 OnesV, DAG, dl);
5131
5132 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005134 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005135 }
5136
5137 // Check to see if this is a wide variety of vsplti*, binop self cases.
5138 static const signed char SplatCsts[] = {
5139 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5140 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5141 };
5142
5143 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5144 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5145 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5146 int i = SplatCsts[idx];
5147
5148 // Figure out what shift amount will be used by altivec if shifted by i in
5149 // this splat size.
5150 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5151
5152 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005153 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005155 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5156 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5157 Intrinsic::ppc_altivec_vslw
5158 };
5159 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005160 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005161 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005162
Bob Wilsonf2950b02009-03-03 19:26:27 +00005163 // vsplti + srl self.
5164 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5167 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5168 Intrinsic::ppc_altivec_vsrw
5169 };
5170 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005171 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005172 }
5173
Bob Wilsonf2950b02009-03-03 19:26:27 +00005174 // vsplti + sra self.
5175 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005177 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5178 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5179 Intrinsic::ppc_altivec_vsraw
5180 };
5181 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005182 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Bob Wilsonf2950b02009-03-03 19:26:27 +00005185 // vsplti + rol self.
5186 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5187 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005189 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5190 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5191 Intrinsic::ppc_altivec_vrlw
5192 };
5193 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005194 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Bob Wilsonf2950b02009-03-03 19:26:27 +00005197 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005198 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005199 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005200 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005201 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005202 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005203 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005205 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005206 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005207 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005208 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005210 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5211 }
5212 }
5213
Dan Gohman475871a2008-07-27 21:46:04 +00005214 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005215}
5216
Chris Lattner59138102006-04-17 05:28:54 +00005217/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5218/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005219static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005220 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005221 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005222 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005223 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005224 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Chris Lattner59138102006-04-17 05:28:54 +00005226 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005227 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005228 OP_VMRGHW,
5229 OP_VMRGLW,
5230 OP_VSPLTISW0,
5231 OP_VSPLTISW1,
5232 OP_VSPLTISW2,
5233 OP_VSPLTISW3,
5234 OP_VSLDOI4,
5235 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005236 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005237 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005238
Chris Lattner59138102006-04-17 05:28:54 +00005239 if (OpNum == OP_COPY) {
5240 if (LHSID == (1*9+2)*9+3) return LHS;
5241 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5242 return RHS;
5243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005244
Dan Gohman475871a2008-07-27 21:46:04 +00005245 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005246 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5247 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Nate Begeman9008ca62009-04-27 18:41:29 +00005249 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005250 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005251 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005252 case OP_VMRGHW:
5253 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5254 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5255 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5256 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5257 break;
5258 case OP_VMRGLW:
5259 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5260 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5261 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5262 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5263 break;
5264 case OP_VSPLTISW0:
5265 for (unsigned i = 0; i != 16; ++i)
5266 ShufIdxs[i] = (i&3)+0;
5267 break;
5268 case OP_VSPLTISW1:
5269 for (unsigned i = 0; i != 16; ++i)
5270 ShufIdxs[i] = (i&3)+4;
5271 break;
5272 case OP_VSPLTISW2:
5273 for (unsigned i = 0; i != 16; ++i)
5274 ShufIdxs[i] = (i&3)+8;
5275 break;
5276 case OP_VSPLTISW3:
5277 for (unsigned i = 0; i != 16; ++i)
5278 ShufIdxs[i] = (i&3)+12;
5279 break;
5280 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005281 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005282 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005283 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005284 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005285 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005286 }
Owen Andersone50ed302009-08-10 22:56:29 +00005287 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005288 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5289 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005291 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005292}
5293
Chris Lattnerf1b47082006-04-14 05:19:18 +00005294/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5295/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5296/// return the code it can be lowered into. Worst case, it can always be
5297/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005298SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005299 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005300 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005301 SDValue V1 = Op.getOperand(0);
5302 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005303 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005304 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Chris Lattnerf1b47082006-04-14 05:19:18 +00005306 // Cases that are handled by instructions that take permute immediates
5307 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5308 // selected by the instruction selector.
5309 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5311 PPC::isSplatShuffleMask(SVOp, 2) ||
5312 PPC::isSplatShuffleMask(SVOp, 4) ||
5313 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5314 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5315 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5316 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5317 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5318 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5319 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5320 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5321 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005322 return Op;
5323 }
5324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Chris Lattnerf1b47082006-04-14 05:19:18 +00005326 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5327 // and produce a fixed permutation. If any of these match, do not lower to
5328 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005329 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5330 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5331 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5332 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5333 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5334 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5335 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5336 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5337 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005338 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
Chris Lattner59138102006-04-17 05:28:54 +00005340 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5341 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005342 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005343
Chris Lattner59138102006-04-17 05:28:54 +00005344 unsigned PFIndexes[4];
5345 bool isFourElementShuffle = true;
5346 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5347 unsigned EltNo = 8; // Start out undef.
5348 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005349 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005350 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005351
Nate Begeman9008ca62009-04-27 18:41:29 +00005352 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005353 if ((ByteSource & 3) != j) {
5354 isFourElementShuffle = false;
5355 break;
5356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Chris Lattner59138102006-04-17 05:28:54 +00005358 if (EltNo == 8) {
5359 EltNo = ByteSource/4;
5360 } else if (EltNo != ByteSource/4) {
5361 isFourElementShuffle = false;
5362 break;
5363 }
5364 }
5365 PFIndexes[i] = EltNo;
5366 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005367
5368 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005369 // perfect shuffle vector to determine if it is cost effective to do this as
5370 // discrete instructions, or whether we should use a vperm.
5371 if (isFourElementShuffle) {
5372 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005373 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005374 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Chris Lattner59138102006-04-17 05:28:54 +00005376 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5377 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005378
Chris Lattner59138102006-04-17 05:28:54 +00005379 // Determining when to avoid vperm is tricky. Many things affect the cost
5380 // of vperm, particularly how many times the perm mask needs to be computed.
5381 // For example, if the perm mask can be hoisted out of a loop or is already
5382 // used (perhaps because there are multiple permutes with the same shuffle
5383 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5384 // the loop requires an extra register.
5385 //
5386 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005387 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005388 // available, if this block is within a loop, we should avoid using vperm
5389 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005390 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005391 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005392 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Chris Lattnerf1b47082006-04-14 05:19:18 +00005394 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5395 // vector that will get spilled to the constant pool.
5396 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005397
Chris Lattnerf1b47082006-04-14 05:19:18 +00005398 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5399 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005400 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005401 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005402
Dan Gohman475871a2008-07-27 21:46:04 +00005403 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5405 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005406
Chris Lattnerf1b47082006-04-14 05:19:18 +00005407 for (unsigned j = 0; j != BytesPerElement; ++j)
5408 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005410 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005413 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005414 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005415}
5416
Chris Lattner90564f22006-04-18 17:59:36 +00005417/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5418/// altivec comparison. If it is, return true and fill in Opc/isDot with
5419/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005420static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005421 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005422 unsigned IntrinsicID =
5423 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005424 CompareOpc = -1;
5425 isDot = false;
5426 switch (IntrinsicID) {
5427 default: return false;
5428 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005429 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5430 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5431 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5432 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5433 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5434 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5435 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5436 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5437 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5438 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5439 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5440 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5441 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattner1a635d62006-04-14 06:01:58 +00005443 // Normal Comparisons.
5444 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5445 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5446 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5447 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5448 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5449 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5450 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5451 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5452 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5453 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5454 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5455 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5456 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5457 }
Chris Lattner90564f22006-04-18 17:59:36 +00005458 return true;
5459}
5460
5461/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5462/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005463SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005464 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005465 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5466 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005467 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005468 int CompareOpc;
5469 bool isDot;
5470 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005471 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Chris Lattner90564f22006-04-18 17:59:36 +00005473 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005474 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005475 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005476 Op.getOperand(1), Op.getOperand(2),
5477 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005478 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Chris Lattner1a635d62006-04-14 06:01:58 +00005481 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005482 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005483 Op.getOperand(2), // LHS
5484 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005486 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005487 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005488 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005489
Chris Lattner1a635d62006-04-14 06:01:58 +00005490 // Now that we have the comparison, emit a copy from the CR to a GPR.
5491 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5493 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005494 CompNode.getValue(1));
5495
Chris Lattner1a635d62006-04-14 06:01:58 +00005496 // Unpack the result based on how the target uses it.
5497 unsigned BitNo; // Bit # of CR6.
5498 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005499 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005500 default: // Can't happen, don't crash on invalid number though.
5501 case 0: // Return the value of the EQ bit of CR6.
5502 BitNo = 0; InvertBit = false;
5503 break;
5504 case 1: // Return the inverted value of the EQ bit of CR6.
5505 BitNo = 0; InvertBit = true;
5506 break;
5507 case 2: // Return the value of the LT bit of CR6.
5508 BitNo = 2; InvertBit = false;
5509 break;
5510 case 3: // Return the inverted value of the LT bit of CR6.
5511 BitNo = 2; InvertBit = true;
5512 break;
5513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Chris Lattner1a635d62006-04-14 06:01:58 +00005515 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5517 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005518 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5520 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
Chris Lattner1a635d62006-04-14 06:01:58 +00005522 // If we are supposed to, toggle the bit.
5523 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5525 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005526 return Flags;
5527}
5528
Scott Michelfdc40a02009-02-17 22:15:04 +00005529SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005530 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005531 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005532 // Create a stack slot that is 16-byte aligned.
5533 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005534 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005535 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005536 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Chris Lattner1a635d62006-04-14 06:01:58 +00005538 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005539 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005540 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005541 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005542 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005543 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005544 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005545}
5546
Dan Gohmand858e902010-04-17 15:26:15 +00005547SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005548 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005551
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5553 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005554
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005556 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005558 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005559 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5560 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5561 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005562
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005563 // Low parts multiplied together, generating 32-bit results (we ignore the
5564 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005565 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005567
Dan Gohman475871a2008-07-27 21:46:04 +00005568 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005570 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005571 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005572 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5574 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005576
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005578
Chris Lattnercea2aa72006-04-18 04:28:57 +00005579 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005580 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005582 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005583
Chris Lattner19a81522006-04-18 03:57:35 +00005584 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005585 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005587 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005588
Chris Lattner19a81522006-04-18 03:57:35 +00005589 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005590 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005592 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005593
Chris Lattner19a81522006-04-18 03:57:35 +00005594 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005595 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005596 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005597 Ops[i*2 ] = 2*i+1;
5598 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005599 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005601 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005602 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005603 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005604}
5605
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005606/// LowerOperation - Provide custom lowering hooks for some operations.
5607///
Dan Gohmand858e902010-04-17 15:26:15 +00005608SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005609 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005610 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005611 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005612 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005613 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005614 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005615 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005616 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005617 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5618 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005619 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005620 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005621
5622 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005623 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005624
Jim Laskeyefc7e522006-12-04 22:04:42 +00005625 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005626 case ISD::DYNAMIC_STACKALLOC:
5627 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005628
Hal Finkel7ee74a62013-03-21 21:37:52 +00005629 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5630 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5631
Chris Lattner1a635d62006-04-14 06:01:58 +00005632 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005633 case ISD::FP_TO_UINT:
5634 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005635 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005636 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005637 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005638
Chris Lattner1a635d62006-04-14 06:01:58 +00005639 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005640 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5641 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5642 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005643
Chris Lattner1a635d62006-04-14 06:01:58 +00005644 // Vector-related lowering.
5645 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5646 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5647 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5648 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005649 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005650
Chris Lattner3fc027d2007-12-08 06:59:59 +00005651 // Frame & Return address.
5652 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005653 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005654 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005655}
5656
Duncan Sands1607f052008-12-01 11:39:25 +00005657void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5658 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005659 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005660 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005661 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005662 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005663 default:
Craig Topperbc219812012-02-07 02:50:20 +00005664 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005665 case ISD::VAARG: {
5666 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5667 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5668 return;
5669
5670 EVT VT = N->getValueType(0);
5671
5672 if (VT == MVT::i64) {
5673 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5674
5675 Results.push_back(NewNode);
5676 Results.push_back(NewNode.getValue(1));
5677 }
5678 return;
5679 }
Duncan Sands1607f052008-12-01 11:39:25 +00005680 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 assert(N->getValueType(0) == MVT::ppcf128);
5682 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005683 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005685 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005686 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005688 DAG.getIntPtrConstant(1));
5689
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005690 // Add the two halves of the long double in round-to-zero mode.
5691 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005692
5693 // We know the low half is about to be thrown away, so just use something
5694 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005696 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005697 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005698 }
Duncan Sands1607f052008-12-01 11:39:25 +00005699 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005700 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005701 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005702 }
5703}
5704
5705
Chris Lattner1a635d62006-04-14 06:01:58 +00005706//===----------------------------------------------------------------------===//
5707// Other Lowering Code
5708//===----------------------------------------------------------------------===//
5709
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005710MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005711PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005712 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005713 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005714 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5715
5716 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5717 MachineFunction *F = BB->getParent();
5718 MachineFunction::iterator It = BB;
5719 ++It;
5720
5721 unsigned dest = MI->getOperand(0).getReg();
5722 unsigned ptrA = MI->getOperand(1).getReg();
5723 unsigned ptrB = MI->getOperand(2).getReg();
5724 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005725 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005726
5727 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5728 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5729 F->insert(It, loopMBB);
5730 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005731 exitMBB->splice(exitMBB->begin(), BB,
5732 llvm::next(MachineBasicBlock::iterator(MI)),
5733 BB->end());
5734 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005735
5736 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005737 unsigned TmpReg = (!BinOpcode) ? incr :
5738 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005739 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5740 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005741
5742 // thisMBB:
5743 // ...
5744 // fallthrough --> loopMBB
5745 BB->addSuccessor(loopMBB);
5746
5747 // loopMBB:
5748 // l[wd]arx dest, ptr
5749 // add r0, dest, incr
5750 // st[wd]cx. r0, ptr
5751 // bne- loopMBB
5752 // fallthrough --> exitMBB
5753 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005754 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005755 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005756 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005757 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5758 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005759 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005760 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005761 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005762 BB->addSuccessor(loopMBB);
5763 BB->addSuccessor(exitMBB);
5764
5765 // exitMBB:
5766 // ...
5767 BB = exitMBB;
5768 return BB;
5769}
5770
5771MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005772PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005773 MachineBasicBlock *BB,
5774 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005775 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005776 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005777 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5778 // In 64 bit mode we have to use 64 bits for addresses, even though the
5779 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5780 // registers without caring whether they're 32 or 64, but here we're
5781 // doing actual arithmetic on the addresses.
5782 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005783 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005784
5785 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5786 MachineFunction *F = BB->getParent();
5787 MachineFunction::iterator It = BB;
5788 ++It;
5789
5790 unsigned dest = MI->getOperand(0).getReg();
5791 unsigned ptrA = MI->getOperand(1).getReg();
5792 unsigned ptrB = MI->getOperand(2).getReg();
5793 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005794 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005795
5796 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5797 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5798 F->insert(It, loopMBB);
5799 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005800 exitMBB->splice(exitMBB->begin(), BB,
5801 llvm::next(MachineBasicBlock::iterator(MI)),
5802 BB->end());
5803 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005804
5805 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005806 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005807 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5808 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005809 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5810 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5811 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5812 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5813 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5814 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5815 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5816 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5817 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5818 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005819 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005820 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005821 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005822
5823 // thisMBB:
5824 // ...
5825 // fallthrough --> loopMBB
5826 BB->addSuccessor(loopMBB);
5827
5828 // The 4-byte load must be aligned, while a char or short may be
5829 // anywhere in the word. Hence all this nasty bookkeeping code.
5830 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5831 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005832 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005833 // rlwinm ptr, ptr1, 0, 0, 29
5834 // slw incr2, incr, shift
5835 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5836 // slw mask, mask2, shift
5837 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005838 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005839 // add tmp, tmpDest, incr2
5840 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005841 // and tmp3, tmp, mask
5842 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005843 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005844 // bne- loopMBB
5845 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005846 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005847 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005848 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005849 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005850 .addReg(ptrA).addReg(ptrB);
5851 } else {
5852 Ptr1Reg = ptrB;
5853 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005854 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005855 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005856 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005857 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5858 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005859 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005860 .addReg(Ptr1Reg).addImm(0).addImm(61);
5861 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005862 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005863 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005864 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005865 .addReg(incr).addReg(ShiftReg);
5866 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005867 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005868 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005869 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5870 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005871 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005872 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005873 .addReg(Mask2Reg).addReg(ShiftReg);
5874
5875 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005876 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005877 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005878 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005879 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005880 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005881 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005882 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005883 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005884 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005885 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005886 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005887 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005888 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005889 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005890 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005891 BB->addSuccessor(loopMBB);
5892 BB->addSuccessor(exitMBB);
5893
5894 // exitMBB:
5895 // ...
5896 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005897 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5898 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005899 return BB;
5900}
5901
Hal Finkel7ee74a62013-03-21 21:37:52 +00005902llvm::MachineBasicBlock*
5903PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5904 MachineBasicBlock *MBB) const {
5905 DebugLoc DL = MI->getDebugLoc();
5906 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5907
5908 MachineFunction *MF = MBB->getParent();
5909 MachineRegisterInfo &MRI = MF->getRegInfo();
5910
5911 const BasicBlock *BB = MBB->getBasicBlock();
5912 MachineFunction::iterator I = MBB;
5913 ++I;
5914
5915 // Memory Reference
5916 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5917 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5918
5919 unsigned DstReg = MI->getOperand(0).getReg();
5920 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5921 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5922 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5923 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5924
5925 MVT PVT = getPointerTy();
5926 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5927 "Invalid Pointer Size!");
5928 // For v = setjmp(buf), we generate
5929 //
5930 // thisMBB:
5931 // SjLjSetup mainMBB
5932 // bl mainMBB
5933 // v_restore = 1
5934 // b sinkMBB
5935 //
5936 // mainMBB:
5937 // buf[LabelOffset] = LR
5938 // v_main = 0
5939 //
5940 // sinkMBB:
5941 // v = phi(main, restore)
5942 //
5943
5944 MachineBasicBlock *thisMBB = MBB;
5945 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5946 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5947 MF->insert(I, mainMBB);
5948 MF->insert(I, sinkMBB);
5949
5950 MachineInstrBuilder MIB;
5951
5952 // Transfer the remainder of BB and its successor edges to sinkMBB.
5953 sinkMBB->splice(sinkMBB->begin(), MBB,
5954 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5955 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5956
5957 // Note that the structure of the jmp_buf used here is not compatible
5958 // with that used by libc, and is not designed to be. Specifically, it
5959 // stores only those 'reserved' registers that LLVM does not otherwise
5960 // understand how to spill. Also, by convention, by the time this
5961 // intrinsic is called, Clang has already stored the frame address in the
5962 // first slot of the buffer and stack address in the third. Following the
5963 // X86 target code, we'll store the jump address in the second slot. We also
5964 // need to save the TOC pointer (R2) to handle jumps between shared
5965 // libraries, and that will be stored in the fourth slot. The thread
5966 // identifier (R13) is not affected.
5967
5968 // thisMBB:
5969 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5970 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5971
5972 // Prepare IP either in reg.
5973 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5974 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5975 unsigned BufReg = MI->getOperand(1).getReg();
5976
5977 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
5978 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
5979 .addReg(PPC::X2)
5980 .addImm(TOCOffset / 4)
5981 .addReg(BufReg);
5982
5983 MIB.setMemRefs(MMOBegin, MMOEnd);
5984 }
5985
5986 // Setup
5987 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
5988 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
5989
5990 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
5991
5992 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
5993 .addMBB(mainMBB);
5994 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
5995
5996 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
5997 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
5998
5999 // mainMBB:
6000 // mainDstReg = 0
6001 MIB = BuildMI(mainMBB, DL,
6002 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6003
6004 // Store IP
6005 if (PPCSubTarget.isPPC64()) {
6006 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6007 .addReg(LabelReg)
6008 .addImm(LabelOffset / 4)
6009 .addReg(BufReg);
6010 } else {
6011 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6012 .addReg(LabelReg)
6013 .addImm(LabelOffset)
6014 .addReg(BufReg);
6015 }
6016
6017 MIB.setMemRefs(MMOBegin, MMOEnd);
6018
6019 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6020 mainMBB->addSuccessor(sinkMBB);
6021
6022 // sinkMBB:
6023 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6024 TII->get(PPC::PHI), DstReg)
6025 .addReg(mainDstReg).addMBB(mainMBB)
6026 .addReg(restoreDstReg).addMBB(thisMBB);
6027
6028 MI->eraseFromParent();
6029 return sinkMBB;
6030}
6031
6032MachineBasicBlock *
6033PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6034 MachineBasicBlock *MBB) const {
6035 DebugLoc DL = MI->getDebugLoc();
6036 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6037
6038 MachineFunction *MF = MBB->getParent();
6039 MachineRegisterInfo &MRI = MF->getRegInfo();
6040
6041 // Memory Reference
6042 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6043 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6044
6045 MVT PVT = getPointerTy();
6046 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6047 "Invalid Pointer Size!");
6048
6049 const TargetRegisterClass *RC =
6050 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6051 unsigned Tmp = MRI.createVirtualRegister(RC);
6052 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6053 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6054 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6055
6056 MachineInstrBuilder MIB;
6057
6058 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6059 const int64_t SPOffset = 2 * PVT.getStoreSize();
6060 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6061
6062 unsigned BufReg = MI->getOperand(0).getReg();
6063
6064 // Reload FP (the jumped-to function may not have had a
6065 // frame pointer, and if so, then its r31 will be restored
6066 // as necessary).
6067 if (PVT == MVT::i64) {
6068 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6069 .addImm(0)
6070 .addReg(BufReg);
6071 } else {
6072 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6073 .addImm(0)
6074 .addReg(BufReg);
6075 }
6076 MIB.setMemRefs(MMOBegin, MMOEnd);
6077
6078 // Reload IP
6079 if (PVT == MVT::i64) {
6080 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6081 .addImm(LabelOffset / 4)
6082 .addReg(BufReg);
6083 } else {
6084 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6085 .addImm(LabelOffset)
6086 .addReg(BufReg);
6087 }
6088 MIB.setMemRefs(MMOBegin, MMOEnd);
6089
6090 // Reload SP
6091 if (PVT == MVT::i64) {
6092 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6093 .addImm(SPOffset / 4)
6094 .addReg(BufReg);
6095 } else {
6096 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6097 .addImm(SPOffset)
6098 .addReg(BufReg);
6099 }
6100 MIB.setMemRefs(MMOBegin, MMOEnd);
6101
6102 // FIXME: When we also support base pointers, that register must also be
6103 // restored here.
6104
6105 // Reload TOC
6106 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6107 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6108 .addImm(TOCOffset / 4)
6109 .addReg(BufReg);
6110
6111 MIB.setMemRefs(MMOBegin, MMOEnd);
6112 }
6113
6114 // Jump
6115 BuildMI(*MBB, MI, DL,
6116 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6117 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6118
6119 MI->eraseFromParent();
6120 return MBB;
6121}
6122
Dale Johannesen97efa362008-08-28 17:53:09 +00006123MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006124PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006125 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006126 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6127 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6128 return emitEHSjLjSetJmp(MI, BB);
6129 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6130 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6131 return emitEHSjLjLongJmp(MI, BB);
6132 }
6133
Evan Chengc0f64ff2006-11-27 23:37:22 +00006134 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006135
6136 // To "insert" these instructions we actually have to insert their
6137 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006138 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006139 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006140 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006141
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006142 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006143
Hal Finkel009f7af2012-06-22 23:10:08 +00006144 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6145 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6146 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6147 PPC::ISEL8 : PPC::ISEL;
6148 unsigned SelectPred = MI->getOperand(4).getImm();
6149 DebugLoc dl = MI->getDebugLoc();
6150
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006151 unsigned SubIdx;
6152 bool SwapOps;
6153 switch (SelectPred) {
6154 default: llvm_unreachable("invalid predicate for isel");
6155 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6156 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6157 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6158 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6159 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6160 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6161 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6162 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006163 }
6164
6165 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006166 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6167 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6168 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006169 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6170 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6171 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6172 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6173 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6174
Evan Cheng53301922008-07-12 02:23:19 +00006175
6176 // The incoming instruction knows the destination vreg to set, the
6177 // condition code register to branch on, the true/false values to
6178 // select between, and a branch opcode to use.
6179
6180 // thisMBB:
6181 // ...
6182 // TrueVal = ...
6183 // cmpTY ccX, r1, r2
6184 // bCC copy1MBB
6185 // fallthrough --> copy0MBB
6186 MachineBasicBlock *thisMBB = BB;
6187 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6188 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6189 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006190 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006191 F->insert(It, copy0MBB);
6192 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006193
6194 // Transfer the remainder of BB and its successor edges to sinkMBB.
6195 sinkMBB->splice(sinkMBB->begin(), BB,
6196 llvm::next(MachineBasicBlock::iterator(MI)),
6197 BB->end());
6198 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6199
Evan Cheng53301922008-07-12 02:23:19 +00006200 // Next, add the true and fallthrough blocks as its successors.
6201 BB->addSuccessor(copy0MBB);
6202 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006203
Dan Gohman14152b42010-07-06 20:24:04 +00006204 BuildMI(BB, dl, TII->get(PPC::BCC))
6205 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6206
Evan Cheng53301922008-07-12 02:23:19 +00006207 // copy0MBB:
6208 // %FalseValue = ...
6209 // # fallthrough to sinkMBB
6210 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006211
Evan Cheng53301922008-07-12 02:23:19 +00006212 // Update machine-CFG edges
6213 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006214
Evan Cheng53301922008-07-12 02:23:19 +00006215 // sinkMBB:
6216 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6217 // ...
6218 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006219 BuildMI(*BB, BB->begin(), dl,
6220 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006221 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6222 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6223 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006224 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6225 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6226 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6227 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006228 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6229 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6230 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6231 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006232
6233 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6234 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6235 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6236 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006237 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6238 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6239 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6240 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006241
6242 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6243 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6244 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6245 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006246 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6247 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6248 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6249 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006250
6251 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6252 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6253 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6254 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006255 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6256 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6257 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6258 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006259
6260 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006261 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006262 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006263 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006264 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006265 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006266 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006267 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006268
6269 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6270 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6271 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6272 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006273 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6274 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6275 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6276 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006277
Dale Johannesen0e55f062008-08-29 18:29:46 +00006278 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6279 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6280 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6281 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6282 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6283 BB = EmitAtomicBinary(MI, BB, false, 0);
6284 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6285 BB = EmitAtomicBinary(MI, BB, true, 0);
6286
Evan Cheng53301922008-07-12 02:23:19 +00006287 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6288 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6289 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6290
6291 unsigned dest = MI->getOperand(0).getReg();
6292 unsigned ptrA = MI->getOperand(1).getReg();
6293 unsigned ptrB = MI->getOperand(2).getReg();
6294 unsigned oldval = MI->getOperand(3).getReg();
6295 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006296 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006297
Dale Johannesen65e39732008-08-25 18:53:26 +00006298 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6299 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6300 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006301 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006302 F->insert(It, loop1MBB);
6303 F->insert(It, loop2MBB);
6304 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006305 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006306 exitMBB->splice(exitMBB->begin(), BB,
6307 llvm::next(MachineBasicBlock::iterator(MI)),
6308 BB->end());
6309 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006310
6311 // thisMBB:
6312 // ...
6313 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006314 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006315
Dale Johannesen65e39732008-08-25 18:53:26 +00006316 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006317 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006318 // cmp[wd] dest, oldval
6319 // bne- midMBB
6320 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006321 // st[wd]cx. newval, ptr
6322 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006323 // b exitBB
6324 // midMBB:
6325 // st[wd]cx. dest, ptr
6326 // exitBB:
6327 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006328 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006329 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006330 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006331 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006332 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006333 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6334 BB->addSuccessor(loop2MBB);
6335 BB->addSuccessor(midMBB);
6336
6337 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006338 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006339 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006340 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006341 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006342 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006343 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006344 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006345
Dale Johannesen65e39732008-08-25 18:53:26 +00006346 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006347 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006348 .addReg(dest).addReg(ptrA).addReg(ptrB);
6349 BB->addSuccessor(exitMBB);
6350
Evan Cheng53301922008-07-12 02:23:19 +00006351 // exitMBB:
6352 // ...
6353 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006354 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6355 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6356 // We must use 64-bit registers for addresses when targeting 64-bit,
6357 // since we're actually doing arithmetic on them. Other registers
6358 // can be 32-bit.
6359 bool is64bit = PPCSubTarget.isPPC64();
6360 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6361
6362 unsigned dest = MI->getOperand(0).getReg();
6363 unsigned ptrA = MI->getOperand(1).getReg();
6364 unsigned ptrB = MI->getOperand(2).getReg();
6365 unsigned oldval = MI->getOperand(3).getReg();
6366 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006367 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006368
6369 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6370 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6371 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6372 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6373 F->insert(It, loop1MBB);
6374 F->insert(It, loop2MBB);
6375 F->insert(It, midMBB);
6376 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006377 exitMBB->splice(exitMBB->begin(), BB,
6378 llvm::next(MachineBasicBlock::iterator(MI)),
6379 BB->end());
6380 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006381
6382 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006383 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006384 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6385 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006386 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6387 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6388 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6389 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6390 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6391 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6392 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6393 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6394 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6395 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6396 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6397 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6398 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6399 unsigned Ptr1Reg;
6400 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006401 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006402 // thisMBB:
6403 // ...
6404 // fallthrough --> loopMBB
6405 BB->addSuccessor(loop1MBB);
6406
6407 // The 4-byte load must be aligned, while a char or short may be
6408 // anywhere in the word. Hence all this nasty bookkeeping code.
6409 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6410 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006411 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006412 // rlwinm ptr, ptr1, 0, 0, 29
6413 // slw newval2, newval, shift
6414 // slw oldval2, oldval,shift
6415 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6416 // slw mask, mask2, shift
6417 // and newval3, newval2, mask
6418 // and oldval3, oldval2, mask
6419 // loop1MBB:
6420 // lwarx tmpDest, ptr
6421 // and tmp, tmpDest, mask
6422 // cmpw tmp, oldval3
6423 // bne- midMBB
6424 // loop2MBB:
6425 // andc tmp2, tmpDest, mask
6426 // or tmp4, tmp2, newval3
6427 // stwcx. tmp4, ptr
6428 // bne- loop1MBB
6429 // b exitBB
6430 // midMBB:
6431 // stwcx. tmpDest, ptr
6432 // exitBB:
6433 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006434 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006435 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006436 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006437 .addReg(ptrA).addReg(ptrB);
6438 } else {
6439 Ptr1Reg = ptrB;
6440 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006441 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006442 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006443 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006444 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6445 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006446 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006447 .addReg(Ptr1Reg).addImm(0).addImm(61);
6448 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006449 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006450 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006451 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006452 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006453 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006454 .addReg(oldval).addReg(ShiftReg);
6455 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006456 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006457 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006458 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6459 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6460 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006461 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006462 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006463 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006464 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006465 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006466 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006467 .addReg(OldVal2Reg).addReg(MaskReg);
6468
6469 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006470 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006471 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006472 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6473 .addReg(TmpDestReg).addReg(MaskReg);
6474 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006475 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006476 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006477 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6478 BB->addSuccessor(loop2MBB);
6479 BB->addSuccessor(midMBB);
6480
6481 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006482 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6483 .addReg(TmpDestReg).addReg(MaskReg);
6484 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6485 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6486 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006487 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006488 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006489 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006490 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006491 BB->addSuccessor(loop1MBB);
6492 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006493
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006494 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006495 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006496 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006497 BB->addSuccessor(exitMBB);
6498
6499 // exitMBB:
6500 // ...
6501 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006502 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6503 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006504 } else if (MI->getOpcode() == PPC::FADDrtz) {
6505 // This pseudo performs an FADD with rounding mode temporarily forced
6506 // to round-to-zero. We emit this via custom inserter since the FPSCR
6507 // is not modeled at the SelectionDAG level.
6508 unsigned Dest = MI->getOperand(0).getReg();
6509 unsigned Src1 = MI->getOperand(1).getReg();
6510 unsigned Src2 = MI->getOperand(2).getReg();
6511 DebugLoc dl = MI->getDebugLoc();
6512
6513 MachineRegisterInfo &RegInfo = F->getRegInfo();
6514 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6515
6516 // Save FPSCR value.
6517 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6518
6519 // Set rounding mode to round-to-zero.
6520 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6521 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6522
6523 // Perform addition.
6524 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6525
6526 // Restore FPSCR value.
6527 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006528 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006529 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006530 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006531
Dan Gohman14152b42010-07-06 20:24:04 +00006532 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006533 return BB;
6534}
6535
Chris Lattner1a635d62006-04-14 06:01:58 +00006536//===----------------------------------------------------------------------===//
6537// Target Optimization Hooks
6538//===----------------------------------------------------------------------===//
6539
Duncan Sands25cf2272008-11-24 14:53:14 +00006540SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6541 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006542 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006543 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006544 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006545 switch (N->getOpcode()) {
6546 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006547 case PPCISD::SHL:
6548 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006549 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006550 return N->getOperand(0);
6551 }
6552 break;
6553 case PPCISD::SRL:
6554 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006555 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006556 return N->getOperand(0);
6557 }
6558 break;
6559 case PPCISD::SRA:
6560 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006561 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006562 C->isAllOnesValue()) // -1 >>s V -> -1.
6563 return N->getOperand(0);
6564 }
6565 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006566
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006567 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006568 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006569 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6570 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6571 // We allow the src/dst to be either f32/f64, but the intermediate
6572 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 if (N->getOperand(0).getValueType() == MVT::i64 &&
6574 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006575 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 if (Val.getValueType() == MVT::f32) {
6577 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006578 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006579 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006580
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006582 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006584 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 if (N->getValueType(0) == MVT::f32) {
6586 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006587 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006588 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006589 }
6590 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006591 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006592 // If the intermediate type is i32, we can avoid the load/store here
6593 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006594 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006595 }
6596 }
6597 break;
Chris Lattner51269842006-03-01 05:50:56 +00006598 case ISD::STORE:
6599 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6600 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006601 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006602 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 N->getOperand(1).getValueType() == MVT::i32 &&
6604 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006605 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 if (Val.getValueType() == MVT::f32) {
6607 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006608 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006609 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006611 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006612
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006614 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006615 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006616 return Val;
6617 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006618
Chris Lattnerd9989382006-07-10 20:56:58 +00006619 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006620 if (cast<StoreSDNode>(N)->isUnindexed() &&
6621 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006622 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006624 N->getOperand(1).getValueType() == MVT::i16 ||
6625 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006626 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006627 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006629 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006630 if (BSwapOp.getValueType() == MVT::i16)
6631 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006632
Dan Gohmanc76909a2009-09-25 20:36:54 +00006633 SDValue Ops[] = {
6634 N->getOperand(0), BSwapOp, N->getOperand(2),
6635 DAG.getValueType(N->getOperand(1).getValueType())
6636 };
6637 return
6638 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6639 Ops, array_lengthof(Ops),
6640 cast<StoreSDNode>(N)->getMemoryVT(),
6641 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006642 }
6643 break;
6644 case ISD::BSWAP:
6645 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006646 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006647 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006648 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
6649 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006650 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006651 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006652 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006653 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006654 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006655 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006656 LD->getChain(), // Chain
6657 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006658 DAG.getValueType(N->getValueType(0)) // VT
6659 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006660 SDValue BSLoad =
6661 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00006662 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
6663 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00006664 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006665
Scott Michelfdc40a02009-02-17 22:15:04 +00006666 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006667 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006668 if (N->getValueType(0) == MVT::i16)
6669 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006670
Chris Lattnerd9989382006-07-10 20:56:58 +00006671 // First, combine the bswap away. This makes the value produced by the
6672 // load dead.
6673 DCI.CombineTo(N, ResVal);
6674
6675 // Next, combine the load away, we give it a bogus result value but a real
6676 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006677 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006678
Chris Lattnerd9989382006-07-10 20:56:58 +00006679 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006680 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006681 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006682
Chris Lattner51269842006-03-01 05:50:56 +00006683 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006684 case PPCISD::VCMP: {
6685 // If a VCMPo node already exists with exactly the same operands as this
6686 // node, use its result instead of this node (VCMPo computes both a CR6 and
6687 // a normal output).
6688 //
6689 if (!N->getOperand(0).hasOneUse() &&
6690 !N->getOperand(1).hasOneUse() &&
6691 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006692
Chris Lattner4468c222006-03-31 06:02:07 +00006693 // Scan all of the users of the LHS, looking for VCMPo's that match.
6694 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006695
Gabor Greifba36cb52008-08-28 21:40:38 +00006696 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006697 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6698 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006699 if (UI->getOpcode() == PPCISD::VCMPo &&
6700 UI->getOperand(1) == N->getOperand(1) &&
6701 UI->getOperand(2) == N->getOperand(2) &&
6702 UI->getOperand(0) == N->getOperand(0)) {
6703 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006704 break;
6705 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006706
Chris Lattner00901202006-04-18 18:28:22 +00006707 // If there is no VCMPo node, or if the flag value has a single use, don't
6708 // transform this.
6709 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6710 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006711
6712 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006713 // chain, this transformation is more complex. Note that multiple things
6714 // could use the value result, which we should ignore.
6715 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006716 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006717 FlagUser == 0; ++UI) {
6718 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006719 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006720 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006721 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006722 FlagUser = User;
6723 break;
6724 }
6725 }
6726 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006727
Chris Lattner00901202006-04-18 18:28:22 +00006728 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6729 // give up for right now.
6730 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006731 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006732 }
6733 break;
6734 }
Chris Lattner90564f22006-04-18 17:59:36 +00006735 case ISD::BR_CC: {
6736 // If this is a branch on an altivec predicate comparison, lower this so
6737 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6738 // lowering is done pre-legalize, because the legalizer lowers the predicate
6739 // compare down to code that is difficult to reassemble.
6740 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006741 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006742 int CompareOpc;
6743 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006744
Chris Lattner90564f22006-04-18 17:59:36 +00006745 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6746 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6747 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6748 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006749
Chris Lattner90564f22006-04-18 17:59:36 +00006750 // If this is a comparison against something other than 0/1, then we know
6751 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006752 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006753 if (Val != 0 && Val != 1) {
6754 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6755 return N->getOperand(0);
6756 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006758 N->getOperand(0), N->getOperand(4));
6759 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006760
Chris Lattner90564f22006-04-18 17:59:36 +00006761 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006762
Chris Lattner90564f22006-04-18 17:59:36 +00006763 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006764 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006765 LHS.getOperand(2), // LHS of compare
6766 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006768 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006769 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006770 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006771
Chris Lattner90564f22006-04-18 17:59:36 +00006772 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006773 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006774 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006775 default: // Can't happen, don't crash on invalid number though.
6776 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006777 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006778 break;
6779 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006780 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006781 break;
6782 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006783 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006784 break;
6785 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006786 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006787 break;
6788 }
6789
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6791 DAG.getConstant(CompOpc, MVT::i32),
6792 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006793 N->getOperand(4), CompNode.getValue(1));
6794 }
6795 break;
6796 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006797 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006798
Dan Gohman475871a2008-07-27 21:46:04 +00006799 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006800}
6801
Chris Lattner1a635d62006-04-14 06:01:58 +00006802//===----------------------------------------------------------------------===//
6803// Inline Assembly Support
6804//===----------------------------------------------------------------------===//
6805
Dan Gohman475871a2008-07-27 21:46:04 +00006806void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006807 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006808 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006809 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006810 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006811 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006812 switch (Op.getOpcode()) {
6813 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006814 case PPCISD::LBRX: {
6815 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006816 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006817 KnownZero = 0xFFFF0000;
6818 break;
6819 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006820 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006821 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006822 default: break;
6823 case Intrinsic::ppc_altivec_vcmpbfp_p:
6824 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6825 case Intrinsic::ppc_altivec_vcmpequb_p:
6826 case Intrinsic::ppc_altivec_vcmpequh_p:
6827 case Intrinsic::ppc_altivec_vcmpequw_p:
6828 case Intrinsic::ppc_altivec_vcmpgefp_p:
6829 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6830 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6831 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6832 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6833 case Intrinsic::ppc_altivec_vcmpgtub_p:
6834 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6835 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6836 KnownZero = ~1U; // All bits but the low one are known to be zero.
6837 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006838 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006839 }
6840 }
6841}
6842
6843
Chris Lattner4234f572007-03-25 02:14:49 +00006844/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006845/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006846PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006847PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6848 if (Constraint.size() == 1) {
6849 switch (Constraint[0]) {
6850 default: break;
6851 case 'b':
6852 case 'r':
6853 case 'f':
6854 case 'v':
6855 case 'y':
6856 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006857 case 'Z':
6858 // FIXME: While Z does indicate a memory constraint, it specifically
6859 // indicates an r+r address (used in conjunction with the 'y' modifier
6860 // in the replacement string). Currently, we're forcing the base
6861 // register to be r0 in the asm printer (which is interpreted as zero)
6862 // and forming the complete address in the second register. This is
6863 // suboptimal.
6864 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006865 }
6866 }
6867 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006868}
6869
John Thompson44ab89e2010-10-29 17:29:13 +00006870/// Examine constraint type and operand type and determine a weight value.
6871/// This object must already have been set up with the operand type
6872/// and the current alternative constraint selected.
6873TargetLowering::ConstraintWeight
6874PPCTargetLowering::getSingleConstraintMatchWeight(
6875 AsmOperandInfo &info, const char *constraint) const {
6876 ConstraintWeight weight = CW_Invalid;
6877 Value *CallOperandVal = info.CallOperandVal;
6878 // If we don't have a value, we can't do a match,
6879 // but allow it at the lowest weight.
6880 if (CallOperandVal == NULL)
6881 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006882 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006883 // Look at the constraint type.
6884 switch (*constraint) {
6885 default:
6886 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6887 break;
6888 case 'b':
6889 if (type->isIntegerTy())
6890 weight = CW_Register;
6891 break;
6892 case 'f':
6893 if (type->isFloatTy())
6894 weight = CW_Register;
6895 break;
6896 case 'd':
6897 if (type->isDoubleTy())
6898 weight = CW_Register;
6899 break;
6900 case 'v':
6901 if (type->isVectorTy())
6902 weight = CW_Register;
6903 break;
6904 case 'y':
6905 weight = CW_Register;
6906 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006907 case 'Z':
6908 weight = CW_Memory;
6909 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006910 }
6911 return weight;
6912}
6913
Scott Michelfdc40a02009-02-17 22:15:04 +00006914std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006915PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006916 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006917 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006918 // GCC RS6000 Constraint Letters
6919 switch (Constraint[0]) {
6920 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006921 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6922 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6923 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006924 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006925 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006926 return std::make_pair(0U, &PPC::G8RCRegClass);
6927 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006928 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006929 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006930 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006931 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006932 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006933 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006934 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006935 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006936 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006937 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006938 }
6939 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006940
Chris Lattner331d1bc2006-11-02 01:44:04 +00006941 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006942}
Chris Lattner763317d2006-02-07 00:47:13 +00006943
Chris Lattner331d1bc2006-11-02 01:44:04 +00006944
Chris Lattner48884cd2007-08-25 00:47:38 +00006945/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006946/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006947void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006948 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006949 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006950 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006951 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006952
Eric Christopher100c8332011-06-02 23:16:42 +00006953 // Only support length 1 constraints.
6954 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006955
Eric Christopher100c8332011-06-02 23:16:42 +00006956 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006957 switch (Letter) {
6958 default: break;
6959 case 'I':
6960 case 'J':
6961 case 'K':
6962 case 'L':
6963 case 'M':
6964 case 'N':
6965 case 'O':
6966 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006967 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006968 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006969 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006970 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006971 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006972 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006973 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006974 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006975 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006976 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6977 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006978 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006979 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006980 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006981 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006982 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006983 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006984 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006985 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006986 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006987 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006988 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006989 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006990 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006991 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006992 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006993 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006994 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006995 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006996 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006997 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006998 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006999 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007000 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007001 }
7002 break;
7003 }
7004 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007005
Gabor Greifba36cb52008-08-28 21:40:38 +00007006 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007007 Ops.push_back(Result);
7008 return;
7009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007010
Chris Lattner763317d2006-02-07 00:47:13 +00007011 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007012 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007013}
Evan Chengc4c62572006-03-13 23:20:37 +00007014
Chris Lattnerc9addb72007-03-30 23:15:24 +00007015// isLegalAddressingMode - Return true if the addressing mode represented
7016// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007017bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007018 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007019 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007020
Chris Lattnerc9addb72007-03-30 23:15:24 +00007021 // PPC allows a sign-extended 16-bit immediate field.
7022 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7023 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007024
Chris Lattnerc9addb72007-03-30 23:15:24 +00007025 // No global is ever allowed as a base.
7026 if (AM.BaseGV)
7027 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007028
7029 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007030 switch (AM.Scale) {
7031 case 0: // "r+i" or just "i", depending on HasBaseReg.
7032 break;
7033 case 1:
7034 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7035 return false;
7036 // Otherwise we have r+r or r+i.
7037 break;
7038 case 2:
7039 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7040 return false;
7041 // Allow 2*r as r+r.
7042 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007043 default:
7044 // No other scales are supported.
7045 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007047
Chris Lattnerc9addb72007-03-30 23:15:24 +00007048 return true;
7049}
7050
Evan Chengc4c62572006-03-13 23:20:37 +00007051/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007052/// as the offset of the target addressing mode for load / store of the
7053/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007054bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007055 // PPC allows a sign-extended 16-bit immediate field.
7056 return (V > -(1 << 16) && V < (1 << 16)-1);
7057}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007058
Craig Topperc89c7442012-03-27 07:21:54 +00007059bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007060 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007061}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007062
Dan Gohmand858e902010-04-17 15:26:15 +00007063SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7064 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007065 MachineFunction &MF = DAG.getMachineFunction();
7066 MachineFrameInfo *MFI = MF.getFrameInfo();
7067 MFI->setReturnAddressIsTaken(true);
7068
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007069 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007070 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007071
Dale Johannesen08673d22010-05-03 22:59:34 +00007072 // Make sure the function does not optimize away the store of the RA to
7073 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007074 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007075 FuncInfo->setLRStoreRequired();
7076 bool isPPC64 = PPCSubTarget.isPPC64();
7077 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7078
7079 if (Depth > 0) {
7080 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7081 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007082
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007083 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007084 isPPC64? MVT::i64 : MVT::i32);
7085 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7086 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7087 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007088 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007089 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007090
Chris Lattner3fc027d2007-12-08 06:59:59 +00007091 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007092 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007093 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007094 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007095}
7096
Dan Gohmand858e902010-04-17 15:26:15 +00007097SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7098 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007099 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007100 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007101
Owen Andersone50ed302009-08-10 22:56:29 +00007102 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007103 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007104
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007105 MachineFunction &MF = DAG.getMachineFunction();
7106 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007107 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007108
7109 // Naked functions never have a frame pointer, and so we use r1. For all
7110 // other functions, this decision must be delayed until during PEI.
7111 unsigned FrameReg;
7112 if (MF.getFunction()->getAttributes().hasAttribute(
7113 AttributeSet::FunctionIndex, Attribute::Naked))
7114 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7115 else
7116 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7117
Dale Johannesen08673d22010-05-03 22:59:34 +00007118 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7119 PtrVT);
7120 while (Depth--)
7121 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007122 FrameAddr, MachinePointerInfo(), false, false,
7123 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007124 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007125}
Dan Gohman54aeea32008-10-21 03:41:46 +00007126
7127bool
7128PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7129 // The PowerPC target isn't yet aware of offsets.
7130 return false;
7131}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007132
Evan Cheng42642d02010-04-01 20:10:42 +00007133/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007134/// and store operations as a result of memset, memcpy, and memmove
7135/// lowering. If DstAlign is zero that means it's safe to destination
7136/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7137/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007138/// probably because the source does not need to be loaded. If 'IsMemset' is
7139/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7140/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7141/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007142/// It returns EVT::Other if the type should be determined using generic
7143/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007144EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7145 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007146 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007147 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007148 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007149 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007151 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007153 }
7154}
Hal Finkel3f31d492012-04-01 19:23:08 +00007155
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007156bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7157 bool *Fast) const {
7158 if (DisablePPCUnaligned)
7159 return false;
7160
7161 // PowerPC supports unaligned memory access for simple non-vector types.
7162 // Although accessing unaligned addresses is not as efficient as accessing
7163 // aligned addresses, it is generally more efficient than manual expansion,
7164 // and generally only traps for software emulation when crossing page
7165 // boundaries.
7166
7167 if (!VT.isSimple())
7168 return false;
7169
7170 if (VT.getSimpleVT().isVector())
7171 return false;
7172
7173 if (VT == MVT::ppcf128)
7174 return false;
7175
7176 if (Fast)
7177 *Fast = true;
7178
7179 return true;
7180}
7181
Hal Finkel070b8db2012-06-22 00:49:52 +00007182/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7183/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7184/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7185/// is expanded to mul + add.
7186bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7187 if (!VT.isSimple())
7188 return false;
7189
7190 switch (VT.getSimpleVT().SimpleTy) {
7191 case MVT::f32:
7192 case MVT::f64:
7193 case MVT::v4f32:
7194 return true;
7195 default:
7196 break;
7197 }
7198
7199 return false;
7200}
7201
Hal Finkel3f31d492012-04-01 19:23:08 +00007202Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007203 if (DisableILPPref)
7204 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007205
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007206 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007207}
7208