blob: 6a0b059ca5a8fb8091c440889588057f3088bb8f [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000027#include "llvm/Target/TargetRegistry.h"
28#include "llvm/Target/TargetAsmBackend.h"
29using namespace llvm;
30
Daniel Dunbar87190c42010-03-19 09:28:12 +000031static unsigned getFixupKindLog2Size(unsigned Kind) {
32 switch (Kind) {
33 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000034 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000035 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000036 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000037 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000038 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000039 case X86::reloc_riprel_4byte:
40 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000041 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000042 case X86::reloc_global_offset_table:
Devang Patelf4106082011-02-24 21:04:00 +000043 case X86::reloc_coff_secrel32:
Daniel Dunbar87190c42010-03-19 09:28:12 +000044 case FK_Data_4: return 2;
Rafael Espindola3a83c402010-12-27 00:36:05 +000045 case FK_PCRel_8:
Daniel Dunbar87190c42010-03-19 09:28:12 +000046 case FK_Data_8: return 3;
47 }
48}
49
Chris Lattner9fc05222010-07-07 22:27:31 +000050namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000051
Rafael Espindola6024c972010-12-17 17:45:22 +000052class X86ELFObjectWriter : public MCELFObjectTargetWriter {
53public:
Rafael Espindolabff66a82010-12-18 03:27:34 +000054 X86ELFObjectWriter(bool is64Bit, Triple::OSType OSType, uint16_t EMachine,
55 bool HasRelocationAddend)
56 : MCELFObjectTargetWriter(is64Bit, OSType, EMachine, HasRelocationAddend) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000057};
58
Daniel Dunbar12783d12010-02-21 21:54:14 +000059class X86AsmBackend : public TargetAsmBackend {
60public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000061 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000062 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000063
Daniel Dunbar2761fc42010-12-16 03:20:06 +000064 unsigned getNumFixupKinds() const {
65 return X86::NumTargetFixupKinds;
66 }
67
68 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
69 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
70 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
71 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
72 { "reloc_signed_4byte", 0, 4 * 8, 0},
Devang Patelf4106082011-02-24 21:04:00 +000073 { "reloc_global_offset_table", 0, 4 * 8, 0},
74 { "reloc_coff_secrel32", 0, 4 * 8, 0}
Daniel Dunbar2761fc42010-12-16 03:20:06 +000075 };
76
77 if (Kind < FirstTargetFixupKind)
78 return TargetAsmBackend::getFixupKindInfo(Kind);
79
80 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
81 "Invalid kind!");
82 return Infos[Kind - FirstTargetFixupKind];
83 }
84
Rafael Espindola179821a2010-12-06 19:08:48 +000085 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000086 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000087 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000088
Rafael Espindola179821a2010-12-06 19:08:48 +000089 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000090 "Invalid fixup offset!");
91 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000092 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000093 }
Daniel Dunbar82968002010-03-23 01:39:09 +000094
Daniel Dunbar84882522010-05-26 17:45:29 +000095 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000096
Daniel Dunbar95506d42010-05-26 18:15:06 +000097 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000098
99 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +0000100};
Michael J. Spencerec38de22010-10-10 22:04:20 +0000101} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000102
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000103static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000104 switch (Op) {
105 default:
106 return Op;
107
108 case X86::JAE_1: return X86::JAE_4;
109 case X86::JA_1: return X86::JA_4;
110 case X86::JBE_1: return X86::JBE_4;
111 case X86::JB_1: return X86::JB_4;
112 case X86::JE_1: return X86::JE_4;
113 case X86::JGE_1: return X86::JGE_4;
114 case X86::JG_1: return X86::JG_4;
115 case X86::JLE_1: return X86::JLE_4;
116 case X86::JL_1: return X86::JL_4;
117 case X86::JMP_1: return X86::JMP_4;
118 case X86::JNE_1: return X86::JNE_4;
119 case X86::JNO_1: return X86::JNO_4;
120 case X86::JNP_1: return X86::JNP_4;
121 case X86::JNS_1: return X86::JNS_4;
122 case X86::JO_1: return X86::JO_4;
123 case X86::JP_1: return X86::JP_4;
124 case X86::JS_1: return X86::JS_4;
125 }
126}
127
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000128static unsigned getRelaxedOpcodeArith(unsigned Op) {
129 switch (Op) {
130 default:
131 return Op;
132
133 // IMUL
134 case X86::IMUL16rri8: return X86::IMUL16rri;
135 case X86::IMUL16rmi8: return X86::IMUL16rmi;
136 case X86::IMUL32rri8: return X86::IMUL32rri;
137 case X86::IMUL32rmi8: return X86::IMUL32rmi;
138 case X86::IMUL64rri8: return X86::IMUL64rri32;
139 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
140
141 // AND
142 case X86::AND16ri8: return X86::AND16ri;
143 case X86::AND16mi8: return X86::AND16mi;
144 case X86::AND32ri8: return X86::AND32ri;
145 case X86::AND32mi8: return X86::AND32mi;
146 case X86::AND64ri8: return X86::AND64ri32;
147 case X86::AND64mi8: return X86::AND64mi32;
148
149 // OR
150 case X86::OR16ri8: return X86::OR16ri;
151 case X86::OR16mi8: return X86::OR16mi;
152 case X86::OR32ri8: return X86::OR32ri;
153 case X86::OR32mi8: return X86::OR32mi;
154 case X86::OR64ri8: return X86::OR64ri32;
155 case X86::OR64mi8: return X86::OR64mi32;
156
157 // XOR
158 case X86::XOR16ri8: return X86::XOR16ri;
159 case X86::XOR16mi8: return X86::XOR16mi;
160 case X86::XOR32ri8: return X86::XOR32ri;
161 case X86::XOR32mi8: return X86::XOR32mi;
162 case X86::XOR64ri8: return X86::XOR64ri32;
163 case X86::XOR64mi8: return X86::XOR64mi32;
164
165 // ADD
166 case X86::ADD16ri8: return X86::ADD16ri;
167 case X86::ADD16mi8: return X86::ADD16mi;
168 case X86::ADD32ri8: return X86::ADD32ri;
169 case X86::ADD32mi8: return X86::ADD32mi;
170 case X86::ADD64ri8: return X86::ADD64ri32;
171 case X86::ADD64mi8: return X86::ADD64mi32;
172
173 // SUB
174 case X86::SUB16ri8: return X86::SUB16ri;
175 case X86::SUB16mi8: return X86::SUB16mi;
176 case X86::SUB32ri8: return X86::SUB32ri;
177 case X86::SUB32mi8: return X86::SUB32mi;
178 case X86::SUB64ri8: return X86::SUB64ri32;
179 case X86::SUB64mi8: return X86::SUB64mi32;
180
181 // CMP
182 case X86::CMP16ri8: return X86::CMP16ri;
183 case X86::CMP16mi8: return X86::CMP16mi;
184 case X86::CMP32ri8: return X86::CMP32ri;
185 case X86::CMP32mi8: return X86::CMP32mi;
186 case X86::CMP64ri8: return X86::CMP64ri32;
187 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola1ee03a82010-12-18 01:01:34 +0000188
189 // PUSH
190 case X86::PUSHi8: return X86::PUSHi32;
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000191 }
192}
193
194static unsigned getRelaxedOpcode(unsigned Op) {
195 unsigned R = getRelaxedOpcodeArith(Op);
196 if (R != Op)
197 return R;
198 return getRelaxedOpcodeBranch(Op);
199}
200
Daniel Dunbar84882522010-05-26 17:45:29 +0000201bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000202 // Branches can always be relaxed.
203 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
204 return true;
205
Daniel Dunbar84882522010-05-26 17:45:29 +0000206 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000207 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000208 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000209
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000210
211 // Check if it has an expression and is not RIP relative.
212 bool hasExp = false;
213 bool hasRIP = false;
214 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
215 const MCOperand &Op = Inst.getOperand(i);
216 if (Op.isExpr())
217 hasExp = true;
218
219 if (Op.isReg() && Op.getReg() == X86::RIP)
220 hasRIP = true;
221 }
222
223 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
224 // how we do relaxations?
225 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000226}
227
Daniel Dunbar82968002010-03-23 01:39:09 +0000228// FIXME: Can tblgen help at all here to verify there aren't other instructions
229// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000230void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000231 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000232 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000233
Daniel Dunbar95506d42010-05-26 18:15:06 +0000234 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000235 SmallString<256> Tmp;
236 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000237 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000238 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000239 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000240 }
241
Daniel Dunbar95506d42010-05-26 18:15:06 +0000242 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000243 Res.setOpcode(RelaxedOp);
244}
245
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000246/// WriteNopData - Write optimal nops to the output file for the \arg Count
247/// bytes. This returns the number of bytes written. It may return 0 if
248/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000249bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000250 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000251 // nop
252 {0x90},
253 // xchg %ax,%ax
254 {0x66, 0x90},
255 // nopl (%[re]ax)
256 {0x0f, 0x1f, 0x00},
257 // nopl 0(%[re]ax)
258 {0x0f, 0x1f, 0x40, 0x00},
259 // nopl 0(%[re]ax,%[re]ax,1)
260 {0x0f, 0x1f, 0x44, 0x00, 0x00},
261 // nopw 0(%[re]ax,%[re]ax,1)
262 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
263 // nopl 0L(%[re]ax)
264 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
265 // nopl 0L(%[re]ax,%[re]ax,1)
266 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
267 // nopw 0L(%[re]ax,%[re]ax,1)
268 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
269 // nopw %cs:0L(%[re]ax,%[re]ax,1)
270 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000271 };
272
273 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000274 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
275 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
276 for (uint64_t i = 0, e = Prefixes; i != e; i++)
277 OW->Write8(0x66);
278 const uint64_t Rest = OptimalCount - Prefixes;
279 for (uint64_t i = 0, e = Rest; i != e; i++)
280 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000281
282 // Finish with single byte nops.
283 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
284 OW->Write8(0x90);
285
286 return true;
287}
288
Daniel Dunbar82968002010-03-23 01:39:09 +0000289/* *** */
290
Chris Lattner9fc05222010-07-07 22:27:31 +0000291namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000292class ELFX86AsmBackend : public X86AsmBackend {
293public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000294 Triple::OSType OSType;
295 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
296 : X86AsmBackend(T), OSType(_OSType) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000297 HasReliableSymbolDifference = true;
298 }
299
300 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
301 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
Rafael Espindola1c130262011-01-23 04:43:11 +0000302 return ES.getFlags() & ELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000303 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000304};
305
Matt Fleming7efaef62010-05-21 11:39:07 +0000306class ELFX86_32AsmBackend : public ELFX86AsmBackend {
307public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000308 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
309 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000310
311 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolabff66a82010-12-18 03:27:34 +0000312 return createELFObjectWriter(new X86ELFObjectWriter(false, OSType,
313 ELF::EM_386, false),
314 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000315 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000316};
317
318class ELFX86_64AsmBackend : public ELFX86AsmBackend {
319public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000320 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
321 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000322
323 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolabff66a82010-12-18 03:27:34 +0000324 return createELFObjectWriter(new X86ELFObjectWriter(true, OSType,
325 ELF::EM_X86_64, true),
326 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000327 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000328};
329
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000330class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000331 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000332
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000333public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000334 WindowsX86AsmBackend(const Target &T, bool is64Bit)
335 : X86AsmBackend(T)
336 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000337 }
338
339 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000340 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000341 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000342};
343
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000344class DarwinX86AsmBackend : public X86AsmBackend {
345public:
346 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000347 : X86AsmBackend(T) { }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000348};
349
Daniel Dunbard6e59082010-03-15 21:56:50 +0000350class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
351public:
352 DarwinX86_32AsmBackend(const Target &T)
353 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000354
355 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000356 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
357 object::mach::CTM_i386,
358 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000359 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000360};
361
362class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
363public:
364 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000365 : DarwinX86AsmBackend(T) {
366 HasReliableSymbolDifference = true;
367 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000368
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000369 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000370 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
371 object::mach::CTM_x86_64,
372 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000373 }
374
Daniel Dunbard6e59082010-03-15 21:56:50 +0000375 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
376 // Temporary labels in the string literals sections require symbols. The
377 // issue is that the x86_64 relocation format does not allow symbol +
378 // offset, and so the linker does not have enough information to resolve the
379 // access to the appropriate atom unless an external relocation is used. For
380 // non-cstring sections, we expect the compiler to use a non-temporary label
381 // for anything that could have an addend pointing outside the symbol.
382 //
383 // See <rdar://problem/4765733>.
384 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
385 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
386 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000387
388 virtual bool isSectionAtomizable(const MCSection &Section) const {
389 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
390 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
391 switch (SMO.getType()) {
392 default:
393 return true;
394
395 case MCSectionMachO::S_4BYTE_LITERALS:
396 case MCSectionMachO::S_8BYTE_LITERALS:
397 case MCSectionMachO::S_16BYTE_LITERALS:
398 case MCSectionMachO::S_LITERAL_POINTERS:
399 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
400 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
401 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
402 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
403 case MCSectionMachO::S_INTERPOSING:
404 return false;
405 }
406 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000407};
408
Michael J. Spencerec38de22010-10-10 22:04:20 +0000409} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000410
411TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000412 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000413 switch (Triple(TT).getOS()) {
414 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000415 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000416 case Triple::MinGW32:
417 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000418 case Triple::Win32:
Evan Cheng2bffee22011-02-01 01:14:13 +0000419 if (Triple(TT).getEnvironment() == Triple::MachO)
420 return new DarwinX86_32AsmBackend(T);
421 else
422 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000423 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000424 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000425 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000426}
427
428TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000429 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000430 switch (Triple(TT).getOS()) {
431 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000432 return new DarwinX86_64AsmBackend(T);
NAKAMURA Takumi6904f052011-02-17 12:24:17 +0000433 case Triple::MinGW32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000434 case Triple::Cygwin:
435 case Triple::Win32:
Evan Cheng2bffee22011-02-01 01:14:13 +0000436 if (Triple(TT).getEnvironment() == Triple::MachO)
437 return new DarwinX86_64AsmBackend(T);
438 else
439 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000440 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000441 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000442 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000443}