blob: 4d7d96dcb36bd9150ceae86304626bab8a6bd936 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Daniel Dunbarf86500b2011-04-28 21:23:31 +000024#include "llvm/Support/CommandLine.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000025#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000028#include "llvm/Target/TargetRegistry.h"
29#include "llvm/Target/TargetAsmBackend.h"
30using namespace llvm;
31
Daniel Dunbarf86500b2011-04-28 21:23:31 +000032// Option to allow disabling arithmetic relaxation to workaround PR9807, which
33// is useful when running bitwise comparison experiments on Darwin. We should be
34// able to remove this once PR9807 is resolved.
35static cl::opt<bool>
36MCDisableArithRelaxation("mc-x86-disable-arith-relaxation",
37 cl::desc("Disable relaxation of arithmetic instruction for X86"));
38
Daniel Dunbar87190c42010-03-19 09:28:12 +000039static unsigned getFixupKindLog2Size(unsigned Kind) {
40 switch (Kind) {
41 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000042 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000043 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000044 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000045 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000046 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000047 case X86::reloc_riprel_4byte:
48 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000049 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000050 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000051 case FK_Data_4: return 2;
Rafael Espindola3a83c402010-12-27 00:36:05 +000052 case FK_PCRel_8:
Daniel Dunbar87190c42010-03-19 09:28:12 +000053 case FK_Data_8: return 3;
54 }
55}
56
Chris Lattner9fc05222010-07-07 22:27:31 +000057namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000058
Rafael Espindola6024c972010-12-17 17:45:22 +000059class X86ELFObjectWriter : public MCELFObjectTargetWriter {
60public:
Rafael Espindolabff66a82010-12-18 03:27:34 +000061 X86ELFObjectWriter(bool is64Bit, Triple::OSType OSType, uint16_t EMachine,
62 bool HasRelocationAddend)
63 : MCELFObjectTargetWriter(is64Bit, OSType, EMachine, HasRelocationAddend) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000064};
65
Daniel Dunbar12783d12010-02-21 21:54:14 +000066class X86AsmBackend : public TargetAsmBackend {
67public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000068 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000069 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000070
Daniel Dunbar2761fc42010-12-16 03:20:06 +000071 unsigned getNumFixupKinds() const {
72 return X86::NumTargetFixupKinds;
73 }
74
75 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
76 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
77 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
78 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
79 { "reloc_signed_4byte", 0, 4 * 8, 0},
Cameron Zwarichf754f502011-02-25 16:30:32 +000080 { "reloc_global_offset_table", 0, 4 * 8, 0}
Daniel Dunbar2761fc42010-12-16 03:20:06 +000081 };
82
83 if (Kind < FirstTargetFixupKind)
84 return TargetAsmBackend::getFixupKindInfo(Kind);
85
86 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
87 "Invalid kind!");
88 return Infos[Kind - FirstTargetFixupKind];
89 }
90
Rafael Espindola179821a2010-12-06 19:08:48 +000091 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000092 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000093 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000094
Rafael Espindola179821a2010-12-06 19:08:48 +000095 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000096 "Invalid fixup offset!");
97 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000098 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000099 }
Daniel Dunbar82968002010-03-23 01:39:09 +0000100
Daniel Dunbar84882522010-05-26 17:45:29 +0000101 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000102
Daniel Dunbar95506d42010-05-26 18:15:06 +0000103 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000104
105 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +0000106};
Michael J. Spencerec38de22010-10-10 22:04:20 +0000107} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000108
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000109static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000110 switch (Op) {
111 default:
112 return Op;
113
114 case X86::JAE_1: return X86::JAE_4;
115 case X86::JA_1: return X86::JA_4;
116 case X86::JBE_1: return X86::JBE_4;
117 case X86::JB_1: return X86::JB_4;
118 case X86::JE_1: return X86::JE_4;
119 case X86::JGE_1: return X86::JGE_4;
120 case X86::JG_1: return X86::JG_4;
121 case X86::JLE_1: return X86::JLE_4;
122 case X86::JL_1: return X86::JL_4;
123 case X86::JMP_1: return X86::JMP_4;
124 case X86::JNE_1: return X86::JNE_4;
125 case X86::JNO_1: return X86::JNO_4;
126 case X86::JNP_1: return X86::JNP_4;
127 case X86::JNS_1: return X86::JNS_4;
128 case X86::JO_1: return X86::JO_4;
129 case X86::JP_1: return X86::JP_4;
130 case X86::JS_1: return X86::JS_4;
131 }
132}
133
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000134static unsigned getRelaxedOpcodeArith(unsigned Op) {
135 switch (Op) {
136 default:
137 return Op;
138
139 // IMUL
140 case X86::IMUL16rri8: return X86::IMUL16rri;
141 case X86::IMUL16rmi8: return X86::IMUL16rmi;
142 case X86::IMUL32rri8: return X86::IMUL32rri;
143 case X86::IMUL32rmi8: return X86::IMUL32rmi;
144 case X86::IMUL64rri8: return X86::IMUL64rri32;
145 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
146
147 // AND
148 case X86::AND16ri8: return X86::AND16ri;
149 case X86::AND16mi8: return X86::AND16mi;
150 case X86::AND32ri8: return X86::AND32ri;
151 case X86::AND32mi8: return X86::AND32mi;
152 case X86::AND64ri8: return X86::AND64ri32;
153 case X86::AND64mi8: return X86::AND64mi32;
154
155 // OR
156 case X86::OR16ri8: return X86::OR16ri;
157 case X86::OR16mi8: return X86::OR16mi;
158 case X86::OR32ri8: return X86::OR32ri;
159 case X86::OR32mi8: return X86::OR32mi;
160 case X86::OR64ri8: return X86::OR64ri32;
161 case X86::OR64mi8: return X86::OR64mi32;
162
163 // XOR
164 case X86::XOR16ri8: return X86::XOR16ri;
165 case X86::XOR16mi8: return X86::XOR16mi;
166 case X86::XOR32ri8: return X86::XOR32ri;
167 case X86::XOR32mi8: return X86::XOR32mi;
168 case X86::XOR64ri8: return X86::XOR64ri32;
169 case X86::XOR64mi8: return X86::XOR64mi32;
170
171 // ADD
172 case X86::ADD16ri8: return X86::ADD16ri;
173 case X86::ADD16mi8: return X86::ADD16mi;
174 case X86::ADD32ri8: return X86::ADD32ri;
175 case X86::ADD32mi8: return X86::ADD32mi;
176 case X86::ADD64ri8: return X86::ADD64ri32;
177 case X86::ADD64mi8: return X86::ADD64mi32;
178
179 // SUB
180 case X86::SUB16ri8: return X86::SUB16ri;
181 case X86::SUB16mi8: return X86::SUB16mi;
182 case X86::SUB32ri8: return X86::SUB32ri;
183 case X86::SUB32mi8: return X86::SUB32mi;
184 case X86::SUB64ri8: return X86::SUB64ri32;
185 case X86::SUB64mi8: return X86::SUB64mi32;
186
187 // CMP
188 case X86::CMP16ri8: return X86::CMP16ri;
189 case X86::CMP16mi8: return X86::CMP16mi;
190 case X86::CMP32ri8: return X86::CMP32ri;
191 case X86::CMP32mi8: return X86::CMP32mi;
192 case X86::CMP64ri8: return X86::CMP64ri32;
193 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola1ee03a82010-12-18 01:01:34 +0000194
195 // PUSH
196 case X86::PUSHi8: return X86::PUSHi32;
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000197 }
198}
199
200static unsigned getRelaxedOpcode(unsigned Op) {
201 unsigned R = getRelaxedOpcodeArith(Op);
202 if (R != Op)
203 return R;
204 return getRelaxedOpcodeBranch(Op);
205}
206
Daniel Dunbar84882522010-05-26 17:45:29 +0000207bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000208 // Branches can always be relaxed.
209 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
210 return true;
211
Daniel Dunbarf86500b2011-04-28 21:23:31 +0000212 if (MCDisableArithRelaxation)
213 return false;
214
Daniel Dunbar84882522010-05-26 17:45:29 +0000215 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000216 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000217 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000218
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000219
220 // Check if it has an expression and is not RIP relative.
221 bool hasExp = false;
222 bool hasRIP = false;
223 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
224 const MCOperand &Op = Inst.getOperand(i);
225 if (Op.isExpr())
226 hasExp = true;
227
228 if (Op.isReg() && Op.getReg() == X86::RIP)
229 hasRIP = true;
230 }
231
232 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
233 // how we do relaxations?
234 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000235}
236
Daniel Dunbar82968002010-03-23 01:39:09 +0000237// FIXME: Can tblgen help at all here to verify there aren't other instructions
238// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000239void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000240 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000241 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000242
Daniel Dunbar95506d42010-05-26 18:15:06 +0000243 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000244 SmallString<256> Tmp;
245 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000246 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000247 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000248 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000249 }
250
Daniel Dunbar95506d42010-05-26 18:15:06 +0000251 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000252 Res.setOpcode(RelaxedOp);
253}
254
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000255/// WriteNopData - Write optimal nops to the output file for the \arg Count
256/// bytes. This returns the number of bytes written. It may return 0 if
257/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000258bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000259 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000260 // nop
261 {0x90},
262 // xchg %ax,%ax
263 {0x66, 0x90},
264 // nopl (%[re]ax)
265 {0x0f, 0x1f, 0x00},
266 // nopl 0(%[re]ax)
267 {0x0f, 0x1f, 0x40, 0x00},
268 // nopl 0(%[re]ax,%[re]ax,1)
269 {0x0f, 0x1f, 0x44, 0x00, 0x00},
270 // nopw 0(%[re]ax,%[re]ax,1)
271 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
272 // nopl 0L(%[re]ax)
273 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
274 // nopl 0L(%[re]ax,%[re]ax,1)
275 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
276 // nopw 0L(%[re]ax,%[re]ax,1)
277 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
278 // nopw %cs:0L(%[re]ax,%[re]ax,1)
279 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000280 };
281
282 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000283 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
284 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
285 for (uint64_t i = 0, e = Prefixes; i != e; i++)
286 OW->Write8(0x66);
287 const uint64_t Rest = OptimalCount - Prefixes;
288 for (uint64_t i = 0, e = Rest; i != e; i++)
289 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000290
291 // Finish with single byte nops.
292 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
293 OW->Write8(0x90);
294
295 return true;
296}
297
Daniel Dunbar82968002010-03-23 01:39:09 +0000298/* *** */
299
Chris Lattner9fc05222010-07-07 22:27:31 +0000300namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000301class ELFX86AsmBackend : public X86AsmBackend {
302public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000303 Triple::OSType OSType;
304 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
305 : X86AsmBackend(T), OSType(_OSType) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000306 HasReliableSymbolDifference = true;
307 }
308
309 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
310 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
Rafael Espindola1c130262011-01-23 04:43:11 +0000311 return ES.getFlags() & ELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000312 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000313};
314
Matt Fleming7efaef62010-05-21 11:39:07 +0000315class ELFX86_32AsmBackend : public ELFX86AsmBackend {
316public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000317 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
318 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000319
320 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jan Sjödind1cba872011-03-09 18:44:41 +0000321 return createELFObjectWriter(createELFObjectTargetWriter(),
Rafael Espindolabff66a82010-12-18 03:27:34 +0000322 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000323 }
Jan Sjödind1cba872011-03-09 18:44:41 +0000324
325 MCELFObjectTargetWriter *createELFObjectTargetWriter() const {
326 return new X86ELFObjectWriter(false, OSType, ELF::EM_386, false);
327 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000328};
329
330class ELFX86_64AsmBackend : public ELFX86AsmBackend {
331public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000332 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
333 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000334
335 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jan Sjödind1cba872011-03-09 18:44:41 +0000336 return createELFObjectWriter(createELFObjectTargetWriter(),
Rafael Espindolabff66a82010-12-18 03:27:34 +0000337 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000338 }
Jan Sjödind1cba872011-03-09 18:44:41 +0000339
340 MCELFObjectTargetWriter *createELFObjectTargetWriter() const {
Benjamin Kramerb64b4972011-03-09 22:07:13 +0000341 return new X86ELFObjectWriter(true, OSType, ELF::EM_X86_64, true);
Jan Sjödind1cba872011-03-09 18:44:41 +0000342 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000343};
344
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000345class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000346 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000347
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000348public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000349 WindowsX86AsmBackend(const Target &T, bool is64Bit)
350 : X86AsmBackend(T)
351 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000352 }
353
354 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000355 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000356 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000357};
358
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000359class DarwinX86AsmBackend : public X86AsmBackend {
360public:
361 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000362 : X86AsmBackend(T) { }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000363};
364
Daniel Dunbard6e59082010-03-15 21:56:50 +0000365class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
366public:
367 DarwinX86_32AsmBackend(const Target &T)
368 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000369
370 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000371 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
372 object::mach::CTM_i386,
373 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000374 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000375};
376
377class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
378public:
379 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000380 : DarwinX86AsmBackend(T) {
381 HasReliableSymbolDifference = true;
382 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000383
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000384 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000385 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
386 object::mach::CTM_x86_64,
387 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000388 }
389
Daniel Dunbard6e59082010-03-15 21:56:50 +0000390 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
391 // Temporary labels in the string literals sections require symbols. The
392 // issue is that the x86_64 relocation format does not allow symbol +
393 // offset, and so the linker does not have enough information to resolve the
394 // access to the appropriate atom unless an external relocation is used. For
395 // non-cstring sections, we expect the compiler to use a non-temporary label
396 // for anything that could have an addend pointing outside the symbol.
397 //
398 // See <rdar://problem/4765733>.
399 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
400 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
401 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000402
403 virtual bool isSectionAtomizable(const MCSection &Section) const {
404 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
405 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
406 switch (SMO.getType()) {
407 default:
408 return true;
409
410 case MCSectionMachO::S_4BYTE_LITERALS:
411 case MCSectionMachO::S_8BYTE_LITERALS:
412 case MCSectionMachO::S_16BYTE_LITERALS:
413 case MCSectionMachO::S_LITERAL_POINTERS:
414 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
415 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
416 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
417 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
418 case MCSectionMachO::S_INTERPOSING:
419 return false;
420 }
421 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000422};
423
Michael J. Spencerec38de22010-10-10 22:04:20 +0000424} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000425
426TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000427 const std::string &TT) {
Daniel Dunbar912225e2011-04-19 21:14:45 +0000428 Triple TheTriple(TT);
429
430 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Daniel Dunbard6e59082010-03-15 21:56:50 +0000431 return new DarwinX86_32AsmBackend(T);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000432
433 if (TheTriple.isOSWindows())
434 return new WindowsX86AsmBackend(T, false);
435
436 return new ELFX86_32AsmBackend(T, TheTriple.getOS());
Daniel Dunbar12783d12010-02-21 21:54:14 +0000437}
438
439TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000440 const std::string &TT) {
Daniel Dunbar912225e2011-04-19 21:14:45 +0000441 Triple TheTriple(TT);
442
443 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Daniel Dunbard6e59082010-03-15 21:56:50 +0000444 return new DarwinX86_64AsmBackend(T);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000445
446 if (TheTriple.isOSWindows())
447 return new WindowsX86AsmBackend(T, true);
448
449 return new ELFX86_64AsmBackend(T, TheTriple.getOS());
Daniel Dunbar12783d12010-02-21 21:54:14 +0000450}