blob: 443e54481a02ff5487e0feec2a15da0c253f5ee6 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000047 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
49
50 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000051 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
52
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 int tryParseRegister();
54 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000055 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000057 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000058 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
59 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
60 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000061 MCSymbolRefExpr::VariantKind Variant);
62
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000063
Jim Grosbach7ce05792011-08-03 23:50:40 +000064 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
65 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000066 bool parseDirectiveWord(unsigned Size, SMLoc L);
67 bool parseDirectiveThumb(SMLoc L);
68 bool parseDirectiveThumbFunc(SMLoc L);
69 bool parseDirectiveCode(SMLoc L);
70 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000071
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +000073 bool &CarrySetting, unsigned &ProcessorIMod,
74 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +000075 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000076 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000077
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumb() const {
79 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000080 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000081 }
Evan Chengebdeeab2011-07-08 01:53:10 +000082 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000083 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000084 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000085 bool isThumbTwo() const {
86 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
87 }
Jim Grosbach194bd892011-08-16 22:20:01 +000088 bool hasV6Ops() const {
89 return STI.getFeatureBits() & ARM::HasV6Ops;
90 }
Evan Cheng32869202011-07-08 22:36:29 +000091 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000092 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
93 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000094 }
Evan Chengebdeeab2011-07-08 01:53:10 +000095
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000096 /// @name Auto-generated Match Functions
97 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000098
Chris Lattner0692ee62010-09-06 19:11:01 +000099#define GET_ASSEMBLER_HEADER
100#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000101
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000102 /// }
103
Jim Grosbach89df9962011-08-26 21:43:41 +0000104 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000115 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
116 StringRef Op, int Low, int High);
117 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
118 return parsePKHImm(O, "lsl", 0, 31);
119 }
120 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
121 return parsePKHImm(O, "asr", 1, 32);
122 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000123 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000124 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000125 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000126 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000127 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000128 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000129
130 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000131 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000132 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000133 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
134 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000135 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
136 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000137 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000138 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000139 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
140 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000141 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
142 const SmallVectorImpl<MCParsedAsmOperand*> &);
143 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
144 const SmallVectorImpl<MCParsedAsmOperand*> &);
145 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
146 const SmallVectorImpl<MCParsedAsmOperand*> &);
147 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
148 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000149 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
150 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000151 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
152 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000153 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
154 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000155 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
156 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000157
158 bool validateInstruction(MCInst &Inst,
159 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000160 void processInstruction(MCInst &Inst,
161 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000162 bool shouldOmitCCOutOperand(StringRef Mnemonic,
163 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000164
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000165public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000166 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000167 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
168 Match_RequiresV6,
169 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000170 };
171
Evan Chengffc0e732011-07-09 05:47:46 +0000172 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000173 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000174 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000175
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000177 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000179
Jim Grosbach1355cf12011-07-26 17:10:22 +0000180 // Implementation of the MCTargetAsmParser interface:
181 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
182 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000183 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000184 bool ParseDirective(AsmToken DirectiveID);
185
Jim Grosbach47a0d522011-08-16 20:45:50 +0000186 unsigned checkTargetMatchPredicate(MCInst &Inst);
187
Jim Grosbach1355cf12011-07-26 17:10:22 +0000188 bool MatchAndEmitInstruction(SMLoc IDLoc,
189 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
190 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000191};
Jim Grosbach16c74252010-10-29 14:46:02 +0000192} // end anonymous namespace
193
Chris Lattner3a697562010-10-28 17:20:03 +0000194namespace {
195
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000196/// ARMOperand - Instances of this class represent a parsed ARM machine
197/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000198class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000199 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000200 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000201 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000202 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000203 CoprocNum,
204 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000205 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000206 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000207 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000208 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000209 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000210 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000211 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000212 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000213 DPRRegisterList,
214 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000215 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000216 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000217 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000218 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000219 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000220 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000221 } Kind;
222
Sean Callanan76264762010-04-02 22:27:05 +0000223 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000224 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000225
226 union {
227 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000228 ARMCC::CondCodes Val;
229 } CC;
230
231 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000232 unsigned Val;
233 } Cop;
234
235 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000236 unsigned Mask:4;
237 } ITMask;
238
239 struct {
240 ARM_MB::MemBOpt Val;
241 } MBOpt;
242
243 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000244 ARM_PROC::IFlags Val;
245 } IFlags;
246
247 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000248 unsigned Val;
249 } MMask;
250
251 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000252 const char *Data;
253 unsigned Length;
254 } Tok;
255
256 struct {
257 unsigned RegNum;
258 } Reg;
259
Bill Wendling8155e5b2010-11-06 22:19:43 +0000260 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000261 const MCExpr *Val;
262 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000263
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000264 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000265 struct {
266 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
268 // was specified.
269 const MCConstantExpr *OffsetImm; // Offset immediate value
270 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
271 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000272 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000273 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000274 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000275
276 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000277 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000278 bool isAdd;
279 ARM_AM::ShiftOpc ShiftTy;
280 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000281 } PostIdxReg;
282
283 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000284 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000285 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000286 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000287 struct {
288 ARM_AM::ShiftOpc ShiftTy;
289 unsigned SrcReg;
290 unsigned ShiftReg;
291 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000292 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000293 struct {
294 ARM_AM::ShiftOpc ShiftTy;
295 unsigned SrcReg;
296 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000297 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000298 struct {
299 unsigned Imm;
300 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000301 struct {
302 unsigned LSB;
303 unsigned Width;
304 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000305 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000306
Bill Wendling146018f2010-11-06 21:42:12 +0000307 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
308public:
Sean Callanan76264762010-04-02 22:27:05 +0000309 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
310 Kind = o.Kind;
311 StartLoc = o.StartLoc;
312 EndLoc = o.EndLoc;
313 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000314 case CondCode:
315 CC = o.CC;
316 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000317 case ITCondMask:
318 ITMask = o.ITMask;
319 break;
Sean Callanan76264762010-04-02 22:27:05 +0000320 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000321 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000322 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000323 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000324 case Register:
325 Reg = o.Reg;
326 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000327 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000328 case DPRRegisterList:
329 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000330 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000331 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000332 case CoprocNum:
333 case CoprocReg:
334 Cop = o.Cop;
335 break;
Sean Callanan76264762010-04-02 22:27:05 +0000336 case Immediate:
337 Imm = o.Imm;
338 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000339 case MemBarrierOpt:
340 MBOpt = o.MBOpt;
341 break;
Sean Callanan76264762010-04-02 22:27:05 +0000342 case Memory:
343 Mem = o.Mem;
344 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000345 case PostIndexRegister:
346 PostIdxReg = o.PostIdxReg;
347 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000348 case MSRMask:
349 MMask = o.MMask;
350 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000351 case ProcIFlags:
352 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000353 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000354 case ShifterImmediate:
355 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000356 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000357 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000358 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000359 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000360 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000361 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000362 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000363 case RotateImmediate:
364 RotImm = o.RotImm;
365 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000366 case BitfieldDescriptor:
367 Bitfield = o.Bitfield;
368 break;
Sean Callanan76264762010-04-02 22:27:05 +0000369 }
370 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000371
Sean Callanan76264762010-04-02 22:27:05 +0000372 /// getStartLoc - Get the location of the first token of this operand.
373 SMLoc getStartLoc() const { return StartLoc; }
374 /// getEndLoc - Get the location of the last token of this operand.
375 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000376
Daniel Dunbar8462b302010-08-11 06:36:53 +0000377 ARMCC::CondCodes getCondCode() const {
378 assert(Kind == CondCode && "Invalid access!");
379 return CC.Val;
380 }
381
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000382 unsigned getCoproc() const {
383 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
384 return Cop.Val;
385 }
386
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000387 StringRef getToken() const {
388 assert(Kind == Token && "Invalid access!");
389 return StringRef(Tok.Data, Tok.Length);
390 }
391
392 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000393 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000394 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000395 }
396
Bill Wendling5fa22a12010-11-09 23:28:44 +0000397 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000398 assert((Kind == RegisterList || Kind == DPRRegisterList ||
399 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000400 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000401 }
402
Kevin Enderbycfe07242009-10-13 22:19:02 +0000403 const MCExpr *getImm() const {
404 assert(Kind == Immediate && "Invalid access!");
405 return Imm.Val;
406 }
407
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000408 ARM_MB::MemBOpt getMemBarrierOpt() const {
409 assert(Kind == MemBarrierOpt && "Invalid access!");
410 return MBOpt.Val;
411 }
412
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000413 ARM_PROC::IFlags getProcIFlags() const {
414 assert(Kind == ProcIFlags && "Invalid access!");
415 return IFlags.Val;
416 }
417
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000418 unsigned getMSRMask() const {
419 assert(Kind == MSRMask && "Invalid access!");
420 return MMask.Val;
421 }
422
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000423 bool isCoprocNum() const { return Kind == CoprocNum; }
424 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000425 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000426 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000427 bool isITMask() const { return Kind == ITCondMask; }
428 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000429 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000430 bool isImm0_1020s4() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
437 }
438 bool isImm0_508s4() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 if (!CE) return false;
443 int64_t Value = CE->getValue();
444 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
445 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000446 bool isImm0_255() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value >= 0 && Value < 256;
453 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000454 bool isImm0_7() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value >= 0 && Value < 8;
461 }
462 bool isImm0_15() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 if (!CE) return false;
467 int64_t Value = CE->getValue();
468 return Value >= 0 && Value < 16;
469 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000470 bool isImm0_31() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return Value >= 0 && Value < 32;
477 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000478 bool isImm1_16() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return Value > 0 && Value < 17;
485 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000486 bool isImm1_32() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return Value > 0 && Value < 33;
493 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000494 bool isImm0_65535() const {
495 if (Kind != Immediate)
496 return false;
497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
498 if (!CE) return false;
499 int64_t Value = CE->getValue();
500 return Value >= 0 && Value < 65536;
501 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000502 bool isImm0_65535Expr() const {
503 if (Kind != Immediate)
504 return false;
505 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
506 // If it's not a constant expression, it'll generate a fixup and be
507 // handled later.
508 if (!CE) return true;
509 int64_t Value = CE->getValue();
510 return Value >= 0 && Value < 65536;
511 }
Jim Grosbached838482011-07-26 16:24:27 +0000512 bool isImm24bit() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value >= 0 && Value <= 0xffffff;
519 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000520 bool isImmThumbSR() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return Value > 0 && Value < 33;
527 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000528 bool isPKHLSLImm() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value >= 0 && Value < 32;
535 }
536 bool isPKHASRImm() const {
537 if (Kind != Immediate)
538 return false;
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
540 if (!CE) return false;
541 int64_t Value = CE->getValue();
542 return Value > 0 && Value <= 32;
543 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000544 bool isARMSOImm() const {
545 if (Kind != Immediate)
546 return false;
547 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
548 if (!CE) return false;
549 int64_t Value = CE->getValue();
550 return ARM_AM::getSOImmVal(Value) != -1;
551 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000552 bool isT2SOImm() const {
553 if (Kind != Immediate)
554 return false;
555 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
556 if (!CE) return false;
557 int64_t Value = CE->getValue();
558 return ARM_AM::getT2SOImmVal(Value) != -1;
559 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000560 bool isSetEndImm() const {
561 if (Kind != Immediate)
562 return false;
563 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
564 if (!CE) return false;
565 int64_t Value = CE->getValue();
566 return Value == 1 || Value == 0;
567 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000568 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000569 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000570 bool isDPRRegList() const { return Kind == DPRRegisterList; }
571 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000572 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000573 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000574 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000575 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000576 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
577 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000578 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000579 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000580 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
581 bool isPostIdxReg() const {
582 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
583 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000584 bool isMemNoOffset() const {
585 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000586 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000587 // No offset of any kind.
588 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000589 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000590 bool isAddrMode2() const {
591 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000592 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593 // Check for register offset.
594 if (Mem.OffsetRegNum) return true;
595 // Immediate offset in range [-4095, 4095].
596 if (!Mem.OffsetImm) return true;
597 int64_t Val = Mem.OffsetImm->getValue();
598 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000599 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000600 bool isAM2OffsetImm() const {
601 if (Kind != Immediate)
602 return false;
603 // Immediate offset in range [-4095, 4095].
604 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
605 if (!CE) return false;
606 int64_t Val = CE->getValue();
607 return Val > -4096 && Val < 4096;
608 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000609 bool isAddrMode3() const {
610 if (Kind != Memory)
611 return false;
612 // No shifts are legal for AM3.
613 if (Mem.ShiftType != ARM_AM::no_shift) return false;
614 // Check for register offset.
615 if (Mem.OffsetRegNum) return true;
616 // Immediate offset in range [-255, 255].
617 if (!Mem.OffsetImm) return true;
618 int64_t Val = Mem.OffsetImm->getValue();
619 return Val > -256 && Val < 256;
620 }
621 bool isAM3Offset() const {
622 if (Kind != Immediate && Kind != PostIndexRegister)
623 return false;
624 if (Kind == PostIndexRegister)
625 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
626 // Immediate offset in range [-255, 255].
627 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
628 if (!CE) return false;
629 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000630 // Special case, #-0 is INT32_MIN.
631 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000632 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 bool isAddrMode5() const {
634 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000635 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000636 // Check for register offset.
637 if (Mem.OffsetRegNum) return false;
638 // Immediate offset in range [-1020, 1020] and a multiple of 4.
639 if (!Mem.OffsetImm) return true;
640 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000641 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
642 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000643 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000644 bool isMemRegOffset() const {
645 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000646 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000647 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000648 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000649 bool isMemThumbRR() const {
650 // Thumb reg+reg addressing is simple. Just two registers, a base and
651 // an offset. No shifts, negations or any other complicating factors.
652 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
653 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000654 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000655 return isARMLowRegister(Mem.BaseRegNum) &&
656 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
657 }
658 bool isMemThumbRIs4() const {
659 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
660 !isARMLowRegister(Mem.BaseRegNum))
661 return false;
662 // Immediate offset, multiple of 4 in range [0, 124].
663 if (!Mem.OffsetImm) return true;
664 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000665 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
666 }
Jim Grosbach38466302011-08-19 18:55:51 +0000667 bool isMemThumbRIs2() const {
668 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
669 !isARMLowRegister(Mem.BaseRegNum))
670 return false;
671 // Immediate offset, multiple of 4 in range [0, 62].
672 if (!Mem.OffsetImm) return true;
673 int64_t Val = Mem.OffsetImm->getValue();
674 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
675 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000676 bool isMemThumbRIs1() const {
677 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
678 !isARMLowRegister(Mem.BaseRegNum))
679 return false;
680 // Immediate offset in range [0, 31].
681 if (!Mem.OffsetImm) return true;
682 int64_t Val = Mem.OffsetImm->getValue();
683 return Val >= 0 && Val <= 31;
684 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000685 bool isMemThumbSPI() const {
686 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
687 return false;
688 // Immediate offset, multiple of 4 in range [0, 1020].
689 if (!Mem.OffsetImm) return true;
690 int64_t Val = Mem.OffsetImm->getValue();
691 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000692 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693 bool isMemImm8Offset() const {
694 if (Kind != Memory || Mem.OffsetRegNum != 0)
695 return false;
696 // Immediate offset in range [-255, 255].
697 if (!Mem.OffsetImm) return true;
698 int64_t Val = Mem.OffsetImm->getValue();
699 return Val > -256 && Val < 256;
700 }
701 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000702 // If we have an immediate that's not a constant, treat it as a label
703 // reference needing a fixup. If it is a constant, it's something else
704 // and we reject it.
705 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
706 return true;
707
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708 if (Kind != Memory || Mem.OffsetRegNum != 0)
709 return false;
710 // Immediate offset in range [-4095, 4095].
711 if (!Mem.OffsetImm) return true;
712 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000713 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000714 }
715 bool isPostIdxImm8() const {
716 if (Kind != Immediate)
717 return false;
718 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
719 if (!CE) return false;
720 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000721 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000722 }
723
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000724 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000725 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000726
727 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000728 // Add as immediates when possible. Null MCExpr = 0.
729 if (Expr == 0)
730 Inst.addOperand(MCOperand::CreateImm(0));
731 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000732 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
733 else
734 Inst.addOperand(MCOperand::CreateExpr(Expr));
735 }
736
Daniel Dunbar8462b302010-08-11 06:36:53 +0000737 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000738 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000739 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000740 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
741 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000742 }
743
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000744 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
745 assert(N == 1 && "Invalid number of operands!");
746 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
747 }
748
Jim Grosbach89df9962011-08-26 21:43:41 +0000749 void addITMaskOperands(MCInst &Inst, unsigned N) const {
750 assert(N == 1 && "Invalid number of operands!");
751 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
752 }
753
754 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
755 assert(N == 1 && "Invalid number of operands!");
756 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
757 }
758
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000759 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
760 assert(N == 1 && "Invalid number of operands!");
761 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
762 }
763
Jim Grosbachd67641b2010-12-06 18:21:12 +0000764 void addCCOutOperands(MCInst &Inst, unsigned N) const {
765 assert(N == 1 && "Invalid number of operands!");
766 Inst.addOperand(MCOperand::CreateReg(getReg()));
767 }
768
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000769 void addRegOperands(MCInst &Inst, unsigned N) const {
770 assert(N == 1 && "Invalid number of operands!");
771 Inst.addOperand(MCOperand::CreateReg(getReg()));
772 }
773
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000774 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000775 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000776 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
777 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
778 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000779 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000780 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000781 }
782
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000783 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000784 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000785 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
786 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000787 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000788 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000789 }
790
791
Jim Grosbach580f4a92011-07-25 22:20:28 +0000792 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000793 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000794 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
795 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000796 }
797
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000798 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000799 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000800 const SmallVectorImpl<unsigned> &RegList = getRegList();
801 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000802 I = RegList.begin(), E = RegList.end(); I != E; ++I)
803 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000804 }
805
Bill Wendling0f630752010-11-17 04:32:08 +0000806 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
807 addRegListOperands(Inst, N);
808 }
809
810 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
811 addRegListOperands(Inst, N);
812 }
813
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000814 void addRotImmOperands(MCInst &Inst, unsigned N) const {
815 assert(N == 1 && "Invalid number of operands!");
816 // Encoded as val>>3. The printer handles display as 8, 16, 24.
817 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
818 }
819
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000820 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
821 assert(N == 1 && "Invalid number of operands!");
822 // Munge the lsb/width into a bitfield mask.
823 unsigned lsb = Bitfield.LSB;
824 unsigned width = Bitfield.Width;
825 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
826 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
827 (32 - (lsb + width)));
828 Inst.addOperand(MCOperand::CreateImm(Mask));
829 }
830
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000831 void addImmOperands(MCInst &Inst, unsigned N) const {
832 assert(N == 1 && "Invalid number of operands!");
833 addExpr(Inst, getImm());
834 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000835
Jim Grosbach72f39f82011-08-24 21:22:15 +0000836 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
837 assert(N == 1 && "Invalid number of operands!");
838 // The immediate is scaled by four in the encoding and is stored
839 // in the MCInst as such. Lop off the low two bits here.
840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
841 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
842 }
843
844 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
845 assert(N == 1 && "Invalid number of operands!");
846 // The immediate is scaled by four in the encoding and is stored
847 // in the MCInst as such. Lop off the low two bits here.
848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
849 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
850 }
851
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000852 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
853 assert(N == 1 && "Invalid number of operands!");
854 addExpr(Inst, getImm());
855 }
856
Jim Grosbach83ab0702011-07-13 22:01:08 +0000857 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
858 assert(N == 1 && "Invalid number of operands!");
859 addExpr(Inst, getImm());
860 }
861
862 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
863 assert(N == 1 && "Invalid number of operands!");
864 addExpr(Inst, getImm());
865 }
866
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000867 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
868 assert(N == 1 && "Invalid number of operands!");
869 addExpr(Inst, getImm());
870 }
871
Jim Grosbachf4943352011-07-25 23:09:14 +0000872 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
873 assert(N == 1 && "Invalid number of operands!");
874 // The constant encodes as the immediate-1, and we store in the instruction
875 // the bits as encoded, so subtract off one here.
876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
877 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
878 }
879
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000880 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
881 assert(N == 1 && "Invalid number of operands!");
882 // The constant encodes as the immediate-1, and we store in the instruction
883 // the bits as encoded, so subtract off one here.
884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
885 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
886 }
887
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000888 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
889 assert(N == 1 && "Invalid number of operands!");
890 addExpr(Inst, getImm());
891 }
892
Jim Grosbachffa32252011-07-19 19:13:28 +0000893 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
894 assert(N == 1 && "Invalid number of operands!");
895 addExpr(Inst, getImm());
896 }
897
Jim Grosbached838482011-07-26 16:24:27 +0000898 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
899 assert(N == 1 && "Invalid number of operands!");
900 addExpr(Inst, getImm());
901 }
902
Jim Grosbach70939ee2011-08-17 21:51:27 +0000903 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
904 assert(N == 1 && "Invalid number of operands!");
905 // The constant encodes as the immediate, except for 32, which encodes as
906 // zero.
907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
908 unsigned Imm = CE->getValue();
909 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
910 }
911
Jim Grosbachf6c05252011-07-21 17:23:04 +0000912 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
913 assert(N == 1 && "Invalid number of operands!");
914 addExpr(Inst, getImm());
915 }
916
917 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
918 assert(N == 1 && "Invalid number of operands!");
919 // An ASR value of 32 encodes as 0, so that's how we want to add it to
920 // the instruction as well.
921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
922 int Val = CE->getValue();
923 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
924 }
925
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000926 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
927 assert(N == 1 && "Invalid number of operands!");
928 addExpr(Inst, getImm());
929 }
930
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000931 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
932 assert(N == 1 && "Invalid number of operands!");
933 addExpr(Inst, getImm());
934 }
935
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000936 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
937 assert(N == 1 && "Invalid number of operands!");
938 addExpr(Inst, getImm());
939 }
940
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000941 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
942 assert(N == 1 && "Invalid number of operands!");
943 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
944 }
945
Jim Grosbach7ce05792011-08-03 23:50:40 +0000946 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
947 assert(N == 1 && "Invalid number of operands!");
948 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000949 }
950
Jim Grosbach7ce05792011-08-03 23:50:40 +0000951 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
952 assert(N == 3 && "Invalid number of operands!");
953 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
954 if (!Mem.OffsetRegNum) {
955 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
956 // Special case for #-0
957 if (Val == INT32_MIN) Val = 0;
958 if (Val < 0) Val = -Val;
959 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
960 } else {
961 // For register offset, we encode the shift type and negation flag
962 // here.
963 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000964 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000965 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000966 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
967 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
968 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000969 }
970
Jim Grosbach039c2e12011-08-04 23:01:30 +0000971 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
972 assert(N == 2 && "Invalid number of operands!");
973 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
974 assert(CE && "non-constant AM2OffsetImm operand!");
975 int32_t Val = CE->getValue();
976 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
977 // Special case for #-0
978 if (Val == INT32_MIN) Val = 0;
979 if (Val < 0) Val = -Val;
980 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
981 Inst.addOperand(MCOperand::CreateReg(0));
982 Inst.addOperand(MCOperand::CreateImm(Val));
983 }
984
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000985 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
986 assert(N == 3 && "Invalid number of operands!");
987 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
988 if (!Mem.OffsetRegNum) {
989 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
990 // Special case for #-0
991 if (Val == INT32_MIN) Val = 0;
992 if (Val < 0) Val = -Val;
993 Val = ARM_AM::getAM3Opc(AddSub, Val);
994 } else {
995 // For register offset, we encode the shift type and negation flag
996 // here.
997 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
998 }
999 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1000 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1001 Inst.addOperand(MCOperand::CreateImm(Val));
1002 }
1003
1004 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1005 assert(N == 2 && "Invalid number of operands!");
1006 if (Kind == PostIndexRegister) {
1007 int32_t Val =
1008 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1009 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1010 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001011 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001012 }
1013
1014 // Constant offset.
1015 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1016 int32_t Val = CE->getValue();
1017 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1018 // Special case for #-0
1019 if (Val == INT32_MIN) Val = 0;
1020 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001021 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001022 Inst.addOperand(MCOperand::CreateReg(0));
1023 Inst.addOperand(MCOperand::CreateImm(Val));
1024 }
1025
Jim Grosbach7ce05792011-08-03 23:50:40 +00001026 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1027 assert(N == 2 && "Invalid number of operands!");
1028 // The lower two bits are always zero and as such are not encoded.
1029 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1030 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1031 // Special case for #-0
1032 if (Val == INT32_MIN) Val = 0;
1033 if (Val < 0) Val = -Val;
1034 Val = ARM_AM::getAM5Opc(AddSub, Val);
1035 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1036 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001037 }
1038
Jim Grosbach7ce05792011-08-03 23:50:40 +00001039 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1040 assert(N == 2 && "Invalid number of operands!");
1041 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1042 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1043 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001044 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001045
Jim Grosbach7ce05792011-08-03 23:50:40 +00001046 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1047 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001048 // If this is an immediate, it's a label reference.
1049 if (Kind == Immediate) {
1050 addExpr(Inst, getImm());
1051 Inst.addOperand(MCOperand::CreateImm(0));
1052 return;
1053 }
1054
1055 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001056 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1057 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1058 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001059 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001060
Jim Grosbach7ce05792011-08-03 23:50:40 +00001061 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1062 assert(N == 3 && "Invalid number of operands!");
1063 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001064 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001065 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1066 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1067 Inst.addOperand(MCOperand::CreateImm(Val));
1068 }
1069
1070 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1071 assert(N == 2 && "Invalid number of operands!");
1072 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1073 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1074 }
1075
Jim Grosbach60f91a32011-08-19 17:55:24 +00001076 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1077 assert(N == 2 && "Invalid number of operands!");
1078 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1079 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1080 Inst.addOperand(MCOperand::CreateImm(Val));
1081 }
1082
Jim Grosbach38466302011-08-19 18:55:51 +00001083 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1084 assert(N == 2 && "Invalid number of operands!");
1085 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1086 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1087 Inst.addOperand(MCOperand::CreateImm(Val));
1088 }
1089
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001090 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1091 assert(N == 2 && "Invalid number of operands!");
1092 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1093 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1094 Inst.addOperand(MCOperand::CreateImm(Val));
1095 }
1096
Jim Grosbachecd85892011-08-19 18:13:48 +00001097 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1098 assert(N == 2 && "Invalid number of operands!");
1099 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1100 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1101 Inst.addOperand(MCOperand::CreateImm(Val));
1102 }
1103
Jim Grosbach7ce05792011-08-03 23:50:40 +00001104 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1105 assert(N == 1 && "Invalid number of operands!");
1106 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1107 assert(CE && "non-constant post-idx-imm8 operand!");
1108 int Imm = CE->getValue();
1109 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001110 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001111 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1112 Inst.addOperand(MCOperand::CreateImm(Imm));
1113 }
1114
1115 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1116 assert(N == 2 && "Invalid number of operands!");
1117 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001118 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1119 }
1120
1121 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1122 assert(N == 2 && "Invalid number of operands!");
1123 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1124 // The sign, shift type, and shift amount are encoded in a single operand
1125 // using the AM2 encoding helpers.
1126 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1127 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1128 PostIdxReg.ShiftTy);
1129 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001130 }
1131
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001132 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1133 assert(N == 1 && "Invalid number of operands!");
1134 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1135 }
1136
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001137 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1138 assert(N == 1 && "Invalid number of operands!");
1139 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1140 }
1141
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001142 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001143
Jim Grosbach89df9962011-08-26 21:43:41 +00001144 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1145 ARMOperand *Op = new ARMOperand(ITCondMask);
1146 Op->ITMask.Mask = Mask;
1147 Op->StartLoc = S;
1148 Op->EndLoc = S;
1149 return Op;
1150 }
1151
Chris Lattner3a697562010-10-28 17:20:03 +00001152 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1153 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001154 Op->CC.Val = CC;
1155 Op->StartLoc = S;
1156 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001157 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001158 }
1159
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001160 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1161 ARMOperand *Op = new ARMOperand(CoprocNum);
1162 Op->Cop.Val = CopVal;
1163 Op->StartLoc = S;
1164 Op->EndLoc = S;
1165 return Op;
1166 }
1167
1168 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1169 ARMOperand *Op = new ARMOperand(CoprocReg);
1170 Op->Cop.Val = CopVal;
1171 Op->StartLoc = S;
1172 Op->EndLoc = S;
1173 return Op;
1174 }
1175
Jim Grosbachd67641b2010-12-06 18:21:12 +00001176 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1177 ARMOperand *Op = new ARMOperand(CCOut);
1178 Op->Reg.RegNum = RegNum;
1179 Op->StartLoc = S;
1180 Op->EndLoc = S;
1181 return Op;
1182 }
1183
Chris Lattner3a697562010-10-28 17:20:03 +00001184 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1185 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001186 Op->Tok.Data = Str.data();
1187 Op->Tok.Length = Str.size();
1188 Op->StartLoc = S;
1189 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001190 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001191 }
1192
Bill Wendling50d0f582010-11-18 23:43:05 +00001193 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001194 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001195 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001196 Op->StartLoc = S;
1197 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001198 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001199 }
1200
Jim Grosbache8606dc2011-07-13 17:50:29 +00001201 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1202 unsigned SrcReg,
1203 unsigned ShiftReg,
1204 unsigned ShiftImm,
1205 SMLoc S, SMLoc E) {
1206 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001207 Op->RegShiftedReg.ShiftTy = ShTy;
1208 Op->RegShiftedReg.SrcReg = SrcReg;
1209 Op->RegShiftedReg.ShiftReg = ShiftReg;
1210 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001211 Op->StartLoc = S;
1212 Op->EndLoc = E;
1213 return Op;
1214 }
1215
Owen Anderson92a20222011-07-21 18:54:16 +00001216 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1217 unsigned SrcReg,
1218 unsigned ShiftImm,
1219 SMLoc S, SMLoc E) {
1220 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001221 Op->RegShiftedImm.ShiftTy = ShTy;
1222 Op->RegShiftedImm.SrcReg = SrcReg;
1223 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001224 Op->StartLoc = S;
1225 Op->EndLoc = E;
1226 return Op;
1227 }
1228
Jim Grosbach580f4a92011-07-25 22:20:28 +00001229 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001230 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001231 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1232 Op->ShifterImm.isASR = isASR;
1233 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001234 Op->StartLoc = S;
1235 Op->EndLoc = E;
1236 return Op;
1237 }
1238
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001239 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1240 ARMOperand *Op = new ARMOperand(RotateImmediate);
1241 Op->RotImm.Imm = Imm;
1242 Op->StartLoc = S;
1243 Op->EndLoc = E;
1244 return Op;
1245 }
1246
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001247 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1248 SMLoc S, SMLoc E) {
1249 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1250 Op->Bitfield.LSB = LSB;
1251 Op->Bitfield.Width = Width;
1252 Op->StartLoc = S;
1253 Op->EndLoc = E;
1254 return Op;
1255 }
1256
Bill Wendling7729e062010-11-09 22:44:22 +00001257 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001258 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001259 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001260 KindTy Kind = RegisterList;
1261
Evan Cheng275944a2011-07-25 21:32:49 +00001262 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1263 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001264 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001265 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1266 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001267 Kind = SPRRegisterList;
1268
1269 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001270 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001271 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001272 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001273 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001274 Op->StartLoc = StartLoc;
1275 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001276 return Op;
1277 }
1278
Chris Lattner3a697562010-10-28 17:20:03 +00001279 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1280 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001281 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001282 Op->StartLoc = S;
1283 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001284 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001285 }
1286
Jim Grosbach7ce05792011-08-03 23:50:40 +00001287 static ARMOperand *CreateMem(unsigned BaseRegNum,
1288 const MCConstantExpr *OffsetImm,
1289 unsigned OffsetRegNum,
1290 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001291 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001292 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001293 SMLoc S, SMLoc E) {
1294 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001295 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001296 Op->Mem.OffsetImm = OffsetImm;
1297 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001298 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001299 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001300 Op->Mem.isNegative = isNegative;
1301 Op->StartLoc = S;
1302 Op->EndLoc = E;
1303 return Op;
1304 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001305
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001306 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1307 ARM_AM::ShiftOpc ShiftTy,
1308 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001309 SMLoc S, SMLoc E) {
1310 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1311 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001312 Op->PostIdxReg.isAdd = isAdd;
1313 Op->PostIdxReg.ShiftTy = ShiftTy;
1314 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001315 Op->StartLoc = S;
1316 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001317 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001318 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001319
1320 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1321 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1322 Op->MBOpt.Val = Opt;
1323 Op->StartLoc = S;
1324 Op->EndLoc = S;
1325 return Op;
1326 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001327
1328 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1329 ARMOperand *Op = new ARMOperand(ProcIFlags);
1330 Op->IFlags.Val = IFlags;
1331 Op->StartLoc = S;
1332 Op->EndLoc = S;
1333 return Op;
1334 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001335
1336 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1337 ARMOperand *Op = new ARMOperand(MSRMask);
1338 Op->MMask.Val = MMask;
1339 Op->StartLoc = S;
1340 Op->EndLoc = S;
1341 return Op;
1342 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001343};
1344
1345} // end anonymous namespace.
1346
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001347void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001348 switch (Kind) {
1349 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001350 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001351 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001352 case CCOut:
1353 OS << "<ccout " << getReg() << ">";
1354 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001355 case ITCondMask: {
1356 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1357 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1358 "(tee)", "(eee)" };
1359 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1360 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1361 break;
1362 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001363 case CoprocNum:
1364 OS << "<coprocessor number: " << getCoproc() << ">";
1365 break;
1366 case CoprocReg:
1367 OS << "<coprocessor register: " << getCoproc() << ">";
1368 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001369 case MSRMask:
1370 OS << "<mask: " << getMSRMask() << ">";
1371 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001372 case Immediate:
1373 getImm()->print(OS);
1374 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001375 case MemBarrierOpt:
1376 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1377 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001378 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001379 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001380 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001381 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001382 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001383 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001384 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1385 << PostIdxReg.RegNum;
1386 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1387 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1388 << PostIdxReg.ShiftImm;
1389 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001390 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001391 case ProcIFlags: {
1392 OS << "<ARM_PROC::";
1393 unsigned IFlags = getProcIFlags();
1394 for (int i=2; i >= 0; --i)
1395 if (IFlags & (1 << i))
1396 OS << ARM_PROC::IFlagsToString(1 << i);
1397 OS << ">";
1398 break;
1399 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001400 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001401 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001402 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001403 case ShifterImmediate:
1404 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1405 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001406 break;
1407 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001408 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001409 << RegShiftedReg.SrcReg
1410 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1411 << ", " << RegShiftedReg.ShiftReg << ", "
1412 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001413 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001414 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001415 case ShiftedImmediate:
1416 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001417 << RegShiftedImm.SrcReg
1418 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1419 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001420 << ">";
1421 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001422 case RotateImmediate:
1423 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1424 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001425 case BitfieldDescriptor:
1426 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1427 << ", width: " << Bitfield.Width << ">";
1428 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001429 case RegisterList:
1430 case DPRRegisterList:
1431 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001432 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001433
Bill Wendling5fa22a12010-11-09 23:28:44 +00001434 const SmallVectorImpl<unsigned> &RegList = getRegList();
1435 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001436 I = RegList.begin(), E = RegList.end(); I != E; ) {
1437 OS << *I;
1438 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001439 }
1440
1441 OS << ">";
1442 break;
1443 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001444 case Token:
1445 OS << "'" << getToken() << "'";
1446 break;
1447 }
1448}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001449
1450/// @name Auto-generated Match Functions
1451/// {
1452
1453static unsigned MatchRegisterName(StringRef Name);
1454
1455/// }
1456
Bob Wilson69df7232011-02-03 21:46:10 +00001457bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1458 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001459 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001460
1461 return (RegNo == (unsigned)-1);
1462}
1463
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001464/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001465/// and if it is a register name the token is eaten and the register number is
1466/// returned. Otherwise return -1.
1467///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001468int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001469 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001470 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001471
Chris Lattnere5658fa2010-10-30 04:09:10 +00001472 // FIXME: Validate register for the current architecture; we have to do
1473 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001474 std::string upperCase = Tok.getString().str();
1475 std::string lowerCase = LowercaseString(upperCase);
1476 unsigned RegNum = MatchRegisterName(lowerCase);
1477 if (!RegNum) {
1478 RegNum = StringSwitch<unsigned>(lowerCase)
1479 .Case("r13", ARM::SP)
1480 .Case("r14", ARM::LR)
1481 .Case("r15", ARM::PC)
1482 .Case("ip", ARM::R12)
1483 .Default(0);
1484 }
1485 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001486
Chris Lattnere5658fa2010-10-30 04:09:10 +00001487 Parser.Lex(); // Eat identifier token.
1488 return RegNum;
1489}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001490
Jim Grosbach19906722011-07-13 18:49:30 +00001491// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1492// If a recoverable error occurs, return 1. If an irrecoverable error
1493// occurs, return -1. An irrecoverable error is one where tokens have been
1494// consumed in the process of trying to parse the shifter (i.e., when it is
1495// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001496int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001497 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1498 SMLoc S = Parser.getTok().getLoc();
1499 const AsmToken &Tok = Parser.getTok();
1500 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1501
1502 std::string upperCase = Tok.getString().str();
1503 std::string lowerCase = LowercaseString(upperCase);
1504 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1505 .Case("lsl", ARM_AM::lsl)
1506 .Case("lsr", ARM_AM::lsr)
1507 .Case("asr", ARM_AM::asr)
1508 .Case("ror", ARM_AM::ror)
1509 .Case("rrx", ARM_AM::rrx)
1510 .Default(ARM_AM::no_shift);
1511
1512 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001513 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001514
Jim Grosbache8606dc2011-07-13 17:50:29 +00001515 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001516
Jim Grosbache8606dc2011-07-13 17:50:29 +00001517 // The source register for the shift has already been added to the
1518 // operand list, so we need to pop it off and combine it into the shifted
1519 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001520 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001521 if (!PrevOp->isReg())
1522 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1523 int SrcReg = PrevOp->getReg();
1524 int64_t Imm = 0;
1525 int ShiftReg = 0;
1526 if (ShiftTy == ARM_AM::rrx) {
1527 // RRX Doesn't have an explicit shift amount. The encoder expects
1528 // the shift register to be the same as the source register. Seems odd,
1529 // but OK.
1530 ShiftReg = SrcReg;
1531 } else {
1532 // Figure out if this is shifted by a constant or a register (for non-RRX).
1533 if (Parser.getTok().is(AsmToken::Hash)) {
1534 Parser.Lex(); // Eat hash.
1535 SMLoc ImmLoc = Parser.getTok().getLoc();
1536 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001537 if (getParser().ParseExpression(ShiftExpr)) {
1538 Error(ImmLoc, "invalid immediate shift value");
1539 return -1;
1540 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001541 // The expression must be evaluatable as an immediate.
1542 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001543 if (!CE) {
1544 Error(ImmLoc, "invalid immediate shift value");
1545 return -1;
1546 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001547 // Range check the immediate.
1548 // lsl, ror: 0 <= imm <= 31
1549 // lsr, asr: 0 <= imm <= 32
1550 Imm = CE->getValue();
1551 if (Imm < 0 ||
1552 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1553 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001554 Error(ImmLoc, "immediate shift value out of range");
1555 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001556 }
1557 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001558 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001559 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001560 if (ShiftReg == -1) {
1561 Error (L, "expected immediate or register in shift operand");
1562 return -1;
1563 }
1564 } else {
1565 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001566 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001567 return -1;
1568 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001569 }
1570
Owen Anderson92a20222011-07-21 18:54:16 +00001571 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1572 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001573 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001574 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001575 else
1576 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1577 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001578
Jim Grosbach19906722011-07-13 18:49:30 +00001579 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001580}
1581
1582
Bill Wendling50d0f582010-11-18 23:43:05 +00001583/// Try to parse a register name. The token must be an Identifier when called.
1584/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1585/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001586///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001587/// TODO this is likely to change to allow different register types and or to
1588/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001589bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001590tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001591 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001592 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001593 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001594 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001595
Bill Wendling50d0f582010-11-18 23:43:05 +00001596 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001597
Chris Lattnere5658fa2010-10-30 04:09:10 +00001598 const AsmToken &ExclaimTok = Parser.getTok();
1599 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001600 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1601 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001602 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001603 }
1604
Bill Wendling50d0f582010-11-18 23:43:05 +00001605 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001606}
1607
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001608/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1609/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1610/// "c5", ...
1611static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001612 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1613 // but efficient.
1614 switch (Name.size()) {
1615 default: break;
1616 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001617 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001618 return -1;
1619 switch (Name[1]) {
1620 default: return -1;
1621 case '0': return 0;
1622 case '1': return 1;
1623 case '2': return 2;
1624 case '3': return 3;
1625 case '4': return 4;
1626 case '5': return 5;
1627 case '6': return 6;
1628 case '7': return 7;
1629 case '8': return 8;
1630 case '9': return 9;
1631 }
1632 break;
1633 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001634 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001635 return -1;
1636 switch (Name[2]) {
1637 default: return -1;
1638 case '0': return 10;
1639 case '1': return 11;
1640 case '2': return 12;
1641 case '3': return 13;
1642 case '4': return 14;
1643 case '5': return 15;
1644 }
1645 break;
1646 }
1647
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001648 return -1;
1649}
1650
Jim Grosbach89df9962011-08-26 21:43:41 +00001651/// parseITCondCode - Try to parse a condition code for an IT instruction.
1652ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1653parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1654 SMLoc S = Parser.getTok().getLoc();
1655 const AsmToken &Tok = Parser.getTok();
1656 if (!Tok.is(AsmToken::Identifier))
1657 return MatchOperand_NoMatch;
1658 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1659 .Case("eq", ARMCC::EQ)
1660 .Case("ne", ARMCC::NE)
1661 .Case("hs", ARMCC::HS)
1662 .Case("cs", ARMCC::HS)
1663 .Case("lo", ARMCC::LO)
1664 .Case("cc", ARMCC::LO)
1665 .Case("mi", ARMCC::MI)
1666 .Case("pl", ARMCC::PL)
1667 .Case("vs", ARMCC::VS)
1668 .Case("vc", ARMCC::VC)
1669 .Case("hi", ARMCC::HI)
1670 .Case("ls", ARMCC::LS)
1671 .Case("ge", ARMCC::GE)
1672 .Case("lt", ARMCC::LT)
1673 .Case("gt", ARMCC::GT)
1674 .Case("le", ARMCC::LE)
1675 .Case("al", ARMCC::AL)
1676 .Default(~0U);
1677 if (CC == ~0U)
1678 return MatchOperand_NoMatch;
1679 Parser.Lex(); // Eat the token.
1680
1681 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1682
1683 return MatchOperand_Success;
1684}
1685
Jim Grosbach43904292011-07-25 20:14:50 +00001686/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001687/// token must be an Identifier when called, and if it is a coprocessor
1688/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001689ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001690parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001691 SMLoc S = Parser.getTok().getLoc();
1692 const AsmToken &Tok = Parser.getTok();
1693 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1694
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001695 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001696 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001697 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001698
1699 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001700 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001701 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001702}
1703
Jim Grosbach43904292011-07-25 20:14:50 +00001704/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001705/// token must be an Identifier when called, and if it is a coprocessor
1706/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001707ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001708parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001709 SMLoc S = Parser.getTok().getLoc();
1710 const AsmToken &Tok = Parser.getTok();
1711 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1712
1713 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1714 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001715 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001716
1717 Parser.Lex(); // Eat identifier token.
1718 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001719 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001720}
1721
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001722/// Parse a register list, return it if successful else return null. The first
1723/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001724bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001725parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001726 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001727 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001728 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001729
Bill Wendling7729e062010-11-09 22:44:22 +00001730 // Read the rest of the registers in the list.
1731 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001732 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001733
Bill Wendling7729e062010-11-09 22:44:22 +00001734 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001735 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001736 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001737
Sean Callanan18b83232010-01-19 21:44:56 +00001738 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001739 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001740 if (RegTok.isNot(AsmToken::Identifier)) {
1741 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001742 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001743 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001744
Jim Grosbach1355cf12011-07-26 17:10:22 +00001745 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001746 if (RegNum == -1) {
1747 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001748 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001749 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001750
Bill Wendlinge7176102010-11-06 22:36:58 +00001751 if (IsRange) {
1752 int Reg = PrevRegNum;
1753 do {
1754 ++Reg;
1755 Registers.push_back(std::make_pair(Reg, RegLoc));
1756 } while (Reg != RegNum);
1757 } else {
1758 Registers.push_back(std::make_pair(RegNum, RegLoc));
1759 }
1760
1761 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001762 } while (Parser.getTok().is(AsmToken::Comma) ||
1763 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001764
1765 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001766 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001767 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1768 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001769 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001770 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001771
Bill Wendlinge7176102010-11-06 22:36:58 +00001772 SMLoc E = RCurlyTok.getLoc();
1773 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001774
Bill Wendlinge7176102010-11-06 22:36:58 +00001775 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001776 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001777 unsigned HighRegNum = 0;
1778 BitVector RegMap(32);
1779 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1780 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001781 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001782
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001783 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001784 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001785 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001786 }
1787
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001788 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001789 Warning(RegInfo.second,
1790 "register not in ascending order in register list");
1791
Jim Grosbach11e03e72011-08-22 18:50:36 +00001792 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001793 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001794 }
1795
Bill Wendling50d0f582010-11-18 23:43:05 +00001796 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1797 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001798}
1799
Jim Grosbach43904292011-07-25 20:14:50 +00001800/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001801ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001802parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001803 SMLoc S = Parser.getTok().getLoc();
1804 const AsmToken &Tok = Parser.getTok();
1805 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1806 StringRef OptStr = Tok.getString();
1807
1808 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1809 .Case("sy", ARM_MB::SY)
1810 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001811 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001812 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001813 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001814 .Case("ishst", ARM_MB::ISHST)
1815 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001816 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001817 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001818 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001819 .Case("osh", ARM_MB::OSH)
1820 .Case("oshst", ARM_MB::OSHST)
1821 .Default(~0U);
1822
1823 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001824 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001825
1826 Parser.Lex(); // Eat identifier token.
1827 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001828 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001829}
1830
Jim Grosbach43904292011-07-25 20:14:50 +00001831/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001832ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001833parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001834 SMLoc S = Parser.getTok().getLoc();
1835 const AsmToken &Tok = Parser.getTok();
1836 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1837 StringRef IFlagsStr = Tok.getString();
1838
1839 unsigned IFlags = 0;
1840 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1841 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1842 .Case("a", ARM_PROC::A)
1843 .Case("i", ARM_PROC::I)
1844 .Case("f", ARM_PROC::F)
1845 .Default(~0U);
1846
1847 // If some specific iflag is already set, it means that some letter is
1848 // present more than once, this is not acceptable.
1849 if (Flag == ~0U || (IFlags & Flag))
1850 return MatchOperand_NoMatch;
1851
1852 IFlags |= Flag;
1853 }
1854
1855 Parser.Lex(); // Eat identifier token.
1856 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1857 return MatchOperand_Success;
1858}
1859
Jim Grosbach43904292011-07-25 20:14:50 +00001860/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001861ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001862parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001863 SMLoc S = Parser.getTok().getLoc();
1864 const AsmToken &Tok = Parser.getTok();
1865 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1866 StringRef Mask = Tok.getString();
1867
1868 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1869 size_t Start = 0, Next = Mask.find('_');
1870 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001871 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001872 if (Next != StringRef::npos)
1873 Flags = Mask.slice(Next+1, Mask.size());
1874
1875 // FlagsVal contains the complete mask:
1876 // 3-0: Mask
1877 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1878 unsigned FlagsVal = 0;
1879
1880 if (SpecReg == "apsr") {
1881 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001882 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001883 .Case("g", 0x4) // same as CPSR_s
1884 .Case("nzcvqg", 0xc) // same as CPSR_fs
1885 .Default(~0U);
1886
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001887 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001888 if (!Flags.empty())
1889 return MatchOperand_NoMatch;
1890 else
1891 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001892 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001893 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001894 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1895 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001896 for (int i = 0, e = Flags.size(); i != e; ++i) {
1897 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1898 .Case("c", 1)
1899 .Case("x", 2)
1900 .Case("s", 4)
1901 .Case("f", 8)
1902 .Default(~0U);
1903
1904 // If some specific flag is already set, it means that some letter is
1905 // present more than once, this is not acceptable.
1906 if (FlagsVal == ~0U || (FlagsVal & Flag))
1907 return MatchOperand_NoMatch;
1908 FlagsVal |= Flag;
1909 }
1910 } else // No match for special register.
1911 return MatchOperand_NoMatch;
1912
1913 // Special register without flags are equivalent to "fc" flags.
1914 if (!FlagsVal)
1915 FlagsVal = 0x9;
1916
1917 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1918 if (SpecReg == "spsr")
1919 FlagsVal |= 16;
1920
1921 Parser.Lex(); // Eat identifier token.
1922 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1923 return MatchOperand_Success;
1924}
1925
Jim Grosbachf6c05252011-07-21 17:23:04 +00001926ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1927parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1928 int Low, int High) {
1929 const AsmToken &Tok = Parser.getTok();
1930 if (Tok.isNot(AsmToken::Identifier)) {
1931 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1932 return MatchOperand_ParseFail;
1933 }
1934 StringRef ShiftName = Tok.getString();
1935 std::string LowerOp = LowercaseString(Op);
1936 std::string UpperOp = UppercaseString(Op);
1937 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1938 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1939 return MatchOperand_ParseFail;
1940 }
1941 Parser.Lex(); // Eat shift type token.
1942
1943 // There must be a '#' and a shift amount.
1944 if (Parser.getTok().isNot(AsmToken::Hash)) {
1945 Error(Parser.getTok().getLoc(), "'#' expected");
1946 return MatchOperand_ParseFail;
1947 }
1948 Parser.Lex(); // Eat hash token.
1949
1950 const MCExpr *ShiftAmount;
1951 SMLoc Loc = Parser.getTok().getLoc();
1952 if (getParser().ParseExpression(ShiftAmount)) {
1953 Error(Loc, "illegal expression");
1954 return MatchOperand_ParseFail;
1955 }
1956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1957 if (!CE) {
1958 Error(Loc, "constant expression expected");
1959 return MatchOperand_ParseFail;
1960 }
1961 int Val = CE->getValue();
1962 if (Val < Low || Val > High) {
1963 Error(Loc, "immediate value out of range");
1964 return MatchOperand_ParseFail;
1965 }
1966
1967 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1968
1969 return MatchOperand_Success;
1970}
1971
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001972ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1973parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1974 const AsmToken &Tok = Parser.getTok();
1975 SMLoc S = Tok.getLoc();
1976 if (Tok.isNot(AsmToken::Identifier)) {
1977 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1978 return MatchOperand_ParseFail;
1979 }
1980 int Val = StringSwitch<int>(Tok.getString())
1981 .Case("be", 1)
1982 .Case("le", 0)
1983 .Default(-1);
1984 Parser.Lex(); // Eat the token.
1985
1986 if (Val == -1) {
1987 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1988 return MatchOperand_ParseFail;
1989 }
1990 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1991 getContext()),
1992 S, Parser.getTok().getLoc()));
1993 return MatchOperand_Success;
1994}
1995
Jim Grosbach580f4a92011-07-25 22:20:28 +00001996/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1997/// instructions. Legal values are:
1998/// lsl #n 'n' in [0,31]
1999/// asr #n 'n' in [1,32]
2000/// n == 32 encoded as n == 0.
2001ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2002parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2003 const AsmToken &Tok = Parser.getTok();
2004 SMLoc S = Tok.getLoc();
2005 if (Tok.isNot(AsmToken::Identifier)) {
2006 Error(S, "shift operator 'asr' or 'lsl' expected");
2007 return MatchOperand_ParseFail;
2008 }
2009 StringRef ShiftName = Tok.getString();
2010 bool isASR;
2011 if (ShiftName == "lsl" || ShiftName == "LSL")
2012 isASR = false;
2013 else if (ShiftName == "asr" || ShiftName == "ASR")
2014 isASR = true;
2015 else {
2016 Error(S, "shift operator 'asr' or 'lsl' expected");
2017 return MatchOperand_ParseFail;
2018 }
2019 Parser.Lex(); // Eat the operator.
2020
2021 // A '#' and a shift amount.
2022 if (Parser.getTok().isNot(AsmToken::Hash)) {
2023 Error(Parser.getTok().getLoc(), "'#' expected");
2024 return MatchOperand_ParseFail;
2025 }
2026 Parser.Lex(); // Eat hash token.
2027
2028 const MCExpr *ShiftAmount;
2029 SMLoc E = Parser.getTok().getLoc();
2030 if (getParser().ParseExpression(ShiftAmount)) {
2031 Error(E, "malformed shift expression");
2032 return MatchOperand_ParseFail;
2033 }
2034 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2035 if (!CE) {
2036 Error(E, "shift amount must be an immediate");
2037 return MatchOperand_ParseFail;
2038 }
2039
2040 int64_t Val = CE->getValue();
2041 if (isASR) {
2042 // Shift amount must be in [1,32]
2043 if (Val < 1 || Val > 32) {
2044 Error(E, "'asr' shift amount must be in range [1,32]");
2045 return MatchOperand_ParseFail;
2046 }
2047 // asr #32 encoded as asr #0.
2048 if (Val == 32) Val = 0;
2049 } else {
2050 // Shift amount must be in [1,32]
2051 if (Val < 0 || Val > 31) {
2052 Error(E, "'lsr' shift amount must be in range [0,31]");
2053 return MatchOperand_ParseFail;
2054 }
2055 }
2056
2057 E = Parser.getTok().getLoc();
2058 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2059
2060 return MatchOperand_Success;
2061}
2062
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002063/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2064/// of instructions. Legal values are:
2065/// ror #n 'n' in {0, 8, 16, 24}
2066ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2067parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2068 const AsmToken &Tok = Parser.getTok();
2069 SMLoc S = Tok.getLoc();
2070 if (Tok.isNot(AsmToken::Identifier)) {
2071 Error(S, "rotate operator 'ror' expected");
2072 return MatchOperand_ParseFail;
2073 }
2074 StringRef ShiftName = Tok.getString();
2075 if (ShiftName != "ror" && ShiftName != "ROR") {
2076 Error(S, "rotate operator 'ror' expected");
2077 return MatchOperand_ParseFail;
2078 }
2079 Parser.Lex(); // Eat the operator.
2080
2081 // A '#' and a rotate amount.
2082 if (Parser.getTok().isNot(AsmToken::Hash)) {
2083 Error(Parser.getTok().getLoc(), "'#' expected");
2084 return MatchOperand_ParseFail;
2085 }
2086 Parser.Lex(); // Eat hash token.
2087
2088 const MCExpr *ShiftAmount;
2089 SMLoc E = Parser.getTok().getLoc();
2090 if (getParser().ParseExpression(ShiftAmount)) {
2091 Error(E, "malformed rotate expression");
2092 return MatchOperand_ParseFail;
2093 }
2094 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2095 if (!CE) {
2096 Error(E, "rotate amount must be an immediate");
2097 return MatchOperand_ParseFail;
2098 }
2099
2100 int64_t Val = CE->getValue();
2101 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2102 // normally, zero is represented in asm by omitting the rotate operand
2103 // entirely.
2104 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2105 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2106 return MatchOperand_ParseFail;
2107 }
2108
2109 E = Parser.getTok().getLoc();
2110 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2111
2112 return MatchOperand_Success;
2113}
2114
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002115ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2116parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2117 SMLoc S = Parser.getTok().getLoc();
2118 // The bitfield descriptor is really two operands, the LSB and the width.
2119 if (Parser.getTok().isNot(AsmToken::Hash)) {
2120 Error(Parser.getTok().getLoc(), "'#' expected");
2121 return MatchOperand_ParseFail;
2122 }
2123 Parser.Lex(); // Eat hash token.
2124
2125 const MCExpr *LSBExpr;
2126 SMLoc E = Parser.getTok().getLoc();
2127 if (getParser().ParseExpression(LSBExpr)) {
2128 Error(E, "malformed immediate expression");
2129 return MatchOperand_ParseFail;
2130 }
2131 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2132 if (!CE) {
2133 Error(E, "'lsb' operand must be an immediate");
2134 return MatchOperand_ParseFail;
2135 }
2136
2137 int64_t LSB = CE->getValue();
2138 // The LSB must be in the range [0,31]
2139 if (LSB < 0 || LSB > 31) {
2140 Error(E, "'lsb' operand must be in the range [0,31]");
2141 return MatchOperand_ParseFail;
2142 }
2143 E = Parser.getTok().getLoc();
2144
2145 // Expect another immediate operand.
2146 if (Parser.getTok().isNot(AsmToken::Comma)) {
2147 Error(Parser.getTok().getLoc(), "too few operands");
2148 return MatchOperand_ParseFail;
2149 }
2150 Parser.Lex(); // Eat hash token.
2151 if (Parser.getTok().isNot(AsmToken::Hash)) {
2152 Error(Parser.getTok().getLoc(), "'#' expected");
2153 return MatchOperand_ParseFail;
2154 }
2155 Parser.Lex(); // Eat hash token.
2156
2157 const MCExpr *WidthExpr;
2158 if (getParser().ParseExpression(WidthExpr)) {
2159 Error(E, "malformed immediate expression");
2160 return MatchOperand_ParseFail;
2161 }
2162 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2163 if (!CE) {
2164 Error(E, "'width' operand must be an immediate");
2165 return MatchOperand_ParseFail;
2166 }
2167
2168 int64_t Width = CE->getValue();
2169 // The LSB must be in the range [1,32-lsb]
2170 if (Width < 1 || Width > 32 - LSB) {
2171 Error(E, "'width' operand must be in the range [1,32-lsb]");
2172 return MatchOperand_ParseFail;
2173 }
2174 E = Parser.getTok().getLoc();
2175
2176 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2177
2178 return MatchOperand_Success;
2179}
2180
Jim Grosbach7ce05792011-08-03 23:50:40 +00002181ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2182parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2183 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002184 // postidx_reg := '+' register {, shift}
2185 // | '-' register {, shift}
2186 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002187
2188 // This method must return MatchOperand_NoMatch without consuming any tokens
2189 // in the case where there is no match, as other alternatives take other
2190 // parse methods.
2191 AsmToken Tok = Parser.getTok();
2192 SMLoc S = Tok.getLoc();
2193 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002194 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002195 int Reg = -1;
2196 if (Tok.is(AsmToken::Plus)) {
2197 Parser.Lex(); // Eat the '+' token.
2198 haveEaten = true;
2199 } else if (Tok.is(AsmToken::Minus)) {
2200 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002201 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002202 haveEaten = true;
2203 }
2204 if (Parser.getTok().is(AsmToken::Identifier))
2205 Reg = tryParseRegister();
2206 if (Reg == -1) {
2207 if (!haveEaten)
2208 return MatchOperand_NoMatch;
2209 Error(Parser.getTok().getLoc(), "register expected");
2210 return MatchOperand_ParseFail;
2211 }
2212 SMLoc E = Parser.getTok().getLoc();
2213
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002214 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2215 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002216 if (Parser.getTok().is(AsmToken::Comma)) {
2217 Parser.Lex(); // Eat the ','.
2218 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2219 return MatchOperand_ParseFail;
2220 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002221
2222 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2223 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002224
2225 return MatchOperand_Success;
2226}
2227
Jim Grosbach251bf252011-08-10 21:56:18 +00002228ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2229parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2230 // Check for a post-index addressing register operand. Specifically:
2231 // am3offset := '+' register
2232 // | '-' register
2233 // | register
2234 // | # imm
2235 // | # + imm
2236 // | # - imm
2237
2238 // This method must return MatchOperand_NoMatch without consuming any tokens
2239 // in the case where there is no match, as other alternatives take other
2240 // parse methods.
2241 AsmToken Tok = Parser.getTok();
2242 SMLoc S = Tok.getLoc();
2243
2244 // Do immediates first, as we always parse those if we have a '#'.
2245 if (Parser.getTok().is(AsmToken::Hash)) {
2246 Parser.Lex(); // Eat the '#'.
2247 // Explicitly look for a '-', as we need to encode negative zero
2248 // differently.
2249 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2250 const MCExpr *Offset;
2251 if (getParser().ParseExpression(Offset))
2252 return MatchOperand_ParseFail;
2253 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2254 if (!CE) {
2255 Error(S, "constant expression expected");
2256 return MatchOperand_ParseFail;
2257 }
2258 SMLoc E = Tok.getLoc();
2259 // Negative zero is encoded as the flag value INT32_MIN.
2260 int32_t Val = CE->getValue();
2261 if (isNegative && Val == 0)
2262 Val = INT32_MIN;
2263
2264 Operands.push_back(
2265 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2266
2267 return MatchOperand_Success;
2268 }
2269
2270
2271 bool haveEaten = false;
2272 bool isAdd = true;
2273 int Reg = -1;
2274 if (Tok.is(AsmToken::Plus)) {
2275 Parser.Lex(); // Eat the '+' token.
2276 haveEaten = true;
2277 } else if (Tok.is(AsmToken::Minus)) {
2278 Parser.Lex(); // Eat the '-' token.
2279 isAdd = false;
2280 haveEaten = true;
2281 }
2282 if (Parser.getTok().is(AsmToken::Identifier))
2283 Reg = tryParseRegister();
2284 if (Reg == -1) {
2285 if (!haveEaten)
2286 return MatchOperand_NoMatch;
2287 Error(Parser.getTok().getLoc(), "register expected");
2288 return MatchOperand_ParseFail;
2289 }
2290 SMLoc E = Parser.getTok().getLoc();
2291
2292 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2293 0, S, E));
2294
2295 return MatchOperand_Success;
2296}
2297
Jim Grosbach1355cf12011-07-26 17:10:22 +00002298/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002299/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2300/// when they refer multiple MIOperands inside a single one.
2301bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002302cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002303 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2304 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2305
2306 // Create a writeback register dummy placeholder.
2307 Inst.addOperand(MCOperand::CreateImm(0));
2308
Jim Grosbach7ce05792011-08-03 23:50:40 +00002309 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002310 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2311 return true;
2312}
2313
Owen Anderson9ab0f252011-08-26 20:43:14 +00002314/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2315/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2316/// when they refer multiple MIOperands inside a single one.
2317bool ARMAsmParser::
2318cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2319 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2320 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2321
2322 // Create a writeback register dummy placeholder.
2323 Inst.addOperand(MCOperand::CreateImm(0));
2324
2325 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2326 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2327 return true;
2328}
2329
2330
Jim Grosbach548340c2011-08-11 19:22:40 +00002331/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2332/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2333/// when they refer multiple MIOperands inside a single one.
2334bool ARMAsmParser::
2335cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2336 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2337 // Create a writeback register dummy placeholder.
2338 Inst.addOperand(MCOperand::CreateImm(0));
2339 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2340 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2341 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2342 return true;
2343}
2344
Jim Grosbach1355cf12011-07-26 17:10:22 +00002345/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002346/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2347/// when they refer multiple MIOperands inside a single one.
2348bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002349cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002350 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2351 // Create a writeback register dummy placeholder.
2352 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002353 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2354 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2355 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002356 return true;
2357}
2358
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002359/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2360/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2361/// when they refer multiple MIOperands inside a single one.
2362bool ARMAsmParser::
2363cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2364 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2365 // Create a writeback register dummy placeholder.
2366 Inst.addOperand(MCOperand::CreateImm(0));
2367 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2368 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2369 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2370 return true;
2371}
2372
Jim Grosbach7ce05792011-08-03 23:50:40 +00002373/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2374/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2375/// when they refer multiple MIOperands inside a single one.
2376bool ARMAsmParser::
2377cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2378 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2379 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002380 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002381 // Create a writeback register dummy placeholder.
2382 Inst.addOperand(MCOperand::CreateImm(0));
2383 // addr
2384 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2385 // offset
2386 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2387 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002388 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2389 return true;
2390}
2391
Jim Grosbach7ce05792011-08-03 23:50:40 +00002392/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002393/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2394/// when they refer multiple MIOperands inside a single one.
2395bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002396cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2397 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2398 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002399 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002400 // Create a writeback register dummy placeholder.
2401 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002402 // addr
2403 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2404 // offset
2405 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2406 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002407 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2408 return true;
2409}
2410
Jim Grosbach7ce05792011-08-03 23:50:40 +00002411/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002412/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2413/// when they refer multiple MIOperands inside a single one.
2414bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002415cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2416 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002417 // Create a writeback register dummy placeholder.
2418 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002419 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002420 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002421 // addr
2422 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2423 // offset
2424 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2425 // pred
2426 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2427 return true;
2428}
2429
2430/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2431/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2432/// when they refer multiple MIOperands inside a single one.
2433bool ARMAsmParser::
2434cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2435 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2436 // Create a writeback register dummy placeholder.
2437 Inst.addOperand(MCOperand::CreateImm(0));
2438 // Rt
2439 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2440 // addr
2441 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2442 // offset
2443 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2444 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002445 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2446 return true;
2447}
2448
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002449/// cvtLdrdPre - Convert parsed operands to MCInst.
2450/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2451/// when they refer multiple MIOperands inside a single one.
2452bool ARMAsmParser::
2453cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2454 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2455 // Rt, Rt2
2456 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2457 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2458 // Create a writeback register dummy placeholder.
2459 Inst.addOperand(MCOperand::CreateImm(0));
2460 // addr
2461 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2462 // pred
2463 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2464 return true;
2465}
2466
Jim Grosbach14605d12011-08-11 20:28:23 +00002467/// cvtStrdPre - Convert parsed operands to MCInst.
2468/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2469/// when they refer multiple MIOperands inside a single one.
2470bool ARMAsmParser::
2471cvtStrdPre(MCInst &Inst, unsigned Opcode,
2472 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2473 // Create a writeback register dummy placeholder.
2474 Inst.addOperand(MCOperand::CreateImm(0));
2475 // Rt, Rt2
2476 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2477 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2478 // addr
2479 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2480 // pred
2481 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2482 return true;
2483}
2484
Jim Grosbach623a4542011-08-10 22:42:16 +00002485/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2486/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2487/// when they refer multiple MIOperands inside a single one.
2488bool ARMAsmParser::
2489cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2490 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2491 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2492 // Create a writeback register dummy placeholder.
2493 Inst.addOperand(MCOperand::CreateImm(0));
2494 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2495 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2496 return true;
2497}
2498
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002499/// cvtThumbMultiple- Convert parsed operands to MCInst.
2500/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2501/// when they refer multiple MIOperands inside a single one.
2502bool ARMAsmParser::
2503cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2504 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2505 // The second source operand must be the same register as the destination
2506 // operand.
2507 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002508 (((ARMOperand*)Operands[3])->getReg() !=
2509 ((ARMOperand*)Operands[5])->getReg()) &&
2510 (((ARMOperand*)Operands[3])->getReg() !=
2511 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002512 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002513 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002514 return false;
2515 }
2516 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2517 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2518 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002519 // If we have a three-operand form, use that, else the second source operand
2520 // is just the destination operand again.
2521 if (Operands.size() == 6)
2522 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2523 else
2524 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002525 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2526
2527 return true;
2528}
Jim Grosbach623a4542011-08-10 22:42:16 +00002529
Bill Wendlinge7176102010-11-06 22:36:58 +00002530/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002531/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002532bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002533parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002534 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002535 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002536 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002537 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002538 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002539
Sean Callanan18b83232010-01-19 21:44:56 +00002540 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002541 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002542 if (BaseRegNum == -1)
2543 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002544
Daniel Dunbar05710932011-01-18 05:34:17 +00002545 // The next token must either be a comma or a closing bracket.
2546 const AsmToken &Tok = Parser.getTok();
2547 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002548 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002549
Jim Grosbach7ce05792011-08-03 23:50:40 +00002550 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002551 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002552 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002553
Jim Grosbach7ce05792011-08-03 23:50:40 +00002554 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2555 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002556
Jim Grosbach7ce05792011-08-03 23:50:40 +00002557 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002558 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002559
Jim Grosbach7ce05792011-08-03 23:50:40 +00002560 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2561 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002562
Jim Grosbach7ce05792011-08-03 23:50:40 +00002563 // If we have a '#' it's an immediate offset, else assume it's a register
2564 // offset.
2565 if (Parser.getTok().is(AsmToken::Hash)) {
2566 Parser.Lex(); // Eat the '#'.
2567 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002568
Owen Anderson0da10cf2011-08-29 19:36:44 +00002569 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002570 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002571 if (getParser().ParseExpression(Offset))
2572 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002573
2574 // The expression has to be a constant. Memory references with relocations
2575 // don't come through here, as they use the <label> forms of the relevant
2576 // instructions.
2577 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2578 if (!CE)
2579 return Error (E, "constant expression expected");
2580
Owen Anderson0da10cf2011-08-29 19:36:44 +00002581 // If the constant was #-0, represent it as INT32_MIN.
2582 int32_t Val = CE->getValue();
2583 if (isNegative && Val == 0)
2584 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2585
Jim Grosbach7ce05792011-08-03 23:50:40 +00002586 // Now we should have the closing ']'
2587 E = Parser.getTok().getLoc();
2588 if (Parser.getTok().isNot(AsmToken::RBrac))
2589 return Error(E, "']' expected");
2590 Parser.Lex(); // Eat right bracket token.
2591
2592 // Don't worry about range checking the value here. That's handled by
2593 // the is*() predicates.
2594 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2595 ARM_AM::no_shift, 0, false, S,E));
2596
2597 // If there's a pre-indexing writeback marker, '!', just add it as a token
2598 // operand.
2599 if (Parser.getTok().is(AsmToken::Exclaim)) {
2600 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2601 Parser.Lex(); // Eat the '!'.
2602 }
2603
2604 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002605 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002606
2607 // The register offset is optionally preceded by a '+' or '-'
2608 bool isNegative = false;
2609 if (Parser.getTok().is(AsmToken::Minus)) {
2610 isNegative = true;
2611 Parser.Lex(); // Eat the '-'.
2612 } else if (Parser.getTok().is(AsmToken::Plus)) {
2613 // Nothing to do.
2614 Parser.Lex(); // Eat the '+'.
2615 }
2616
2617 E = Parser.getTok().getLoc();
2618 int OffsetRegNum = tryParseRegister();
2619 if (OffsetRegNum == -1)
2620 return Error(E, "register expected");
2621
2622 // If there's a shift operator, handle it.
2623 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002624 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002625 if (Parser.getTok().is(AsmToken::Comma)) {
2626 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002627 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002628 return true;
2629 }
2630
2631 // Now we should have the closing ']'
2632 E = Parser.getTok().getLoc();
2633 if (Parser.getTok().isNot(AsmToken::RBrac))
2634 return Error(E, "']' expected");
2635 Parser.Lex(); // Eat right bracket token.
2636
2637 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002638 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002639 S, E));
2640
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002641 // If there's a pre-indexing writeback marker, '!', just add it as a token
2642 // operand.
2643 if (Parser.getTok().is(AsmToken::Exclaim)) {
2644 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2645 Parser.Lex(); // Eat the '!'.
2646 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002647
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002648 return false;
2649}
2650
Jim Grosbach7ce05792011-08-03 23:50:40 +00002651/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002652/// ( lsl | lsr | asr | ror ) , # shift_amount
2653/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002654/// return true if it parses a shift otherwise it returns false.
2655bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2656 unsigned &Amount) {
2657 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002658 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002659 if (Tok.isNot(AsmToken::Identifier))
2660 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002661 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002662 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002663 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002664 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002665 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002666 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002667 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002668 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002669 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002670 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002671 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002672 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002673 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002674 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002675
Jim Grosbach7ce05792011-08-03 23:50:40 +00002676 // rrx stands alone.
2677 Amount = 0;
2678 if (St != ARM_AM::rrx) {
2679 Loc = Parser.getTok().getLoc();
2680 // A '#' and a shift amount.
2681 const AsmToken &HashTok = Parser.getTok();
2682 if (HashTok.isNot(AsmToken::Hash))
2683 return Error(HashTok.getLoc(), "'#' expected");
2684 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002685
Jim Grosbach7ce05792011-08-03 23:50:40 +00002686 const MCExpr *Expr;
2687 if (getParser().ParseExpression(Expr))
2688 return true;
2689 // Range check the immediate.
2690 // lsl, ror: 0 <= imm <= 31
2691 // lsr, asr: 0 <= imm <= 32
2692 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2693 if (!CE)
2694 return Error(Loc, "shift amount must be an immediate");
2695 int64_t Imm = CE->getValue();
2696 if (Imm < 0 ||
2697 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2698 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2699 return Error(Loc, "immediate shift value out of range");
2700 Amount = Imm;
2701 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002702
2703 return false;
2704}
2705
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002706/// Parse a arm instruction operand. For now this parses the operand regardless
2707/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002708bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002709 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002710 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002711
2712 // Check if the current operand has a custom associated parser, if so, try to
2713 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002714 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2715 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002716 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002717 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2718 // there was a match, but an error occurred, in which case, just return that
2719 // the operand parsing failed.
2720 if (ResTy == MatchOperand_ParseFail)
2721 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002722
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002723 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002724 default:
2725 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002726 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002727 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002728 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002729 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002730 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002731 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002732 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002733 else if (Res == -1) // irrecoverable error
2734 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002735
2736 // Fall though for the Identifier case that is not a register or a
2737 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002738 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002739 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2740 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002741 // This was not a register so parse other operands that start with an
2742 // identifier (like labels) as expressions and create them as immediates.
2743 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002744 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002745 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002746 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002747 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002748 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2749 return false;
2750 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002751 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002752 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002753 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002754 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002755 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002756 // #42 -> immediate.
2757 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002758 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002759 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002760 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002761 const MCExpr *ImmVal;
2762 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002763 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2765 if (!CE) {
2766 Error(S, "constant expression expected");
2767 return MatchOperand_ParseFail;
2768 }
2769 int32_t Val = CE->getValue();
2770 if (isNegative && Val == 0)
2771 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002772 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002773 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2774 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002775 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002776 case AsmToken::Colon: {
2777 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002778 // FIXME: Check it's an expression prefix,
2779 // e.g. (FOO - :lower16:BAR) isn't legal.
2780 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002781 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002782 return true;
2783
Evan Cheng75972122011-01-13 07:58:56 +00002784 const MCExpr *SubExprVal;
2785 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002786 return true;
2787
Evan Cheng75972122011-01-13 07:58:56 +00002788 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2789 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002790 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002791 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002792 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002793 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002794 }
2795}
2796
Jim Grosbach1355cf12011-07-26 17:10:22 +00002797// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002798// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002799bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002800 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002801
2802 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002803 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002804 Parser.Lex(); // Eat ':'
2805
2806 if (getLexer().isNot(AsmToken::Identifier)) {
2807 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2808 return true;
2809 }
2810
2811 StringRef IDVal = Parser.getTok().getIdentifier();
2812 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002813 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002814 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002815 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002816 } else {
2817 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2818 return true;
2819 }
2820 Parser.Lex();
2821
2822 if (getLexer().isNot(AsmToken::Colon)) {
2823 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2824 return true;
2825 }
2826 Parser.Lex(); // Eat the last ':'
2827 return false;
2828}
2829
2830const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002831ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002832 MCSymbolRefExpr::VariantKind Variant) {
2833 // Recurse over the given expression, rebuilding it to apply the given variant
2834 // to the leftmost symbol.
2835 if (Variant == MCSymbolRefExpr::VK_None)
2836 return E;
2837
2838 switch (E->getKind()) {
2839 case MCExpr::Target:
2840 llvm_unreachable("Can't handle target expr yet");
2841 case MCExpr::Constant:
2842 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2843
2844 case MCExpr::SymbolRef: {
2845 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2846
2847 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2848 return 0;
2849
2850 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2851 }
2852
2853 case MCExpr::Unary:
2854 llvm_unreachable("Can't handle unary expressions yet");
2855
2856 case MCExpr::Binary: {
2857 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002858 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002859 const MCExpr *RHS = BE->getRHS();
2860 if (!LHS)
2861 return 0;
2862
2863 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2864 }
2865 }
2866
2867 assert(0 && "Invalid expression kind!");
2868 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002869}
2870
Daniel Dunbar352e1482011-01-11 15:59:50 +00002871/// \brief Given a mnemonic, split out possible predication code and carry
2872/// setting letters to form a canonical mnemonic and flags.
2873//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002874// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00002875// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002876StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002877 unsigned &PredicationCode,
2878 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00002879 unsigned &ProcessorIMod,
2880 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002881 PredicationCode = ARMCC::AL;
2882 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002883 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002884
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002885 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002886 //
2887 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002888 if ((Mnemonic == "movs" && isThumb()) ||
2889 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2890 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2891 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2892 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2893 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2894 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2895 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002896 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002897
Jim Grosbach3f00e312011-07-11 17:09:57 +00002898 // First, split out any predication code. Ignore mnemonics we know aren't
2899 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002900 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002901 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00002902 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
2903 Mnemonic != "sbcs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002904 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2905 .Case("eq", ARMCC::EQ)
2906 .Case("ne", ARMCC::NE)
2907 .Case("hs", ARMCC::HS)
2908 .Case("cs", ARMCC::HS)
2909 .Case("lo", ARMCC::LO)
2910 .Case("cc", ARMCC::LO)
2911 .Case("mi", ARMCC::MI)
2912 .Case("pl", ARMCC::PL)
2913 .Case("vs", ARMCC::VS)
2914 .Case("vc", ARMCC::VC)
2915 .Case("hi", ARMCC::HI)
2916 .Case("ls", ARMCC::LS)
2917 .Case("ge", ARMCC::GE)
2918 .Case("lt", ARMCC::LT)
2919 .Case("gt", ARMCC::GT)
2920 .Case("le", ARMCC::LE)
2921 .Case("al", ARMCC::AL)
2922 .Default(~0U);
2923 if (CC != ~0U) {
2924 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2925 PredicationCode = CC;
2926 }
Bill Wendling52925b62010-10-29 23:50:21 +00002927 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002928
Daniel Dunbar352e1482011-01-11 15:59:50 +00002929 // Next, determine if we have a carry setting bit. We explicitly ignore all
2930 // the instructions we know end in 's'.
2931 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002932 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002933 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2934 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2935 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002936 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2937 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002938 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2939 CarrySetting = true;
2940 }
2941
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002942 // The "cps" instruction can have a interrupt mode operand which is glued into
2943 // the mnemonic. Check if this is the case, split it and parse the imod op
2944 if (Mnemonic.startswith("cps")) {
2945 // Split out any imod code.
2946 unsigned IMod =
2947 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2948 .Case("ie", ARM_PROC::IE)
2949 .Case("id", ARM_PROC::ID)
2950 .Default(~0U);
2951 if (IMod != ~0U) {
2952 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2953 ProcessorIMod = IMod;
2954 }
2955 }
2956
Jim Grosbach89df9962011-08-26 21:43:41 +00002957 // The "it" instruction has the condition mask on the end of the mnemonic.
2958 if (Mnemonic.startswith("it")) {
2959 ITMask = Mnemonic.slice(2, Mnemonic.size());
2960 Mnemonic = Mnemonic.slice(0, 2);
2961 }
2962
Daniel Dunbar352e1482011-01-11 15:59:50 +00002963 return Mnemonic;
2964}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002965
2966/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2967/// inclusion of carry set or predication code operands.
2968//
2969// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002970void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002971getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002972 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002973 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2974 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2975 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2976 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002977 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002978 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2979 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00002980 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002981 // FIXME: We need a better way. This really confused Thumb2
2982 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002983 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002984 CanAcceptCarrySet = true;
2985 } else {
2986 CanAcceptCarrySet = false;
2987 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002988
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002989 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2990 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2991 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2992 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002993 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002994 Mnemonic == "setend" ||
Jim Grosbach0780b632011-08-19 23:24:36 +00002995 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00002996 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
2997 !isThumb()) ||
2998 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
2999 !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003000 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003001 CanAcceptPredicationCode = false;
3002 } else {
3003 CanAcceptPredicationCode = true;
3004 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003005
Evan Chengebdeeab2011-07-08 01:53:10 +00003006 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003007 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003008 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003009 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003010}
3011
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003012bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3013 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3014
3015 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3016 // another does not. Specifically, the MOVW instruction does not. So we
3017 // special case it here and remove the defaulted (non-setting) cc_out
3018 // operand if that's the instruction we're trying to match.
3019 //
3020 // We do this as post-processing of the explicit operands rather than just
3021 // conditionally adding the cc_out in the first place because we need
3022 // to check the type of the parsed immediate operand.
3023 if (Mnemonic == "mov" && Operands.size() > 4 &&
3024 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3025 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3026 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3027 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003028
3029 // Register-register 'add' for thumb does not have a cc_out operand
3030 // when there are only two register operands.
3031 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3032 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3033 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3034 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3035 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003036 // Register-register 'add' for thumb does not have a cc_out operand
3037 // when it's an ADD Rdm, SP, {Rdm|#imm} instruction.
3038 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3039 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3040 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3041 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
3042 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3043 return true;
Jim Grosbachf69c8042011-08-24 21:42:27 +00003044 // Register-register 'add/sub' for thumb does not have a cc_out operand
3045 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3046 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3047 // right, this will result in better diagnostics (which operand is off)
3048 // anyway.
3049 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3050 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003051 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3052 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3053 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3054 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003055
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003056 return false;
3057}
3058
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003059/// Parse an arm instruction mnemonic followed by its operands.
3060bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3061 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3062 // Create the leading tokens for the mnemonic, split by '.' characters.
3063 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003064 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003065
Daniel Dunbar352e1482011-01-11 15:59:50 +00003066 // Split out the predication code and carry setting flag from the mnemonic.
3067 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003068 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003069 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003070 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003071 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003072 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003073
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003074 // In Thumb1, only the branch (B) instruction can be predicated.
3075 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3076 Parser.EatToEndOfStatement();
3077 return Error(NameLoc, "conditional execution not supported in Thumb1");
3078 }
3079
Jim Grosbachffa32252011-07-19 19:13:28 +00003080 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3081
Jim Grosbach89df9962011-08-26 21:43:41 +00003082 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3083 // is the mask as it will be for the IT encoding if the conditional
3084 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3085 // where the conditional bit0 is zero, the instruction post-processing
3086 // will adjust the mask accordingly.
3087 if (Mnemonic == "it") {
3088 unsigned Mask = 8;
3089 for (unsigned i = ITMask.size(); i != 0; --i) {
3090 char pos = ITMask[i - 1];
3091 if (pos != 't' && pos != 'e') {
3092 Parser.EatToEndOfStatement();
3093 return Error(NameLoc, "illegal IT instruction mask '" + ITMask + "'");
3094 }
3095 Mask >>= 1;
3096 if (ITMask[i - 1] == 't')
3097 Mask |= 8;
3098 }
3099 Operands.push_back(ARMOperand::CreateITMask(Mask, NameLoc));
3100 }
3101
Jim Grosbachffa32252011-07-19 19:13:28 +00003102 // FIXME: This is all a pretty gross hack. We should automatically handle
3103 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003104
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003105 // Next, add the CCOut and ConditionCode operands, if needed.
3106 //
3107 // For mnemonics which can ever incorporate a carry setting bit or predication
3108 // code, our matching model involves us always generating CCOut and
3109 // ConditionCode operands to match the mnemonic "as written" and then we let
3110 // the matcher deal with finding the right instruction or generating an
3111 // appropriate error.
3112 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003113 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003114
Jim Grosbach33c16a22011-07-14 22:04:21 +00003115 // If we had a carry-set on an instruction that can't do that, issue an
3116 // error.
3117 if (!CanAcceptCarrySet && CarrySetting) {
3118 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003119 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003120 "' can not set flags, but 's' suffix specified");
3121 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003122 // If we had a predication code on an instruction that can't do that, issue an
3123 // error.
3124 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3125 Parser.EatToEndOfStatement();
3126 return Error(NameLoc, "instruction '" + Mnemonic +
3127 "' is not predicable, but condition code specified");
3128 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003129
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003130 // Add the carry setting operand, if necessary.
3131 //
3132 // FIXME: It would be awesome if we could somehow invent a location such that
3133 // match errors on this operand would print a nice diagnostic about how the
3134 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00003135 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003136 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
3137 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003138
3139 // Add the predication code operand, if necessary.
3140 if (CanAcceptPredicationCode) {
3141 Operands.push_back(ARMOperand::CreateCondCode(
3142 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003143 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003144
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003145 // Add the processor imod operand, if necessary.
3146 if (ProcessorIMod) {
3147 Operands.push_back(ARMOperand::CreateImm(
3148 MCConstantExpr::Create(ProcessorIMod, getContext()),
3149 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003150 }
3151
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003152 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003153 while (Next != StringRef::npos) {
3154 Start = Next;
3155 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003156 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003157
Jim Grosbach4d23e992011-08-24 22:19:48 +00003158 // For now, we're only parsing Thumb1 (for the most part), so
3159 // just ignore ".n" qualifiers. We'll use them to restrict
3160 // matching when we do Thumb2.
3161 if (ExtraToken != ".n")
3162 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00003163 }
3164
3165 // Read the remaining operands.
3166 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003167 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003168 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003169 Parser.EatToEndOfStatement();
3170 return true;
3171 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003172
3173 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003174 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003175
3176 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003177 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003178 Parser.EatToEndOfStatement();
3179 return true;
3180 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003181 }
3182 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003183
Chris Lattnercbf8a982010-09-11 16:18:25 +00003184 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3185 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003186 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003187 }
Bill Wendling146018f2010-11-06 21:42:12 +00003188
Chris Lattner34e53142010-09-08 05:10:46 +00003189 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003190
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003191 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3192 // do and don't have a cc_out optional-def operand. With some spot-checks
3193 // of the operand list, we can figure out which variant we're trying to
3194 // parse and adjust accordingly before actually matching. Reason number
3195 // #317 the table driven matcher doesn't fit well with the ARM instruction
3196 // set.
3197 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003198 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3199 Operands.erase(Operands.begin() + 1);
3200 delete Op;
3201 }
3202
Jim Grosbachcf121c32011-07-28 21:57:55 +00003203 // ARM mode 'blx' need special handling, as the register operand version
3204 // is predicable, but the label operand version is not. So, we can't rely
3205 // on the Mnemonic based checking to correctly figure out when to put
3206 // a CondCode operand in the list. If we're trying to match the label
3207 // version, remove the CondCode operand here.
3208 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3209 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3210 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3211 Operands.erase(Operands.begin() + 1);
3212 delete Op;
3213 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003214
3215 // The vector-compare-to-zero instructions have a literal token "#0" at
3216 // the end that comes to here as an immediate operand. Convert it to a
3217 // token to play nicely with the matcher.
3218 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3219 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3220 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3221 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3222 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3223 if (CE && CE->getValue() == 0) {
3224 Operands.erase(Operands.begin() + 5);
3225 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3226 delete Op;
3227 }
3228 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003229 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3230 // end. Convert it to a token here.
3231 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3232 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3233 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3234 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3235 if (CE && CE->getValue() == 0) {
3236 Operands.erase(Operands.begin() + 5);
3237 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3238 delete Op;
3239 }
3240 }
3241
Chris Lattner98986712010-01-14 22:21:20 +00003242 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003243}
3244
Jim Grosbach189610f2011-07-26 18:25:39 +00003245// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003246
3247// return 'true' if register list contains non-low GPR registers,
3248// 'false' otherwise. If Reg is in the register list or is HiReg, set
3249// 'containsReg' to true.
3250static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3251 unsigned HiReg, bool &containsReg) {
3252 containsReg = false;
3253 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3254 unsigned OpReg = Inst.getOperand(i).getReg();
3255 if (OpReg == Reg)
3256 containsReg = true;
3257 // Anything other than a low register isn't legal here.
3258 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3259 return true;
3260 }
3261 return false;
3262}
3263
Jim Grosbach189610f2011-07-26 18:25:39 +00003264// FIXME: We would really like to be able to tablegen'erate this.
3265bool ARMAsmParser::
3266validateInstruction(MCInst &Inst,
3267 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3268 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003269 case ARM::LDRD:
3270 case ARM::LDRD_PRE:
3271 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003272 case ARM::LDREXD: {
3273 // Rt2 must be Rt + 1.
3274 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3275 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3276 if (Rt2 != Rt + 1)
3277 return Error(Operands[3]->getStartLoc(),
3278 "destination operands must be sequential");
3279 return false;
3280 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003281 case ARM::STRD: {
3282 // Rt2 must be Rt + 1.
3283 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3284 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3285 if (Rt2 != Rt + 1)
3286 return Error(Operands[3]->getStartLoc(),
3287 "source operands must be sequential");
3288 return false;
3289 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003290 case ARM::STRD_PRE:
3291 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003292 case ARM::STREXD: {
3293 // Rt2 must be Rt + 1.
3294 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3295 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3296 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003297 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003298 "source operands must be sequential");
3299 return false;
3300 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003301 case ARM::SBFX:
3302 case ARM::UBFX: {
3303 // width must be in range [1, 32-lsb]
3304 unsigned lsb = Inst.getOperand(2).getImm();
3305 unsigned widthm1 = Inst.getOperand(3).getImm();
3306 if (widthm1 >= 32 - lsb)
3307 return Error(Operands[5]->getStartLoc(),
3308 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003309 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003310 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003311 case ARM::tLDMIA: {
3312 // Thumb LDM instructions are writeback iff the base register is not
3313 // in the register list.
3314 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003315 bool hasWritebackToken =
3316 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3317 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003318 bool listContainsBase;
3319 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase))
3320 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3321 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003322 // If we should have writeback, then there should be a '!' token.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003323 if (!listContainsBase && !hasWritebackToken)
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003324 return Error(Operands[2]->getStartLoc(),
3325 "writeback operator '!' expected");
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003326 // Likewise, if we should not have writeback, there must not be a '!'
Jim Grosbachaa875f82011-08-23 18:13:04 +00003327 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003328 return Error(Operands[3]->getStartLoc(),
3329 "writeback operator '!' not allowed when base register "
3330 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003331
3332 break;
3333 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003334 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003335 bool listContainsBase;
3336 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3337 return Error(Operands[2]->getStartLoc(),
3338 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003339 break;
3340 }
3341 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003342 bool listContainsBase;
3343 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3344 return Error(Operands[2]->getStartLoc(),
3345 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003346 break;
3347 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003348 case ARM::tSTMIA_UPD: {
3349 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003350 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003351 return Error(Operands[4]->getStartLoc(),
3352 "registers must be in range r0-r7");
3353 break;
3354 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003355 }
3356
3357 return false;
3358}
3359
Jim Grosbachf8fce712011-08-11 17:35:48 +00003360void ARMAsmParser::
3361processInstruction(MCInst &Inst,
3362 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3363 switch (Inst.getOpcode()) {
3364 case ARM::LDMIA_UPD:
3365 // If this is a load of a single register via a 'pop', then we should use
3366 // a post-indexed LDR instruction instead, per the ARM ARM.
3367 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3368 Inst.getNumOperands() == 5) {
3369 MCInst TmpInst;
3370 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3371 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3372 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3373 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3374 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3375 TmpInst.addOperand(MCOperand::CreateImm(4));
3376 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3377 TmpInst.addOperand(Inst.getOperand(3));
3378 Inst = TmpInst;
3379 }
3380 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003381 case ARM::STMDB_UPD:
3382 // If this is a store of a single register via a 'push', then we should use
3383 // a pre-indexed STR instruction instead, per the ARM ARM.
3384 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3385 Inst.getNumOperands() == 5) {
3386 MCInst TmpInst;
3387 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3388 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3389 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3390 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3391 TmpInst.addOperand(MCOperand::CreateImm(-4));
3392 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3393 TmpInst.addOperand(Inst.getOperand(3));
3394 Inst = TmpInst;
3395 }
3396 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003397 case ARM::tADDi8:
3398 // If the immediate is in the range 0-7, we really wanted tADDi3.
3399 if (Inst.getOperand(3).getImm() < 8)
3400 Inst.setOpcode(ARM::tADDi3);
3401 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003402 case ARM::tBcc:
3403 // If the conditional is AL, we really want tB.
3404 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3405 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003406 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00003407 case ARM::t2IT: {
3408 // The mask bits for all but the first condition are represented as
3409 // the low bit of the condition code value implies 't'. We currently
3410 // always have 1 implies 't', so XOR toggle the bits if the low bit
3411 // of the condition code is zero. The encoding also expects the low
3412 // bit of the condition to be encoded as bit 4 of the mask operand,
3413 // so mask that in if needed
3414 MCOperand &MO = Inst.getOperand(1);
3415 unsigned Mask = MO.getImm();
3416 if ((Inst.getOperand(0).getImm() & 1) == 0) {
3417 unsigned TZ = CountTrailingZeros_32(Mask);
3418 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3419 for (unsigned i = 3; i != TZ; --i)
3420 Mask ^= 1 << i;
3421 } else
3422 Mask |= 0x10;
3423 MO.setImm(Mask);
3424 break;
3425 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003426 }
3427}
3428
Jim Grosbach47a0d522011-08-16 20:45:50 +00003429// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3430// the ARMInsts array) instead. Getting that here requires awkward
3431// API changes, though. Better way?
3432namespace llvm {
3433extern MCInstrDesc ARMInsts[];
3434}
3435static MCInstrDesc &getInstDesc(unsigned Opcode) {
3436 return ARMInsts[Opcode];
3437}
3438
3439unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3440 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3441 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003442 unsigned Opc = Inst.getOpcode();
3443 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003444 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3445 assert(MCID.hasOptionalDef() &&
3446 "optionally flag setting instruction missing optional def operand");
3447 assert(MCID.NumOperands == Inst.getNumOperands() &&
3448 "operand count mismatch!");
3449 // Find the optional-def operand (cc_out).
3450 unsigned OpNo;
3451 for (OpNo = 0;
3452 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3453 ++OpNo)
3454 ;
3455 // If we're parsing Thumb1, reject it completely.
3456 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3457 return Match_MnemonicFail;
3458 // If we're parsing Thumb2, which form is legal depends on whether we're
3459 // in an IT block.
3460 // FIXME: We don't yet do IT blocks, so just always consider it to be
3461 // that we aren't in one until we do.
3462 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3463 return Match_RequiresITBlock;
3464 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003465 // Some high-register supporting Thumb1 encodings only allow both registers
3466 // to be from r0-r7 when in Thumb2.
3467 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3468 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3469 isARMLowRegister(Inst.getOperand(2).getReg()))
3470 return Match_RequiresThumb2;
3471 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003472 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003473 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3474 isARMLowRegister(Inst.getOperand(1).getReg()))
3475 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003476 return Match_Success;
3477}
3478
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003479bool ARMAsmParser::
3480MatchAndEmitInstruction(SMLoc IDLoc,
3481 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3482 MCStreamer &Out) {
3483 MCInst Inst;
3484 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003485 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003486 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003487 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003488 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003489 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003490 // Context sensitive operand constraints aren't handled by the matcher,
3491 // so check them here.
3492 if (validateInstruction(Inst, Operands))
3493 return true;
3494
Jim Grosbachf8fce712011-08-11 17:35:48 +00003495 // Some instructions need post-processing to, for example, tweak which
3496 // encoding is selected.
3497 processInstruction(Inst, Operands);
3498
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003499 Out.EmitInstruction(Inst);
3500 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003501 case Match_MissingFeature:
3502 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3503 return true;
3504 case Match_InvalidOperand: {
3505 SMLoc ErrorLoc = IDLoc;
3506 if (ErrorInfo != ~0U) {
3507 if (ErrorInfo >= Operands.size())
3508 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003509
Chris Lattnere73d4f82010-10-28 21:41:58 +00003510 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3511 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3512 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003513
Chris Lattnere73d4f82010-10-28 21:41:58 +00003514 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003515 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003516 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003517 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003518 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003519 // The converter function will have already emited a diagnostic.
3520 return true;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003521 case Match_RequiresITBlock:
3522 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003523 case Match_RequiresV6:
3524 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3525 case Match_RequiresThumb2:
3526 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003527 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003528
Eric Christopherc223e2b2010-10-29 09:26:59 +00003529 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003530 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003531}
3532
Jim Grosbach1355cf12011-07-26 17:10:22 +00003533/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003534bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3535 StringRef IDVal = DirectiveID.getIdentifier();
3536 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003537 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003538 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003539 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003540 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003541 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003542 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003543 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003544 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003545 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003546 return true;
3547}
3548
Jim Grosbach1355cf12011-07-26 17:10:22 +00003549/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003550/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003551bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003552 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3553 for (;;) {
3554 const MCExpr *Value;
3555 if (getParser().ParseExpression(Value))
3556 return true;
3557
Chris Lattneraaec2052010-01-19 19:46:13 +00003558 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003559
3560 if (getLexer().is(AsmToken::EndOfStatement))
3561 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003562
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003563 // FIXME: Improve diagnostic.
3564 if (getLexer().isNot(AsmToken::Comma))
3565 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003566 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003567 }
3568 }
3569
Sean Callananb9a25b72010-01-19 20:27:46 +00003570 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003571 return false;
3572}
3573
Jim Grosbach1355cf12011-07-26 17:10:22 +00003574/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003575/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003576bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003577 if (getLexer().isNot(AsmToken::EndOfStatement))
3578 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003579 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003580
3581 // TODO: set thumb mode
3582 // TODO: tell the MC streamer the mode
3583 // getParser().getStreamer().Emit???();
3584 return false;
3585}
3586
Jim Grosbach1355cf12011-07-26 17:10:22 +00003587/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003588/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003589bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003590 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3591 bool isMachO = MAI.hasSubsectionsViaSymbols();
3592 StringRef Name;
3593
3594 // Darwin asm has function name after .thumb_func direction
3595 // ELF doesn't
3596 if (isMachO) {
3597 const AsmToken &Tok = Parser.getTok();
3598 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3599 return Error(L, "unexpected token in .thumb_func directive");
3600 Name = Tok.getString();
3601 Parser.Lex(); // Consume the identifier token.
3602 }
3603
Kevin Enderby515d5092009-10-15 20:48:48 +00003604 if (getLexer().isNot(AsmToken::EndOfStatement))
3605 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003606 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003607
Rafael Espindola64695402011-05-16 16:17:21 +00003608 // FIXME: assuming function name will be the line following .thumb_func
3609 if (!isMachO) {
3610 Name = Parser.getTok().getString();
3611 }
3612
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003613 // Mark symbol as a thumb symbol.
3614 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3615 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003616 return false;
3617}
3618
Jim Grosbach1355cf12011-07-26 17:10:22 +00003619/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003620/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003621bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003622 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003623 if (Tok.isNot(AsmToken::Identifier))
3624 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003625 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003626 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003627 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003628 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003629 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003630 else
3631 return Error(L, "unrecognized syntax mode in .syntax directive");
3632
3633 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003634 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003635 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003636
3637 // TODO tell the MC streamer the mode
3638 // getParser().getStreamer().Emit???();
3639 return false;
3640}
3641
Jim Grosbach1355cf12011-07-26 17:10:22 +00003642/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003643/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003644bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003645 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003646 if (Tok.isNot(AsmToken::Integer))
3647 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003648 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003649 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003650 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003651 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003652 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003653 else
3654 return Error(L, "invalid operand to .code directive");
3655
3656 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003657 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003658 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003659
Evan Cheng32869202011-07-08 22:36:29 +00003660 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003661 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003662 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003663 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3664 }
Evan Cheng32869202011-07-08 22:36:29 +00003665 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003666 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003667 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003668 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3669 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003670 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003671
Kevin Enderby515d5092009-10-15 20:48:48 +00003672 return false;
3673}
3674
Sean Callanan90b70972010-04-07 20:29:34 +00003675extern "C" void LLVMInitializeARMAsmLexer();
3676
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003677/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003678extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003679 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3680 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003681 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003682}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003683
Chris Lattner0692ee62010-09-06 19:11:01 +00003684#define GET_REGISTER_MATCHER
3685#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003686#include "ARMGenAsmMatcher.inc"