blob: 12c27fbae54e094b0bd4ebac2a19ba63c283b7e9 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
Douglas Gregorcabdd742009-12-19 07:05:23 +000081 : Offset(o), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000082 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000090 void MergeOpsUpdate(MachineBasicBlock &MBB,
91 MachineBasicBlock::iterator MBBI,
92 int Offset,
93 unsigned Base,
94 bool BaseKill,
95 int Opcode,
96 ARMCC::CondCodes Pred,
97 unsigned PredReg,
98 unsigned Scratch,
99 DebugLoc dl,
100 SmallVector<std::pair<unsigned, bool>, 8> &Regs,
101 MemOpQueue &MemOps,
102 unsigned memOpsFrom,
103 unsigned memOpsTo,
104 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000105 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
106 int Opcode, unsigned Size,
107 ARMCC::CondCodes Pred, unsigned PredReg,
108 unsigned Scratch, MemOpQueue &MemOps,
109 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000110
Evan Cheng11788fd2007-03-08 02:55:08 +0000111 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000112 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
113 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000114 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator MBBI,
116 const TargetInstrInfo *TII,
117 bool &Advance,
118 MachineBasicBlock::iterator &I);
119 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
120 MachineBasicBlock::iterator MBBI,
121 bool &Advance,
122 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000123 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
124 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
125 };
Devang Patel19974732007-05-03 01:11:54 +0000126 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000127}
128
Evan Chenga8e29892007-01-19 07:51:42 +0000129static int getLoadStoreMultipleOpcode(int Opcode) {
130 switch (Opcode) {
131 case ARM::LDR:
132 NumLDMGened++;
133 return ARM::LDM;
134 case ARM::STR:
135 NumSTMGened++;
136 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000137 case ARM::t2LDRi8:
138 case ARM::t2LDRi12:
139 NumLDMGened++;
140 return ARM::t2LDM;
141 case ARM::t2STRi8:
142 case ARM::t2STRi12:
143 NumSTMGened++;
144 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000145 case ARM::VLDRS:
146 NumVLDMGened++;
147 return ARM::VLDMS;
148 case ARM::VSTRS:
149 NumVSTMGened++;
150 return ARM::VSTMS;
151 case ARM::VLDRD:
152 NumVLDMGened++;
153 return ARM::VLDMD;
154 case ARM::VSTRD:
155 NumVSTMGened++;
156 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000157 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000158 }
159 return 0;
160}
161
Evan Cheng27934da2009-08-04 01:43:45 +0000162static bool isT2i32Load(unsigned Opc) {
163 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
164}
165
Evan Cheng45032f22009-07-09 23:11:34 +0000166static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000167 return Opc == ARM::LDR || isT2i32Load(Opc);
168}
169
170static bool isT2i32Store(unsigned Opc) {
171 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000172}
173
174static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000175 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000176}
177
Evan Cheng92549222009-06-05 19:08:58 +0000178/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000179/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000180/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000181bool
Evan Cheng92549222009-06-05 19:08:58 +0000182ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000183 MachineBasicBlock::iterator MBBI,
184 int Offset, unsigned Base, bool BaseKill,
185 int Opcode, ARMCC::CondCodes Pred,
186 unsigned PredReg, unsigned Scratch, DebugLoc dl,
187 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000188 // Only a single register to load / store. Don't bother.
189 unsigned NumRegs = Regs.size();
190 if (NumRegs <= 1)
191 return false;
192
193 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000194 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000195 if (isAM4 && Offset == 4) {
196 if (isThumb2)
197 // Thumb2 does not support ldmib / stmib.
198 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000199 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000200 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
201 if (isThumb2)
202 // Thumb2 does not support ldmda / stmda.
203 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000205 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000206 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000207 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000208 // If starting offset isn't zero, insert a MI to materialize a new base.
209 // But only do so if it is cost effective, i.e. merging more than two
210 // loads / stores.
211 if (NumRegs <= 2)
212 return false;
213
214 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000215 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000216 // If it is a load, then just use one of the destination register to
217 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000218 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000219 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000220 // Use the scratch register to use as a new base.
221 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000222 if (NewBase == 0)
223 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000224 }
Evan Cheng86198642009-08-07 00:34:42 +0000225 int BaseOpc = !isThumb2
226 ? ARM::ADDri
227 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000228 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000229 BaseOpc = !isThumb2
230 ? ARM::SUBri
231 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000232 Offset = - Offset;
233 }
Evan Cheng45032f22009-07-09 23:11:34 +0000234 int ImmedOffset = isThumb2
235 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
236 if (ImmedOffset == -1)
237 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000238 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000239
Dale Johannesenb6728402009-02-13 02:25:56 +0000240 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000241 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000242 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000243 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000244 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Jim Grosbache5165492009-11-09 00:11:35 +0000247 bool isDPR = Opcode == ARM::VLDRD || Opcode == ARM::VSTRD;
248 bool isDef = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000249 Opcode = getLoadStoreMultipleOpcode(Opcode);
250 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000251 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000252 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000253 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000254 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000255 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000256 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000257 .addImm(Pred).addReg(PredReg);
Evan Chengd20d6582009-10-01 01:33:39 +0000258 MIB.addReg(0); // Add optional writeback (0 for now).
Evan Chenga8e29892007-01-19 07:51:42 +0000259 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000260 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
261 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263 return true;
264}
265
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000266// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
267// success.
268void ARMLoadStoreOpt::
269MergeOpsUpdate(MachineBasicBlock &MBB,
270 MachineBasicBlock::iterator MBBI,
271 int Offset,
272 unsigned Base,
273 bool BaseKill,
274 int Opcode,
275 ARMCC::CondCodes Pred,
276 unsigned PredReg,
277 unsigned Scratch,
278 DebugLoc dl,
279 SmallVector<std::pair<unsigned, bool>, 8> &Regs,
280 MemOpQueue &MemOps,
281 unsigned memOpsFrom,
282 unsigned memOpsTo,
283 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
284 if (!MergeOps(MBB, MBBI, Offset, Base, BaseKill, Opcode,
285 Pred, PredReg, Scratch, dl, Regs))
286 return;
287 Merges.push_back(prior(MBBI));
288 for (unsigned j = memOpsFrom; j < memOpsTo; ++j) {
289 MBB.erase(MemOps[j].MBBI);
290 MemOps[j].Merged = true;
291 }
292}
293
Evan Chenga90f3402007-03-06 21:59:20 +0000294/// MergeLDR_STR - Merge a number of load / store instructions into one or more
295/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000296void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000297ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000298 unsigned Base, int Opcode, unsigned Size,
299 ARMCC::CondCodes Pred, unsigned PredReg,
300 unsigned Scratch, MemOpQueue &MemOps,
301 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000302 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000303 int Offset = MemOps[SIndex].Offset;
304 int SOffset = Offset;
305 unsigned Pos = MemOps[SIndex].Position;
306 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000307 DebugLoc dl = Loc->getDebugLoc();
308 unsigned PReg = Loc->getOperand(0).getReg();
Evan Chenga8e29892007-01-19 07:51:42 +0000309 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng87d59e42009-06-05 18:19:23 +0000310 bool isKill = Loc->getOperand(0).isKill();
Evan Cheng44bec522007-05-15 01:29:07 +0000311
312 SmallVector<std::pair<unsigned,bool>, 8> Regs;
Evan Chenga90f3402007-03-06 21:59:20 +0000313 Regs.push_back(std::make_pair(PReg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000314 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
315 int NewOffset = MemOps[i].Offset;
316 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
317 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga90f3402007-03-06 21:59:20 +0000318 isKill = MemOps[i].MBBI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000319 // AM4 - register numbers in ascending order.
320 // AM5 - consecutive register numbers in ascending order.
321 if (NewOffset == Offset + (int)Size &&
322 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
323 Offset += Size;
Evan Chenga90f3402007-03-06 21:59:20 +0000324 Regs.push_back(std::make_pair(Reg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000325 PRegNum = RegNum;
326 } else {
327 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000328 MergeOpsUpdate(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg,
329 Scratch, dl, Regs, MemOps, SIndex, i, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000330 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
331 MemOps, Merges);
332 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000333 }
334
335 if (MemOps[i].Position > Pos) {
336 Pos = MemOps[i].Position;
337 Loc = MemOps[i].MBBI;
338 }
339 }
340
Evan Chengfaa51072007-04-26 19:00:32 +0000341 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000342 MergeOpsUpdate(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg,
343 Scratch, dl, Regs, MemOps, SIndex, MemOps.size(), Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000344 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000345}
346
347static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000348 unsigned Bytes, unsigned Limit,
349 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000350 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000351 if (!MI)
352 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000353 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000354 MI->getOpcode() != ARM::t2SUBrSPi &&
355 MI->getOpcode() != ARM::t2SUBrSPi12 &&
356 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000357 MI->getOpcode() != ARM::SUBri)
358 return false;
359
360 // Make sure the offset fits in 8 bits.
361 if (Bytes <= 0 || (Limit && Bytes >= Limit))
362 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000363
Evan Cheng86198642009-08-07 00:34:42 +0000364 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000365 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000366 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000367 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000368 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000369 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000370}
371
372static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000373 unsigned Bytes, unsigned Limit,
374 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000375 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000376 if (!MI)
377 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000378 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000379 MI->getOpcode() != ARM::t2ADDrSPi &&
380 MI->getOpcode() != ARM::t2ADDrSPi12 &&
381 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000382 MI->getOpcode() != ARM::ADDri)
383 return false;
384
385 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000386 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000387 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000388
Evan Cheng86198642009-08-07 00:34:42 +0000389 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000390 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000391 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000392 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000393 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000394 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000395}
396
397static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
398 switch (MI->getOpcode()) {
399 default: return 0;
400 case ARM::LDR:
401 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000402 case ARM::t2LDRi8:
403 case ARM::t2LDRi12:
404 case ARM::t2STRi8:
405 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000406 case ARM::VLDRS:
407 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000408 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000409 case ARM::VLDRD:
410 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000411 return 8;
412 case ARM::LDM:
413 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000414 case ARM::t2LDM:
415 case ARM::t2STM:
Evan Chengd20d6582009-10-01 01:33:39 +0000416 return (MI->getNumOperands() - 5) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000417 case ARM::VLDMS:
418 case ARM::VSTMS:
419 case ARM::VLDMD:
420 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000421 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
422 }
423}
424
Evan Cheng45032f22009-07-09 23:11:34 +0000425/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000426/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000427///
428/// stmia rn, <ra, rb, rc>
429/// rn := rn + 4 * 3;
430/// =>
431/// stmia rn!, <ra, rb, rc>
432///
433/// rn := rn - 4 * 3;
434/// ldmia rn, <ra, rb, rc>
435/// =>
436/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000437bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
438 MachineBasicBlock::iterator MBBI,
439 bool &Advance,
440 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000441 MachineInstr *MI = MBBI;
442 unsigned Base = MI->getOperand(0).getReg();
443 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000444 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000445 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000446 int Opcode = MI->getOpcode();
Evan Cheng45032f22009-07-09 23:11:34 +0000447 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
448 Opcode == ARM::STM || Opcode == ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000449
450 if (isAM4) {
451 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
452 return false;
453
454 // Can't use the updating AM4 sub-mode if the base register is also a dest
455 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000456 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000457 if (MI->getOperand(i).getReg() == Base)
458 return false;
459 }
460
461 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
462 if (MBBI != MBB.begin()) {
463 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
464 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000465 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000466 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000467 MI->getOperand(4).setReg(Base);
468 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000469 MBB.erase(PrevMBBI);
470 return true;
471 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000472 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000473 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000474 MI->getOperand(4).setReg(Base); // WB to base
475 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000476 MBB.erase(PrevMBBI);
477 return true;
478 }
479 }
480
481 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000482 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000483 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000484 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000485 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000486 MI->getOperand(4).setReg(Base); // WB to base
487 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000488 if (NextMBBI == I) {
489 Advance = true;
490 ++I;
491 }
Evan Chenga8e29892007-01-19 07:51:42 +0000492 MBB.erase(NextMBBI);
493 return true;
494 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000495 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000496 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000497 MI->getOperand(4).setReg(Base); // WB to base
498 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000499 if (NextMBBI == I) {
500 Advance = true;
501 ++I;
502 }
Evan Chenga8e29892007-01-19 07:51:42 +0000503 MBB.erase(NextMBBI);
504 return true;
505 }
506 }
507 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000508 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Evan Chenga8e29892007-01-19 07:51:42 +0000509 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
510 return false;
511
512 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
513 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
514 if (MBBI != MBB.begin()) {
515 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
516 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000517 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000518 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000519 MI->getOperand(4).setReg(Base); // WB to base
520 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000521 MBB.erase(PrevMBBI);
522 return true;
523 }
524 }
525
526 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000527 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000528 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000529 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000530 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000531 MI->getOperand(4).setReg(Base); // WB to base
532 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000533 if (NextMBBI == I) {
534 Advance = true;
535 ++I;
536 }
Evan Chenga8e29892007-01-19 07:51:42 +0000537 MBB.erase(NextMBBI);
538 }
539 return true;
540 }
541 }
542
543 return false;
544}
545
546static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
547 switch (Opc) {
548 case ARM::LDR: return ARM::LDR_PRE;
549 case ARM::STR: return ARM::STR_PRE;
Jim Grosbache5165492009-11-09 00:11:35 +0000550 case ARM::VLDRS: return ARM::VLDMS;
551 case ARM::VLDRD: return ARM::VLDMD;
552 case ARM::VSTRS: return ARM::VSTMS;
553 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000554 case ARM::t2LDRi8:
555 case ARM::t2LDRi12:
556 return ARM::t2LDR_PRE;
557 case ARM::t2STRi8:
558 case ARM::t2STRi12:
559 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000560 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000561 }
562 return 0;
563}
564
565static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
566 switch (Opc) {
567 case ARM::LDR: return ARM::LDR_POST;
568 case ARM::STR: return ARM::STR_POST;
Jim Grosbache5165492009-11-09 00:11:35 +0000569 case ARM::VLDRS: return ARM::VLDMS;
570 case ARM::VLDRD: return ARM::VLDMD;
571 case ARM::VSTRS: return ARM::VSTMS;
572 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000573 case ARM::t2LDRi8:
574 case ARM::t2LDRi12:
575 return ARM::t2LDR_POST;
576 case ARM::t2STRi8:
577 case ARM::t2STRi12:
578 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000579 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000580 }
581 return 0;
582}
583
Evan Cheng45032f22009-07-09 23:11:34 +0000584/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000585/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000586bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
587 MachineBasicBlock::iterator MBBI,
588 const TargetInstrInfo *TII,
589 bool &Advance,
590 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000591 MachineInstr *MI = MBBI;
592 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000593 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000594 unsigned Bytes = getLSMultipleTransferSize(MI);
595 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000596 DebugLoc dl = MI->getDebugLoc();
Jim Grosbache5165492009-11-09 00:11:35 +0000597 bool isAM5 = Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
598 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS;
Evan Chenga8e29892007-01-19 07:51:42 +0000599 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng45032f22009-07-09 23:11:34 +0000600 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
601 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000602 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000603 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000604 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
605 if (MI->getOperand(2).getImm() != 0)
606 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000607
Jim Grosbache5165492009-11-09 00:11:35 +0000608 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000609 // Can't do the merge if the destination register is the same as the would-be
610 // writeback register.
611 if (isLd && MI->getOperand(0).getReg() == Base)
612 return false;
613
Evan Cheng0e1d3792007-07-05 07:18:20 +0000614 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000615 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000616 bool DoMerge = false;
617 ARM_AM::AddrOpc AddSub = ARM_AM::add;
618 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000619 // AM2 - 12 bits, thumb2 - 8 bits.
620 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Evan Chenga8e29892007-01-19 07:51:42 +0000621 if (MBBI != MBB.begin()) {
622 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000623 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000624 DoMerge = true;
625 AddSub = ARM_AM::sub;
626 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000627 } else if (!isAM5 &&
628 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000629 DoMerge = true;
630 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
631 }
632 if (DoMerge)
633 MBB.erase(PrevMBBI);
634 }
635
636 if (!DoMerge && MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000637 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000638 if (!isAM5 &&
639 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000640 DoMerge = true;
641 AddSub = ARM_AM::sub;
642 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000643 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000644 DoMerge = true;
645 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
646 }
Evan Chenge71bff72007-09-19 21:48:07 +0000647 if (DoMerge) {
648 if (NextMBBI == I) {
649 Advance = true;
650 ++I;
651 }
Evan Chenga8e29892007-01-19 07:51:42 +0000652 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000653 }
Evan Chenga8e29892007-01-19 07:51:42 +0000654 }
655
656 if (!DoMerge)
657 return false;
658
Jim Grosbache5165492009-11-09 00:11:35 +0000659 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000660 unsigned Offset = 0;
661 if (isAM5)
662 Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub)
663 ? ARM_AM::db
664 : ARM_AM::ia, true, (isDPR ? 2 : 1));
665 else if (isAM2)
666 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
667 else
668 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Chenga8e29892007-01-19 07:51:42 +0000669 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000670 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // VLDMS, VLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000672 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000673 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000674 .addImm(Offset).addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000675 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000676 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000677 else if (isAM2)
678 // LDR_PRE, LDR_POST,
679 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
680 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000681 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000682 else
Evan Cheng27934da2009-08-04 01:43:45 +0000683 // t2LDR_PRE, t2LDR_POST
684 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
685 .addReg(Base, RegState::Define)
686 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
687 } else {
688 MachineOperand &MO = MI->getOperand(0);
689 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000690 // VSTMS, VSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000691 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000692 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000693 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000694 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000695 else if (isAM2)
696 // STR_PRE, STR_POST
697 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
698 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
699 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
700 else
701 // t2STR_PRE, t2STR_POST
702 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
703 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
704 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000705 }
706 MBB.erase(MBBI);
707
708 return true;
709}
710
Evan Chengcc1c4272007-03-06 18:02:41 +0000711/// isMemoryOp - Returns true if instruction is a memory operations (that this
712/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000713static bool isMemoryOp(const MachineInstr *MI) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000714 int Opcode = MI->getOpcode();
715 switch (Opcode) {
716 default: break;
717 case ARM::LDR:
718 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000719 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000720 case ARM::VLDRS:
721 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000722 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000723 case ARM::VLDRD:
724 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000725 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000726 case ARM::t2LDRi8:
727 case ARM::t2LDRi12:
728 case ARM::t2STRi8:
729 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000730 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000731 }
732 return false;
733}
734
Evan Cheng11788fd2007-03-08 02:55:08 +0000735/// AdvanceRS - Advance register scavenger to just before the earliest memory
736/// op that is being merged.
737void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
738 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
739 unsigned Position = MemOps[0].Position;
740 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
741 if (MemOps[i].Position < Position) {
742 Position = MemOps[i].Position;
743 Loc = MemOps[i].MBBI;
744 }
745 }
746
747 if (Loc != MBB.begin())
748 RS->forward(prior(Loc));
749}
750
Evan Chenge7d6df72009-06-13 09:12:55 +0000751static int getMemoryOpOffset(const MachineInstr *MI) {
752 int Opcode = MI->getOpcode();
753 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000754 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000755 unsigned NumOperands = MI->getDesc().getNumOperands();
756 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000757
758 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
759 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
760 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
761 return OffField;
762
Evan Chenge7d6df72009-06-13 09:12:55 +0000763 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000764 ? ARM_AM::getAM2Offset(OffField)
765 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
766 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000767 if (isAM2) {
768 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
769 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000770 } else if (isAM3) {
771 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
772 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000773 } else {
774 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
775 Offset = -Offset;
776 }
777 return Offset;
778}
779
Evan Cheng358dec52009-06-15 08:28:29 +0000780static void InsertLDR_STR(MachineBasicBlock &MBB,
781 MachineBasicBlock::iterator &MBBI,
782 int OffImm, bool isDef,
783 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000784 unsigned Reg, bool RegDeadKill, bool RegUndef,
785 unsigned BaseReg, bool BaseKill, bool BaseUndef,
786 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000787 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000788 const TargetInstrInfo *TII, bool isT2) {
789 int Offset = OffImm;
790 if (!isT2) {
791 if (OffImm < 0)
792 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
793 else
794 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
795 }
796 if (isDef) {
797 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
798 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000799 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000800 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
801 if (!isT2)
802 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
803 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
804 } else {
805 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
806 TII->get(NewOpc))
807 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
808 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
809 if (!isT2)
810 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
811 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
812 }
Evan Cheng358dec52009-06-15 08:28:29 +0000813}
814
815bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
816 MachineBasicBlock::iterator &MBBI) {
817 MachineInstr *MI = &*MBBI;
818 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000819 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
820 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000821 unsigned EvenReg = MI->getOperand(0).getReg();
822 unsigned OddReg = MI->getOperand(1).getReg();
823 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
824 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
825 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
826 return false;
827
Evan Chenge298ab22009-09-27 09:46:04 +0000828 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
829 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000830 bool EvenDeadKill = isLd ?
831 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000832 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000833 bool OddDeadKill = isLd ?
834 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000835 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000836 const MachineOperand &BaseOp = MI->getOperand(2);
837 unsigned BaseReg = BaseOp.getReg();
838 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000839 bool BaseUndef = BaseOp.isUndef();
840 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
841 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
842 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000843 int OffImm = getMemoryOpOffset(MI);
844 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000845 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000846
847 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
848 // Ascending register numbers and no offset. It's safe to change it to a
849 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000850 unsigned NewOpc = (isLd)
851 ? (isT2 ? ARM::t2LDM : ARM::LDM)
852 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000853 if (isLd) {
854 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
855 .addReg(BaseReg, getKillRegState(BaseKill))
856 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
857 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000858 .addReg(0)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000859 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000860 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000861 ++NumLDRD2LDM;
862 } else {
863 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
864 .addReg(BaseReg, getKillRegState(BaseKill))
865 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
866 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000867 .addReg(0)
Evan Chenge298ab22009-09-27 09:46:04 +0000868 .addReg(EvenReg,
869 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
870 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000871 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000872 ++NumSTRD2STM;
873 }
Evan Cheng358dec52009-06-15 08:28:29 +0000874 } else {
875 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000876 assert((!isT2 || !OffReg) &&
877 "Thumb2 ldrd / strd does not encode offset register!");
878 unsigned NewOpc = (isLd)
879 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
880 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000881 DebugLoc dl = MBBI->getDebugLoc();
882 // If this is a load and base register is killed, it may have been
883 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000884 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000885 (BaseKill || OffKill) &&
886 (TRI->regsOverlap(EvenReg, BaseReg) ||
887 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
888 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
889 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000890 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
891 OddReg, OddDeadKill, false,
892 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
893 Pred, PredReg, TII, isT2);
894 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
895 EvenReg, EvenDeadKill, false,
896 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
897 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000898 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000899 if (OddReg == EvenReg && EvenDeadKill) {
900 // If the two source operands are the same, the kill marker is probably
901 // on the first one. e.g.
902 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
903 EvenDeadKill = false;
904 OddDeadKill = true;
905 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000906 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000907 EvenReg, EvenDeadKill, EvenUndef,
908 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
909 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000910 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000911 OddReg, OddDeadKill, OddUndef,
912 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
913 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000914 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000915 if (isLd)
916 ++NumLDRD2LDR;
917 else
918 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000919 }
920
921 MBBI = prior(MBBI);
922 MBB.erase(MI);
923 }
924 return false;
925}
926
Evan Chenga8e29892007-01-19 07:51:42 +0000927/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
928/// ops of the same base and incrementing offset into LDM / STM ops.
929bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
930 unsigned NumMerges = 0;
931 unsigned NumMemOps = 0;
932 MemOpQueue MemOps;
933 unsigned CurrBase = 0;
934 int CurrOpc = -1;
935 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000936 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000937 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000938 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000939 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000940
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000941 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000942 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
943 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +0000944 if (FixInvalidRegPairOp(MBB, MBBI))
945 continue;
946
Evan Chenga8e29892007-01-19 07:51:42 +0000947 bool Advance = false;
948 bool TryMerge = false;
949 bool Clobber = false;
950
Evan Chengcc1c4272007-03-06 18:02:41 +0000951 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000952 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000953 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000954 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000955 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000956 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000957 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000958 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000959 // Watch out for:
960 // r4 := ldr [r5]
961 // r5 := ldr [r5, #4]
962 // r6 := ldr [r5, #8]
963 //
964 // The second ldr has effectively broken the chain even though it
965 // looks like the later ldr(s) use the same base register. Try to
966 // merge the ldr's so far, including this one. But don't try to
967 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +0000968 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000969 if (CurrBase == 0 && !Clobber) {
970 // Start of a new chain.
971 CurrBase = Base;
972 CurrOpc = Opcode;
973 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +0000974 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000975 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +0000976 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
977 NumMemOps++;
978 Advance = true;
979 } else {
980 if (Clobber) {
981 TryMerge = true;
982 Advance = true;
983 }
984
Evan Cheng44bec522007-05-15 01:29:07 +0000985 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000986 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +0000987 // Continue adding to the queue.
988 if (Offset > MemOps.back().Offset) {
989 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
990 NumMemOps++;
991 Advance = true;
992 } else {
993 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
994 I != E; ++I) {
995 if (Offset < I->Offset) {
996 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
997 NumMemOps++;
998 Advance = true;
999 break;
1000 } else if (Offset == I->Offset) {
1001 // Collision! This can't be merged!
1002 break;
1003 }
1004 }
1005 }
1006 }
1007 }
1008 }
1009
1010 if (Advance) {
1011 ++Position;
1012 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001013 if (MBBI == E)
1014 // Reach the end of the block, try merging the memory instructions.
1015 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001016 } else
1017 TryMerge = true;
1018
1019 if (TryMerge) {
1020 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001021 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001022 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001023 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001024 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001025 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001026 // Process the load / store instructions.
1027 RS->forward(prior(MBBI));
1028
1029 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001030 Merges.clear();
1031 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1032 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001033
Evan Chenga8e29892007-01-19 07:51:42 +00001034 // Try folding preceeding/trailing base inc/dec into the generated
1035 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001036 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001037 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001038 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001039 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001040
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001041 // Try folding preceeding/trailing base inc/dec into those load/store
1042 // that were not merged to form LDM/STM ops.
1043 for (unsigned i = 0; i != NumMemOps; ++i)
1044 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001045 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001046 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001047
Jim Grosbach764ab522009-08-11 15:33:49 +00001048 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001049 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001050 } else if (NumMemOps == 1) {
1051 // Try folding preceeding/trailing base inc/dec into the single
1052 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001053 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001054 ++NumMerges;
1055 RS->forward(prior(MBBI));
1056 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001057 }
Evan Chenga8e29892007-01-19 07:51:42 +00001058
1059 CurrBase = 0;
1060 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001061 CurrSize = 0;
1062 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001063 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001064 if (NumMemOps) {
1065 MemOps.clear();
1066 NumMemOps = 0;
1067 }
1068
1069 // If iterator hasn't been advanced and this is not a memory op, skip it.
1070 // It can't start a new chain anyway.
1071 if (!Advance && !isMemOp && MBBI != E) {
1072 ++Position;
1073 ++MBBI;
1074 }
1075 }
1076 }
1077 return NumMerges > 0;
1078}
1079
Evan Chenge7d6df72009-06-13 09:12:55 +00001080namespace {
1081 struct OffsetCompare {
1082 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1083 int LOffset = getMemoryOpOffset(LHS);
1084 int ROffset = getMemoryOpOffset(RHS);
1085 assert(LHS == RHS || LOffset != ROffset);
1086 return LOffset > ROffset;
1087 }
1088 };
1089}
1090
Evan Chenga8e29892007-01-19 07:51:42 +00001091/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1092/// (bx lr) into the preceeding stack restore so it directly restore the value
1093/// of LR into pc.
1094/// ldmfd sp!, {r7, lr}
1095/// bx lr
1096/// =>
1097/// ldmfd sp!, {r7, pc}
1098bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1099 if (MBB.empty()) return false;
1100
1101 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001102 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001103 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001104 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001105 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001106 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001107 if (MO.getReg() != ARM::LR)
1108 return false;
1109 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1110 PrevMI->setDesc(TII->get(NewOpc));
1111 MO.setReg(ARM::PC);
1112 MBB.erase(MBBI);
1113 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001114 }
1115 }
1116 return false;
1117}
1118
1119bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001120 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001121 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001122 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001123 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001124 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001125 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001126
Evan Chenga8e29892007-01-19 07:51:42 +00001127 bool Modified = false;
1128 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1129 ++MFI) {
1130 MachineBasicBlock &MBB = *MFI;
1131 Modified |= LoadStoreMultipleOpti(MBB);
1132 Modified |= MergeReturnIntoLDM(MBB);
1133 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001134
1135 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001136 return Modified;
1137}
Evan Chenge7d6df72009-06-13 09:12:55 +00001138
1139
1140/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1141/// load / stores from consecutive locations close to make it more
1142/// likely they will be combined later.
1143
1144namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001145 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001146 static char ID;
1147 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1148
Evan Cheng358dec52009-06-15 08:28:29 +00001149 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001150 const TargetInstrInfo *TII;
1151 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001152 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001153 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001154 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001155
1156 virtual bool runOnMachineFunction(MachineFunction &Fn);
1157
1158 virtual const char *getPassName() const {
1159 return "ARM pre- register allocation load / store optimization pass";
1160 }
1161
1162 private:
Evan Chengd780f352009-06-15 20:54:56 +00001163 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1164 unsigned &NewOpc, unsigned &EvenReg,
1165 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001166 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001167 unsigned &PredReg, ARMCC::CondCodes &Pred,
1168 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001169 bool RescheduleOps(MachineBasicBlock *MBB,
1170 SmallVector<MachineInstr*, 4> &Ops,
1171 unsigned Base, bool isLd,
1172 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1173 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1174 };
1175 char ARMPreAllocLoadStoreOpt::ID = 0;
1176}
1177
1178bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001179 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001180 TII = Fn.getTarget().getInstrInfo();
1181 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001182 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001183 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001184 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001185
1186 bool Modified = false;
1187 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1188 ++MFI)
1189 Modified |= RescheduleLoadStoreInstrs(MFI);
1190
1191 return Modified;
1192}
1193
Evan Chengae69a2a2009-06-19 23:17:27 +00001194static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1195 MachineBasicBlock::iterator I,
1196 MachineBasicBlock::iterator E,
1197 SmallPtrSet<MachineInstr*, 4> &MemOps,
1198 SmallSet<unsigned, 4> &MemRegs,
1199 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001200 // Are there stores / loads / calls between them?
1201 // FIXME: This is overly conservative. We should make use of alias information
1202 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001203 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001204 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001205 if (MemOps.count(&*I))
1206 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001207 const TargetInstrDesc &TID = I->getDesc();
1208 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1209 return false;
1210 if (isLd && TID.mayStore())
1211 return false;
1212 if (!isLd) {
1213 if (TID.mayLoad())
1214 return false;
1215 // It's not safe to move the first 'str' down.
1216 // str r1, [r0]
1217 // strh r5, [r0]
1218 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001219 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001220 return false;
1221 }
1222 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1223 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001224 if (!MO.isReg())
1225 continue;
1226 unsigned Reg = MO.getReg();
1227 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001228 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001229 if (Reg != Base && !MemRegs.count(Reg))
1230 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001231 }
1232 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001233
1234 // Estimate register pressure increase due to the transformation.
1235 if (MemRegs.size() <= 4)
1236 // Ok if we are moving small number of instructions.
1237 return true;
1238 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001239}
1240
Evan Chengd780f352009-06-15 20:54:56 +00001241bool
1242ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1243 DebugLoc &dl,
1244 unsigned &NewOpc, unsigned &EvenReg,
1245 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001246 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001247 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001248 ARMCC::CondCodes &Pred,
1249 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001250 // Make sure we're allowed to generate LDRD/STRD.
1251 if (!STI->hasV5TEOps())
1252 return false;
1253
Jim Grosbache5165492009-11-09 00:11:35 +00001254 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001255 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001256 unsigned Opcode = Op0->getOpcode();
1257 if (Opcode == ARM::LDR)
1258 NewOpc = ARM::LDRD;
1259 else if (Opcode == ARM::STR)
1260 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001261 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1262 NewOpc = ARM::t2LDRDi8;
1263 Scale = 4;
1264 isT2 = true;
1265 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1266 NewOpc = ARM::t2STRDi8;
1267 Scale = 4;
1268 isT2 = true;
1269 } else
1270 return false;
1271
Evan Cheng8f05c102009-09-26 02:43:36 +00001272 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001273 if (!isT2 &&
1274 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1275 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001276
1277 // Must sure the base address satisfies i64 ld / st alignment requirement.
1278 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001279 !(*Op0->memoperands_begin())->getValue() ||
1280 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001281 return false;
1282
Dan Gohmanc76909a2009-09-25 20:36:54 +00001283 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Evan Chengeef490f2009-09-25 21:44:53 +00001284 Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001285 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001286 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1287 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001288 if (Align < ReqAlign)
1289 return false;
1290
1291 // Then make sure the immediate offset fits.
1292 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001293 if (isT2) {
1294 if (OffImm < 0) {
1295 if (OffImm < -255)
1296 // Can't fall back to t2LDRi8 / t2STRi8.
1297 return false;
1298 } else {
1299 int Limit = (1 << 8) * Scale;
1300 if (OffImm >= Limit || (OffImm & (Scale-1)))
1301 return false;
1302 }
Evan Chengeef490f2009-09-25 21:44:53 +00001303 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001304 } else {
1305 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1306 if (OffImm < 0) {
1307 AddSub = ARM_AM::sub;
1308 OffImm = - OffImm;
1309 }
1310 int Limit = (1 << 8) * Scale;
1311 if (OffImm >= Limit || (OffImm & (Scale-1)))
1312 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001313 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001314 }
Evan Chengd780f352009-06-15 20:54:56 +00001315 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001316 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001317 if (EvenReg == OddReg)
1318 return false;
1319 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001320 if (!isT2)
1321 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001322 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001323 dl = Op0->getDebugLoc();
1324 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001325}
1326
Evan Chenge7d6df72009-06-13 09:12:55 +00001327bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1328 SmallVector<MachineInstr*, 4> &Ops,
1329 unsigned Base, bool isLd,
1330 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1331 bool RetVal = false;
1332
1333 // Sort by offset (in reverse order).
1334 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1335
1336 // The loads / stores of the same base are in order. Scan them from first to
1337 // last and check for the followins:
1338 // 1. Any def of base.
1339 // 2. Any gaps.
1340 while (Ops.size() > 1) {
1341 unsigned FirstLoc = ~0U;
1342 unsigned LastLoc = 0;
1343 MachineInstr *FirstOp = 0;
1344 MachineInstr *LastOp = 0;
1345 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001346 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001347 unsigned LastBytes = 0;
1348 unsigned NumMove = 0;
1349 for (int i = Ops.size() - 1; i >= 0; --i) {
1350 MachineInstr *Op = Ops[i];
1351 unsigned Loc = MI2LocMap[Op];
1352 if (Loc <= FirstLoc) {
1353 FirstLoc = Loc;
1354 FirstOp = Op;
1355 }
1356 if (Loc >= LastLoc) {
1357 LastLoc = Loc;
1358 LastOp = Op;
1359 }
1360
Evan Chengf9f1da12009-06-18 02:04:01 +00001361 unsigned Opcode = Op->getOpcode();
1362 if (LastOpcode && Opcode != LastOpcode)
1363 break;
1364
Evan Chenge7d6df72009-06-13 09:12:55 +00001365 int Offset = getMemoryOpOffset(Op);
1366 unsigned Bytes = getLSMultipleTransferSize(Op);
1367 if (LastBytes) {
1368 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1369 break;
1370 }
1371 LastOffset = Offset;
1372 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001373 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001374 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001375 break;
1376 }
1377
1378 if (NumMove <= 1)
1379 Ops.pop_back();
1380 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001381 SmallPtrSet<MachineInstr*, 4> MemOps;
1382 SmallSet<unsigned, 4> MemRegs;
1383 for (int i = NumMove-1; i >= 0; --i) {
1384 MemOps.insert(Ops[i]);
1385 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1386 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001387
1388 // Be conservative, if the instructions are too far apart, don't
1389 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001390 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001391 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001392 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1393 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001394 if (!DoMove) {
1395 for (unsigned i = 0; i != NumMove; ++i)
1396 Ops.pop_back();
1397 } else {
1398 // This is the new location for the loads / stores.
1399 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001400 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001401 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001402
1403 // If we are moving a pair of loads / stores, see if it makes sense
1404 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001405 MachineInstr *Op0 = Ops.back();
1406 MachineInstr *Op1 = Ops[Ops.size()-2];
1407 unsigned EvenReg = 0, OddReg = 0;
1408 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1409 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001410 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001411 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001412 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001413 DebugLoc dl;
1414 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1415 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001416 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001417 Ops.pop_back();
1418 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001419
Evan Chengd780f352009-06-15 20:54:56 +00001420 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001421 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001422 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1423 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001424 .addReg(EvenReg, RegState::Define)
1425 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001426 .addReg(BaseReg);
1427 if (!isT2)
1428 MIB.addReg(OffReg);
1429 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001430 ++NumLDRDFormed;
1431 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001432 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1433 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001434 .addReg(EvenReg)
1435 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001436 .addReg(BaseReg);
1437 if (!isT2)
1438 MIB.addReg(OffReg);
1439 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001440 ++NumSTRDFormed;
1441 }
1442 MBB->erase(Op0);
1443 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001444
1445 // Add register allocation hints to form register pairs.
1446 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1447 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001448 } else {
1449 for (unsigned i = 0; i != NumMove; ++i) {
1450 MachineInstr *Op = Ops.back();
1451 Ops.pop_back();
1452 MBB->splice(InsertPos, MBB, Op);
1453 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001454 }
1455
1456 NumLdStMoved += NumMove;
1457 RetVal = true;
1458 }
1459 }
1460 }
1461
1462 return RetVal;
1463}
1464
1465bool
1466ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1467 bool RetVal = false;
1468
1469 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1470 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1471 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1472 SmallVector<unsigned, 4> LdBases;
1473 SmallVector<unsigned, 4> StBases;
1474
1475 unsigned Loc = 0;
1476 MachineBasicBlock::iterator MBBI = MBB->begin();
1477 MachineBasicBlock::iterator E = MBB->end();
1478 while (MBBI != E) {
1479 for (; MBBI != E; ++MBBI) {
1480 MachineInstr *MI = MBBI;
1481 const TargetInstrDesc &TID = MI->getDesc();
1482 if (TID.isCall() || TID.isTerminator()) {
1483 // Stop at barriers.
1484 ++MBBI;
1485 break;
1486 }
1487
1488 MI2LocMap[MI] = Loc++;
1489 if (!isMemoryOp(MI))
1490 continue;
1491 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001492 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001493 continue;
1494
Evan Chengeef490f2009-09-25 21:44:53 +00001495 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001496 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001497 unsigned Base = MI->getOperand(1).getReg();
1498 int Offset = getMemoryOpOffset(MI);
1499
1500 bool StopHere = false;
1501 if (isLd) {
1502 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1503 Base2LdsMap.find(Base);
1504 if (BI != Base2LdsMap.end()) {
1505 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1506 if (Offset == getMemoryOpOffset(BI->second[i])) {
1507 StopHere = true;
1508 break;
1509 }
1510 }
1511 if (!StopHere)
1512 BI->second.push_back(MI);
1513 } else {
1514 SmallVector<MachineInstr*, 4> MIs;
1515 MIs.push_back(MI);
1516 Base2LdsMap[Base] = MIs;
1517 LdBases.push_back(Base);
1518 }
1519 } else {
1520 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1521 Base2StsMap.find(Base);
1522 if (BI != Base2StsMap.end()) {
1523 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1524 if (Offset == getMemoryOpOffset(BI->second[i])) {
1525 StopHere = true;
1526 break;
1527 }
1528 }
1529 if (!StopHere)
1530 BI->second.push_back(MI);
1531 } else {
1532 SmallVector<MachineInstr*, 4> MIs;
1533 MIs.push_back(MI);
1534 Base2StsMap[Base] = MIs;
1535 StBases.push_back(Base);
1536 }
1537 }
1538
1539 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001540 // Found a duplicate (a base+offset combination that's seen earlier).
1541 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001542 --Loc;
1543 break;
1544 }
1545 }
1546
1547 // Re-schedule loads.
1548 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1549 unsigned Base = LdBases[i];
1550 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1551 if (Lds.size() > 1)
1552 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1553 }
1554
1555 // Re-schedule stores.
1556 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1557 unsigned Base = StBases[i];
1558 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1559 if (Sts.size() > 1)
1560 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1561 }
1562
1563 if (MBBI != E) {
1564 Base2LdsMap.clear();
1565 Base2StsMap.clear();
1566 LdBases.clear();
1567 StBases.clear();
1568 }
1569 }
1570
1571 return RetVal;
1572}
1573
1574
1575/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1576/// optimization pass.
1577FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1578 if (PreAlloc)
1579 return new ARMPreAllocLoadStoreOpt();
1580 return new ARMLoadStoreOpt();
1581}