blob: e22126956e7a1c3264f706fad8a4a9ae1ca7af35 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/MemoryObject.h"
23#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000025#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson6153a032011-08-23 17:45:18 +0000106static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000112static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000114static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000130static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000132static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000178static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000179 uint64_t Address, const void *Decoder);
Owen Anderson357ec682011-08-22 20:27:12 +0000180static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
181 uint64_t Address, const void *Decoder);
182static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
183 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184
Owen Anderson83e3f672011-08-17 17:44:15 +0000185static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000187static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000189static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000191static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000193static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000195static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000197static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000199static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000201static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000203static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000205static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000207static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000209static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000211static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000213static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000215static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000217static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000219static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000220 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000221static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000222 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000223static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000224 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000225static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000226 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000227static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000228 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000229static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000230 uint64_t Address, const void *Decoder);
Owen Andersone234d022011-08-24 17:21:43 +0000231static DecodeStatus DecodeITCond(llvm::MCInst &Inst, unsigned Val,
232 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000233
234#include "ARMGenDisassemblerTables.inc"
235#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000236#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000237
238using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000239
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000240static MCDisassembler *createARMDisassembler(const Target &T) {
241 return new ARMDisassembler;
242}
243
244static MCDisassembler *createThumbDisassembler(const Target &T) {
245 return new ThumbDisassembler;
246}
247
Sean Callanan9899f702010-04-13 21:21:57 +0000248EDInstInfo *ARMDisassembler::getEDInfo() const {
249 return instInfoARM;
250}
251
252EDInstInfo *ThumbDisassembler::getEDInfo() const {
253 return instInfoARM;
254}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000255
Owen Anderson83e3f672011-08-17 17:44:15 +0000256DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
257 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000258 uint64_t Address,
259 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000260 uint8_t bytes[4];
261
262 // We want to read exactly 4 bytes of data.
263 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000264 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000265
266 // Encoded as a small-endian 32-bit word in the stream.
267 uint32_t insn = (bytes[3] << 24) |
268 (bytes[2] << 16) |
269 (bytes[1] << 8) |
270 (bytes[0] << 0);
271
272 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000273 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
274 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000275 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000276 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 }
278
279 // Instructions that are shared between ARM and Thumb modes.
280 // FIXME: This shouldn't really exist. It's an artifact of the
281 // fact that we fail to encode a few instructions properly for Thumb.
282 MI.clear();
283 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000284 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000286 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 }
288
289 // VFP and NEON instructions, similarly, are shared between ARM
290 // and Thumb modes.
291 MI.clear();
292 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000293 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000294 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000295 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000296 }
297
298 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000299 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000300 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000301 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000302 // Add a fake predicate operand, because we share these instruction
303 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000304 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
305 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000306 }
307
308 MI.clear();
309 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000310 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000311 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000312 // Add a fake predicate operand, because we share these instruction
313 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000314 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
315 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000316 }
317
318 MI.clear();
319 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000320 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000321 Size = 4;
322 // Add a fake predicate operand, because we share these instruction
323 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000324 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
325 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 }
327
328 MI.clear();
329
Owen Anderson83e3f672011-08-17 17:44:15 +0000330 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331}
332
333namespace llvm {
334extern MCInstrDesc ARMInsts[];
335}
336
337// Thumb1 instructions don't have explicit S bits. Rather, they
338// implicitly set CPSR. Since it's not represented in the encoding, the
339// auto-generated decoder won't inject the CPSR operand. We need to fix
340// that as a post-pass.
341static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
342 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000343 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000344 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000345 for (unsigned i = 0; i < NumOps; ++i, ++I) {
346 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000348 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
350 return;
351 }
352 }
353
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000354 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000355}
356
357// Most Thumb instructions don't have explicit predicates in the
358// encoding, but rather get their predicates from IT context. We need
359// to fix up the predicate operands using this context information as a
360// post-pass.
361void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
362 // A few instructions actually have predicates encoded in them. Don't
363 // try to overwrite it if we're seeing one of those.
364 switch (MI.getOpcode()) {
365 case ARM::tBcc:
366 case ARM::t2Bcc:
367 return;
368 default:
369 break;
370 }
371
372 // If we're in an IT block, base the predicate on that. Otherwise,
373 // assume a predicate of AL.
374 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000375 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 CC = ITBlock.back();
377 ITBlock.pop_back();
378 } else
379 CC = ARMCC::AL;
380
381 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000382 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000383 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000384 for (unsigned i = 0; i < NumOps; ++i, ++I) {
385 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000386 if (OpInfo[i].isPredicate()) {
387 I = MI.insert(I, MCOperand::CreateImm(CC));
388 ++I;
389 if (CC == ARMCC::AL)
390 MI.insert(I, MCOperand::CreateReg(0));
391 else
392 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
393 return;
394 }
395 }
396
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000397 I = MI.insert(I, MCOperand::CreateImm(CC));
398 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000399 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000400 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000401 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000402 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403}
404
405// Thumb VFP instructions are a special case. Because we share their
406// encodings between ARM and Thumb modes, and they are predicable in ARM
407// mode, the auto-generated decoder will give them an (incorrect)
408// predicate operand. We need to rewrite these operands based on the IT
409// context as a post-pass.
410void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
411 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000412 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000413 CC = ITBlock.back();
414 ITBlock.pop_back();
415 } else
416 CC = ARMCC::AL;
417
418 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
419 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000420 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
421 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000422 if (OpInfo[i].isPredicate() ) {
423 I->setImm(CC);
424 ++I;
425 if (CC == ARMCC::AL)
426 I->setReg(0);
427 else
428 I->setReg(ARM::CPSR);
429 return;
430 }
431 }
432}
433
Owen Anderson83e3f672011-08-17 17:44:15 +0000434DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
435 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000436 uint64_t Address,
437 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000438 uint8_t bytes[4];
439
440 // We want to read exactly 2 bytes of data.
441 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000442 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000443
444 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000445 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
446 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000447 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000448 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000449 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000450 }
451
452 MI.clear();
453 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
454 if (result) {
455 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000456 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 AddThumbPredicate(MI);
458 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000459 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000460 }
461
462 MI.clear();
463 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000464 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000465 Size = 2;
466 AddThumbPredicate(MI);
467
468 // If we find an IT instruction, we need to parse its condition
469 // code and mask operands so that we can apply them correctly
470 // to the subsequent instructions.
471 if (MI.getOpcode() == ARM::t2IT) {
472 unsigned firstcond = MI.getOperand(0).getImm();
473 uint32_t mask = MI.getOperand(1).getImm();
474 unsigned zeros = CountTrailingZeros_32(mask);
475 mask >>= zeros+1;
476
477 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
478 if (firstcond ^ (mask & 1))
479 ITBlock.push_back(firstcond ^ 1);
480 else
481 ITBlock.push_back(firstcond);
482 mask >>= 1;
483 }
484 ITBlock.push_back(firstcond);
485 }
486
Owen Anderson83e3f672011-08-17 17:44:15 +0000487 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 }
489
490 // We want to read exactly 4 bytes of data.
491 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000492 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493
494 uint32_t insn32 = (bytes[3] << 8) |
495 (bytes[2] << 0) |
496 (bytes[1] << 24) |
497 (bytes[0] << 16);
498 MI.clear();
499 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000500 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 Size = 4;
502 bool InITBlock = ITBlock.size();
503 AddThumbPredicate(MI);
504 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000505 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 }
507
508 MI.clear();
509 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000510 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000511 Size = 4;
512 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000513 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000514 }
515
516 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000517 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000518 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000519 Size = 4;
520 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000521 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000522 }
523
524 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000525 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000527 Size = 4;
528 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000529 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000530 }
531
532 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000533 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000534 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000535 Size = 4;
536 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000537 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000538 }
539
540 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
541 MI.clear();
542 uint32_t NEONLdStInsn = insn32;
543 NEONLdStInsn &= 0xF0FFFFFF;
544 NEONLdStInsn |= 0x04000000;
545 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000546 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000547 Size = 4;
548 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000549 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000550 }
551 }
552
Owen Anderson8533eba2011-08-10 19:01:10 +0000553 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000554 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000555 uint32_t NEONDataInsn = insn32;
556 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
557 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
558 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
559 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000560 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000561 Size = 4;
562 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000563 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000564 }
565 }
566
Owen Anderson83e3f672011-08-17 17:44:15 +0000567 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000568}
569
570
571extern "C" void LLVMInitializeARMDisassembler() {
572 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
573 createARMDisassembler);
574 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
575 createThumbDisassembler);
576}
577
578static const unsigned GPRDecoderTable[] = {
579 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
580 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
581 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
582 ARM::R12, ARM::SP, ARM::LR, ARM::PC
583};
584
Owen Anderson83e3f672011-08-17 17:44:15 +0000585static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000586 uint64_t Address, const void *Decoder) {
587 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000588 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000589
590 unsigned Register = GPRDecoderTable[RegNo];
591 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000592 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000593}
594
Jim Grosbachc4057822011-08-17 21:58:18 +0000595static DecodeStatus
596DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
597 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000598 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000599 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
600}
601
Owen Anderson83e3f672011-08-17 17:44:15 +0000602static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000603 uint64_t Address, const void *Decoder) {
604 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000605 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000606 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
607}
608
Owen Anderson83e3f672011-08-17 17:44:15 +0000609static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000610 uint64_t Address, const void *Decoder) {
611 unsigned Register = 0;
612 switch (RegNo) {
613 case 0:
614 Register = ARM::R0;
615 break;
616 case 1:
617 Register = ARM::R1;
618 break;
619 case 2:
620 Register = ARM::R2;
621 break;
622 case 3:
623 Register = ARM::R3;
624 break;
625 case 9:
626 Register = ARM::R9;
627 break;
628 case 12:
629 Register = ARM::R12;
630 break;
631 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000632 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000633 }
634
635 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000636 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000637}
638
Owen Anderson83e3f672011-08-17 17:44:15 +0000639static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000640 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000641 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000642 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
643}
644
Jim Grosbachc4057822011-08-17 21:58:18 +0000645static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000646 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
647 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
648 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
649 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
650 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
651 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
652 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
653 ARM::S28, ARM::S29, ARM::S30, ARM::S31
654};
655
Owen Anderson83e3f672011-08-17 17:44:15 +0000656static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000657 uint64_t Address, const void *Decoder) {
658 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000659 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000660
661 unsigned Register = SPRDecoderTable[RegNo];
662 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000663 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000664}
665
Jim Grosbachc4057822011-08-17 21:58:18 +0000666static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000667 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
668 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
669 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
670 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
671 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
672 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
673 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
674 ARM::D28, ARM::D29, ARM::D30, ARM::D31
675};
676
Owen Anderson83e3f672011-08-17 17:44:15 +0000677static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000678 uint64_t Address, const void *Decoder) {
679 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000680 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681
682 unsigned Register = DPRDecoderTable[RegNo];
683 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000684 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685}
686
Owen Anderson83e3f672011-08-17 17:44:15 +0000687static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000688 uint64_t Address, const void *Decoder) {
689 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000690 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
692}
693
Jim Grosbachc4057822011-08-17 21:58:18 +0000694static DecodeStatus
695DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
696 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000697 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000698 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000699 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
700}
701
Jim Grosbachc4057822011-08-17 21:58:18 +0000702static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
704 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
705 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
706 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
707};
708
709
Owen Anderson83e3f672011-08-17 17:44:15 +0000710static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711 uint64_t Address, const void *Decoder) {
712 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000713 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714 RegNo >>= 1;
715
716 unsigned Register = QPRDecoderTable[RegNo];
717 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000718 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719}
720
Owen Anderson83e3f672011-08-17 17:44:15 +0000721static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000722 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000723 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000724 // AL predicate is not allowed on Thumb1 branches.
725 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000726 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000727 Inst.addOperand(MCOperand::CreateImm(Val));
728 if (Val == ARMCC::AL) {
729 Inst.addOperand(MCOperand::CreateReg(0));
730 } else
731 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000732 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000733}
734
Owen Anderson83e3f672011-08-17 17:44:15 +0000735static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000736 uint64_t Address, const void *Decoder) {
737 if (Val)
738 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
739 else
740 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000741 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000742}
743
Owen Anderson83e3f672011-08-17 17:44:15 +0000744static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000745 uint64_t Address, const void *Decoder) {
746 uint32_t imm = Val & 0xFF;
747 uint32_t rot = (Val & 0xF00) >> 7;
748 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
749 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000750 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000751}
752
Owen Anderson83e3f672011-08-17 17:44:15 +0000753static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754 uint64_t Address, const void *Decoder) {
755 Val <<= 2;
756 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000757 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000758}
759
Owen Anderson83e3f672011-08-17 17:44:15 +0000760static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000761 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000762 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000763
764 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
765 unsigned type = fieldFromInstruction32(Val, 5, 2);
766 unsigned imm = fieldFromInstruction32(Val, 7, 5);
767
768 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000769 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000770
771 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
772 switch (type) {
773 case 0:
774 Shift = ARM_AM::lsl;
775 break;
776 case 1:
777 Shift = ARM_AM::lsr;
778 break;
779 case 2:
780 Shift = ARM_AM::asr;
781 break;
782 case 3:
783 Shift = ARM_AM::ror;
784 break;
785 }
786
787 if (Shift == ARM_AM::ror && imm == 0)
788 Shift = ARM_AM::rrx;
789
790 unsigned Op = Shift | (imm << 3);
791 Inst.addOperand(MCOperand::CreateImm(Op));
792
Owen Anderson83e3f672011-08-17 17:44:15 +0000793 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000794}
795
Owen Anderson83e3f672011-08-17 17:44:15 +0000796static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000797 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000798 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799
800 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
801 unsigned type = fieldFromInstruction32(Val, 5, 2);
802 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
803
804 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000805 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
806 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000807
808 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
809 switch (type) {
810 case 0:
811 Shift = ARM_AM::lsl;
812 break;
813 case 1:
814 Shift = ARM_AM::lsr;
815 break;
816 case 2:
817 Shift = ARM_AM::asr;
818 break;
819 case 3:
820 Shift = ARM_AM::ror;
821 break;
822 }
823
824 Inst.addOperand(MCOperand::CreateImm(Shift));
825
Owen Anderson83e3f672011-08-17 17:44:15 +0000826 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827}
828
Owen Anderson83e3f672011-08-17 17:44:15 +0000829static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000830 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000831 DecodeStatus S = Success;
832
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000833 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000834 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000835 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000836 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000837 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000838 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000839 }
840
Owen Anderson83e3f672011-08-17 17:44:15 +0000841 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000842}
843
Owen Anderson83e3f672011-08-17 17:44:15 +0000844static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000845 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000846 DecodeStatus S = Success;
847
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000848 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
849 unsigned regs = Val & 0xFF;
850
Owen Anderson83e3f672011-08-17 17:44:15 +0000851 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000852 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000854 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000855
Owen Anderson83e3f672011-08-17 17:44:15 +0000856 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857}
858
Owen Anderson83e3f672011-08-17 17:44:15 +0000859static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000861 DecodeStatus S = Success;
862
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000863 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
864 unsigned regs = (Val & 0xFF) / 2;
865
Owen Anderson83e3f672011-08-17 17:44:15 +0000866 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000867 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000868 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000869 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000870
Owen Anderson83e3f672011-08-17 17:44:15 +0000871 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000872}
873
Owen Anderson83e3f672011-08-17 17:44:15 +0000874static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000875 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000876 // This operand encodes a mask of contiguous zeros between a specified MSB
877 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
878 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000879 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000880 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000881 unsigned msb = fieldFromInstruction32(Val, 5, 5);
882 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
883 uint32_t msb_mask = (1 << (msb+1)) - 1;
884 uint32_t lsb_mask = (1 << lsb) - 1;
885 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000886 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000887}
888
Owen Anderson83e3f672011-08-17 17:44:15 +0000889static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000890 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000891 DecodeStatus S = Success;
892
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000893 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
894 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
895 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
896 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
897 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
898 unsigned U = fieldFromInstruction32(Insn, 23, 1);
899
900 switch (Inst.getOpcode()) {
901 case ARM::LDC_OFFSET:
902 case ARM::LDC_PRE:
903 case ARM::LDC_POST:
904 case ARM::LDC_OPTION:
905 case ARM::LDCL_OFFSET:
906 case ARM::LDCL_PRE:
907 case ARM::LDCL_POST:
908 case ARM::LDCL_OPTION:
909 case ARM::STC_OFFSET:
910 case ARM::STC_PRE:
911 case ARM::STC_POST:
912 case ARM::STC_OPTION:
913 case ARM::STCL_OFFSET:
914 case ARM::STCL_PRE:
915 case ARM::STCL_POST:
916 case ARM::STCL_OPTION:
917 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000918 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000919 break;
920 default:
921 break;
922 }
923
924 Inst.addOperand(MCOperand::CreateImm(coproc));
925 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000926 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000927 switch (Inst.getOpcode()) {
928 case ARM::LDC_OPTION:
929 case ARM::LDCL_OPTION:
930 case ARM::LDC2_OPTION:
931 case ARM::LDC2L_OPTION:
932 case ARM::STC_OPTION:
933 case ARM::STCL_OPTION:
934 case ARM::STC2_OPTION:
935 case ARM::STC2L_OPTION:
936 case ARM::LDCL_POST:
937 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000938 case ARM::LDC2L_POST:
939 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000940 break;
941 default:
942 Inst.addOperand(MCOperand::CreateReg(0));
943 break;
944 }
945
946 unsigned P = fieldFromInstruction32(Insn, 24, 1);
947 unsigned W = fieldFromInstruction32(Insn, 21, 1);
948
949 bool writeback = (P == 0) || (W == 1);
950 unsigned idx_mode = 0;
951 if (P && writeback)
952 idx_mode = ARMII::IndexModePre;
953 else if (!P && writeback)
954 idx_mode = ARMII::IndexModePost;
955
956 switch (Inst.getOpcode()) {
957 case ARM::LDCL_POST:
958 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000959 case ARM::LDC2L_POST:
960 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000961 imm |= U << 8;
962 case ARM::LDC_OPTION:
963 case ARM::LDCL_OPTION:
964 case ARM::LDC2_OPTION:
965 case ARM::LDC2L_OPTION:
966 case ARM::STC_OPTION:
967 case ARM::STCL_OPTION:
968 case ARM::STC2_OPTION:
969 case ARM::STC2L_OPTION:
970 Inst.addOperand(MCOperand::CreateImm(imm));
971 break;
972 default:
973 if (U)
974 Inst.addOperand(MCOperand::CreateImm(
975 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
976 else
977 Inst.addOperand(MCOperand::CreateImm(
978 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
979 break;
980 }
981
982 switch (Inst.getOpcode()) {
983 case ARM::LDC_OFFSET:
984 case ARM::LDC_PRE:
985 case ARM::LDC_POST:
986 case ARM::LDC_OPTION:
987 case ARM::LDCL_OFFSET:
988 case ARM::LDCL_PRE:
989 case ARM::LDCL_POST:
990 case ARM::LDCL_OPTION:
991 case ARM::STC_OFFSET:
992 case ARM::STC_PRE:
993 case ARM::STC_POST:
994 case ARM::STC_OPTION:
995 case ARM::STCL_OFFSET:
996 case ARM::STCL_PRE:
997 case ARM::STCL_POST:
998 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000999 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001000 break;
1001 default:
1002 break;
1003 }
1004
Owen Anderson83e3f672011-08-17 17:44:15 +00001005 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001006}
1007
Jim Grosbachc4057822011-08-17 21:58:18 +00001008static DecodeStatus
1009DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1010 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001011 DecodeStatus S = Success;
1012
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001013 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1014 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1015 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1016 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1017 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1018 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1019 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1020 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1021
1022 // On stores, the writeback operand precedes Rt.
1023 switch (Inst.getOpcode()) {
1024 case ARM::STR_POST_IMM:
1025 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001026 case ARM::STRB_POST_IMM:
1027 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001028 case ARM::STRT_POST_REG:
1029 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001030 case ARM::STRBT_POST_REG:
1031 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001032 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001033 break;
1034 default:
1035 break;
1036 }
1037
Owen Anderson83e3f672011-08-17 17:44:15 +00001038 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001039
1040 // On loads, the writeback operand comes after Rt.
1041 switch (Inst.getOpcode()) {
1042 case ARM::LDR_POST_IMM:
1043 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001044 case ARM::LDRB_POST_IMM:
1045 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001046 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001047 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001048 case ARM::LDRBT_POST_REG:
1049 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001050 case ARM::LDRT_POST_REG:
1051 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001052 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001053 break;
1054 default:
1055 break;
1056 }
1057
Owen Anderson83e3f672011-08-17 17:44:15 +00001058 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001059
1060 ARM_AM::AddrOpc Op = ARM_AM::add;
1061 if (!fieldFromInstruction32(Insn, 23, 1))
1062 Op = ARM_AM::sub;
1063
1064 bool writeback = (P == 0) || (W == 1);
1065 unsigned idx_mode = 0;
1066 if (P && writeback)
1067 idx_mode = ARMII::IndexModePre;
1068 else if (!P && writeback)
1069 idx_mode = ARMII::IndexModePost;
1070
Owen Anderson83e3f672011-08-17 17:44:15 +00001071 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001072
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001073 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001074 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001075 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1076 switch( fieldFromInstruction32(Insn, 5, 2)) {
1077 case 0:
1078 Opc = ARM_AM::lsl;
1079 break;
1080 case 1:
1081 Opc = ARM_AM::lsr;
1082 break;
1083 case 2:
1084 Opc = ARM_AM::asr;
1085 break;
1086 case 3:
1087 Opc = ARM_AM::ror;
1088 break;
1089 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001090 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091 }
1092 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1093 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1094
1095 Inst.addOperand(MCOperand::CreateImm(imm));
1096 } else {
1097 Inst.addOperand(MCOperand::CreateReg(0));
1098 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1099 Inst.addOperand(MCOperand::CreateImm(tmp));
1100 }
1101
Owen Anderson83e3f672011-08-17 17:44:15 +00001102 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001103
Owen Anderson83e3f672011-08-17 17:44:15 +00001104 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001105}
1106
Owen Anderson83e3f672011-08-17 17:44:15 +00001107static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001108 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001109 DecodeStatus S = Success;
1110
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001111 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1112 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1113 unsigned type = fieldFromInstruction32(Val, 5, 2);
1114 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1115 unsigned U = fieldFromInstruction32(Val, 12, 1);
1116
Owen Anderson51157d22011-08-09 21:38:14 +00001117 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001118 switch (type) {
1119 case 0:
1120 ShOp = ARM_AM::lsl;
1121 break;
1122 case 1:
1123 ShOp = ARM_AM::lsr;
1124 break;
1125 case 2:
1126 ShOp = ARM_AM::asr;
1127 break;
1128 case 3:
1129 ShOp = ARM_AM::ror;
1130 break;
1131 }
1132
Owen Anderson83e3f672011-08-17 17:44:15 +00001133 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1134 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001135 unsigned shift;
1136 if (U)
1137 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1138 else
1139 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1140 Inst.addOperand(MCOperand::CreateImm(shift));
1141
Owen Anderson83e3f672011-08-17 17:44:15 +00001142 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001143}
1144
Jim Grosbachc4057822011-08-17 21:58:18 +00001145static DecodeStatus
1146DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1147 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001148 DecodeStatus S = Success;
1149
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001150 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1151 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1152 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1153 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1154 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1155 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1156 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1157 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1158 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1159
1160 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001161
1162 // For {LD,ST}RD, Rt must be even, else undefined.
1163 switch (Inst.getOpcode()) {
1164 case ARM::STRD:
1165 case ARM::STRD_PRE:
1166 case ARM::STRD_POST:
1167 case ARM::LDRD:
1168 case ARM::LDRD_PRE:
1169 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001170 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001171 break;
1172 default:
1173 break;
1174 }
1175
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001176 if (writeback) { // Writeback
1177 if (P)
1178 U |= ARMII::IndexModePre << 9;
1179 else
1180 U |= ARMII::IndexModePost << 9;
1181
1182 // On stores, the writeback operand precedes Rt.
1183 switch (Inst.getOpcode()) {
1184 case ARM::STRD:
1185 case ARM::STRD_PRE:
1186 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001187 case ARM::STRH:
1188 case ARM::STRH_PRE:
1189 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001190 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001191 break;
1192 default:
1193 break;
1194 }
1195 }
1196
Owen Anderson83e3f672011-08-17 17:44:15 +00001197 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001198 switch (Inst.getOpcode()) {
1199 case ARM::STRD:
1200 case ARM::STRD_PRE:
1201 case ARM::STRD_POST:
1202 case ARM::LDRD:
1203 case ARM::LDRD_PRE:
1204 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001205 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001206 break;
1207 default:
1208 break;
1209 }
1210
1211 if (writeback) {
1212 // On loads, the writeback operand comes after Rt.
1213 switch (Inst.getOpcode()) {
1214 case ARM::LDRD:
1215 case ARM::LDRD_PRE:
1216 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001217 case ARM::LDRH:
1218 case ARM::LDRH_PRE:
1219 case ARM::LDRH_POST:
1220 case ARM::LDRSH:
1221 case ARM::LDRSH_PRE:
1222 case ARM::LDRSH_POST:
1223 case ARM::LDRSB:
1224 case ARM::LDRSB_PRE:
1225 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001226 case ARM::LDRHTr:
1227 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001228 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001229 break;
1230 default:
1231 break;
1232 }
1233 }
1234
Owen Anderson83e3f672011-08-17 17:44:15 +00001235 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001236
1237 if (type) {
1238 Inst.addOperand(MCOperand::CreateReg(0));
1239 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1240 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001241 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 Inst.addOperand(MCOperand::CreateImm(U));
1243 }
1244
Owen Anderson83e3f672011-08-17 17:44:15 +00001245 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001246
Owen Anderson83e3f672011-08-17 17:44:15 +00001247 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001248}
1249
Owen Anderson83e3f672011-08-17 17:44:15 +00001250static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001251 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001252 DecodeStatus S = Success;
1253
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001254 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1255 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1256
1257 switch (mode) {
1258 case 0:
1259 mode = ARM_AM::da;
1260 break;
1261 case 1:
1262 mode = ARM_AM::ia;
1263 break;
1264 case 2:
1265 mode = ARM_AM::db;
1266 break;
1267 case 3:
1268 mode = ARM_AM::ib;
1269 break;
1270 }
1271
1272 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001273 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001274
Owen Anderson83e3f672011-08-17 17:44:15 +00001275 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001276}
1277
Owen Anderson83e3f672011-08-17 17:44:15 +00001278static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001279 unsigned Insn,
1280 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001281 DecodeStatus S = Success;
1282
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001283 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1284 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1285 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1286
1287 if (pred == 0xF) {
1288 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001289 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001290 Inst.setOpcode(ARM::RFEDA);
1291 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001292 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001293 Inst.setOpcode(ARM::RFEDA_UPD);
1294 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001295 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 Inst.setOpcode(ARM::RFEDB);
1297 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001298 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001299 Inst.setOpcode(ARM::RFEDB_UPD);
1300 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001301 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001302 Inst.setOpcode(ARM::RFEIA);
1303 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001304 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001305 Inst.setOpcode(ARM::RFEIA_UPD);
1306 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001307 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001308 Inst.setOpcode(ARM::RFEIB);
1309 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001310 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001311 Inst.setOpcode(ARM::RFEIB_UPD);
1312 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001313 case ARM::STMDA:
1314 Inst.setOpcode(ARM::SRSDA);
1315 break;
1316 case ARM::STMDA_UPD:
1317 Inst.setOpcode(ARM::SRSDA_UPD);
1318 break;
1319 case ARM::STMDB:
1320 Inst.setOpcode(ARM::SRSDB);
1321 break;
1322 case ARM::STMDB_UPD:
1323 Inst.setOpcode(ARM::SRSDB_UPD);
1324 break;
1325 case ARM::STMIA:
1326 Inst.setOpcode(ARM::SRSIA);
1327 break;
1328 case ARM::STMIA_UPD:
1329 Inst.setOpcode(ARM::SRSIA_UPD);
1330 break;
1331 case ARM::STMIB:
1332 Inst.setOpcode(ARM::SRSIB);
1333 break;
1334 case ARM::STMIB_UPD:
1335 Inst.setOpcode(ARM::SRSIB_UPD);
1336 break;
1337 default:
1338 CHECK(S, Fail);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001339 }
Owen Anderson846dd952011-08-18 22:31:17 +00001340
1341 // For stores (which become SRS's, the only operand is the mode.
1342 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1343 Inst.addOperand(
1344 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1345 return S;
1346 }
1347
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001348 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1349 }
1350
Owen Anderson83e3f672011-08-17 17:44:15 +00001351 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1352 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1353 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1354 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001355
Owen Anderson83e3f672011-08-17 17:44:15 +00001356 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001357}
1358
Owen Anderson83e3f672011-08-17 17:44:15 +00001359static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001360 uint64_t Address, const void *Decoder) {
1361 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1362 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1363 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1364 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1365
Owen Anderson14090bf2011-08-18 22:11:02 +00001366 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001367
Owen Anderson14090bf2011-08-18 22:11:02 +00001368 // imod == '01' --> UNPREDICTABLE
1369 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1370 // return failure here. The '01' imod value is unprintable, so there's
1371 // nothing useful we could do even if we returned UNPREDICTABLE.
1372
1373 if (imod == 1) CHECK(S, Fail);
1374
1375 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001376 Inst.setOpcode(ARM::CPS3p);
1377 Inst.addOperand(MCOperand::CreateImm(imod));
1378 Inst.addOperand(MCOperand::CreateImm(iflags));
1379 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001380 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001381 Inst.setOpcode(ARM::CPS2p);
1382 Inst.addOperand(MCOperand::CreateImm(imod));
1383 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001384 if (mode) CHECK(S, Unpredictable);
1385 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001386 Inst.setOpcode(ARM::CPS1p);
1387 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001388 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001389 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001390 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001391 Inst.setOpcode(ARM::CPS1p);
1392 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001393 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001394 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001395
Owen Anderson14090bf2011-08-18 22:11:02 +00001396 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001397}
1398
Owen Anderson6153a032011-08-23 17:45:18 +00001399static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
1400 uint64_t Address, const void *Decoder) {
1401 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1402 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1403 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1404 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1405
1406 DecodeStatus S = Success;
1407
1408 // imod == '01' --> UNPREDICTABLE
1409 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1410 // return failure here. The '01' imod value is unprintable, so there's
1411 // nothing useful we could do even if we returned UNPREDICTABLE.
1412
1413 if (imod == 1) CHECK(S, Fail);
1414
1415 if (imod && M) {
1416 Inst.setOpcode(ARM::t2CPS3p);
1417 Inst.addOperand(MCOperand::CreateImm(imod));
1418 Inst.addOperand(MCOperand::CreateImm(iflags));
1419 Inst.addOperand(MCOperand::CreateImm(mode));
1420 } else if (imod && !M) {
1421 Inst.setOpcode(ARM::t2CPS2p);
1422 Inst.addOperand(MCOperand::CreateImm(imod));
1423 Inst.addOperand(MCOperand::CreateImm(iflags));
1424 if (mode) CHECK(S, Unpredictable);
1425 } else if (!imod && M) {
1426 Inst.setOpcode(ARM::t2CPS1p);
1427 Inst.addOperand(MCOperand::CreateImm(mode));
1428 if (iflags) CHECK(S, Unpredictable);
1429 } else {
1430 // imod == '00' && M == '0' --> UNPREDICTABLE
1431 Inst.setOpcode(ARM::t2CPS1p);
1432 Inst.addOperand(MCOperand::CreateImm(mode));
1433 CHECK(S, Unpredictable);
1434 }
1435
1436 return S;
1437}
1438
1439
Owen Anderson83e3f672011-08-17 17:44:15 +00001440static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001441 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001442 DecodeStatus S = Success;
1443
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001444 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1445 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1446 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1447 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1448 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1449
1450 if (pred == 0xF)
1451 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1452
Owen Anderson83e3f672011-08-17 17:44:15 +00001453 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1454 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1455 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1456 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001457
Owen Anderson83e3f672011-08-17 17:44:15 +00001458 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001459
Owen Anderson83e3f672011-08-17 17:44:15 +00001460 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461}
1462
Owen Anderson83e3f672011-08-17 17:44:15 +00001463static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001464 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001465 DecodeStatus S = Success;
1466
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001467 unsigned add = fieldFromInstruction32(Val, 12, 1);
1468 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1469 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1470
Owen Anderson83e3f672011-08-17 17:44:15 +00001471 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001472
1473 if (!add) imm *= -1;
1474 if (imm == 0 && !add) imm = INT32_MIN;
1475 Inst.addOperand(MCOperand::CreateImm(imm));
1476
Owen Anderson83e3f672011-08-17 17:44:15 +00001477 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001478}
1479
Owen Anderson83e3f672011-08-17 17:44:15 +00001480static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001481 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001482 DecodeStatus S = Success;
1483
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001484 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1485 unsigned U = fieldFromInstruction32(Val, 8, 1);
1486 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1487
Owen Anderson83e3f672011-08-17 17:44:15 +00001488 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001489
1490 if (U)
1491 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1492 else
1493 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1494
Owen Anderson83e3f672011-08-17 17:44:15 +00001495 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001496}
1497
Owen Anderson83e3f672011-08-17 17:44:15 +00001498static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001499 uint64_t Address, const void *Decoder) {
1500 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1501}
1502
Jim Grosbachc4057822011-08-17 21:58:18 +00001503static DecodeStatus
1504DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1505 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001506 DecodeStatus S = Success;
1507
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001508 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1509 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1510
1511 if (pred == 0xF) {
1512 Inst.setOpcode(ARM::BLXi);
1513 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001514 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001515 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001516 }
1517
Benjamin Kramer793b8112011-08-09 22:02:50 +00001518 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001519 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001520
Owen Anderson83e3f672011-08-17 17:44:15 +00001521 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001522}
1523
1524
Owen Anderson83e3f672011-08-17 17:44:15 +00001525static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001526 uint64_t Address, const void *Decoder) {
1527 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001528 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001529}
1530
Owen Anderson83e3f672011-08-17 17:44:15 +00001531static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001532 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001533 DecodeStatus S = Success;
1534
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001535 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1536 unsigned align = fieldFromInstruction32(Val, 4, 2);
1537
Owen Anderson83e3f672011-08-17 17:44:15 +00001538 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001539 if (!align)
1540 Inst.addOperand(MCOperand::CreateImm(0));
1541 else
1542 Inst.addOperand(MCOperand::CreateImm(4 << align));
1543
Owen Anderson83e3f672011-08-17 17:44:15 +00001544 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001545}
1546
Owen Anderson83e3f672011-08-17 17:44:15 +00001547static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001548 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001549 DecodeStatus S = Success;
1550
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001551 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1552 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1553 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1554 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1555 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1556 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1557
1558 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001559 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001560
1561 // Second output register
1562 switch (Inst.getOpcode()) {
1563 case ARM::VLD1q8:
1564 case ARM::VLD1q16:
1565 case ARM::VLD1q32:
1566 case ARM::VLD1q64:
1567 case ARM::VLD1q8_UPD:
1568 case ARM::VLD1q16_UPD:
1569 case ARM::VLD1q32_UPD:
1570 case ARM::VLD1q64_UPD:
1571 case ARM::VLD1d8T:
1572 case ARM::VLD1d16T:
1573 case ARM::VLD1d32T:
1574 case ARM::VLD1d64T:
1575 case ARM::VLD1d8T_UPD:
1576 case ARM::VLD1d16T_UPD:
1577 case ARM::VLD1d32T_UPD:
1578 case ARM::VLD1d64T_UPD:
1579 case ARM::VLD1d8Q:
1580 case ARM::VLD1d16Q:
1581 case ARM::VLD1d32Q:
1582 case ARM::VLD1d64Q:
1583 case ARM::VLD1d8Q_UPD:
1584 case ARM::VLD1d16Q_UPD:
1585 case ARM::VLD1d32Q_UPD:
1586 case ARM::VLD1d64Q_UPD:
1587 case ARM::VLD2d8:
1588 case ARM::VLD2d16:
1589 case ARM::VLD2d32:
1590 case ARM::VLD2d8_UPD:
1591 case ARM::VLD2d16_UPD:
1592 case ARM::VLD2d32_UPD:
1593 case ARM::VLD2q8:
1594 case ARM::VLD2q16:
1595 case ARM::VLD2q32:
1596 case ARM::VLD2q8_UPD:
1597 case ARM::VLD2q16_UPD:
1598 case ARM::VLD2q32_UPD:
1599 case ARM::VLD3d8:
1600 case ARM::VLD3d16:
1601 case ARM::VLD3d32:
1602 case ARM::VLD3d8_UPD:
1603 case ARM::VLD3d16_UPD:
1604 case ARM::VLD3d32_UPD:
1605 case ARM::VLD4d8:
1606 case ARM::VLD4d16:
1607 case ARM::VLD4d32:
1608 case ARM::VLD4d8_UPD:
1609 case ARM::VLD4d16_UPD:
1610 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001611 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001612 break;
1613 case ARM::VLD2b8:
1614 case ARM::VLD2b16:
1615 case ARM::VLD2b32:
1616 case ARM::VLD2b8_UPD:
1617 case ARM::VLD2b16_UPD:
1618 case ARM::VLD2b32_UPD:
1619 case ARM::VLD3q8:
1620 case ARM::VLD3q16:
1621 case ARM::VLD3q32:
1622 case ARM::VLD3q8_UPD:
1623 case ARM::VLD3q16_UPD:
1624 case ARM::VLD3q32_UPD:
1625 case ARM::VLD4q8:
1626 case ARM::VLD4q16:
1627 case ARM::VLD4q32:
1628 case ARM::VLD4q8_UPD:
1629 case ARM::VLD4q16_UPD:
1630 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001631 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001632 default:
1633 break;
1634 }
1635
1636 // Third output register
1637 switch(Inst.getOpcode()) {
1638 case ARM::VLD1d8T:
1639 case ARM::VLD1d16T:
1640 case ARM::VLD1d32T:
1641 case ARM::VLD1d64T:
1642 case ARM::VLD1d8T_UPD:
1643 case ARM::VLD1d16T_UPD:
1644 case ARM::VLD1d32T_UPD:
1645 case ARM::VLD1d64T_UPD:
1646 case ARM::VLD1d8Q:
1647 case ARM::VLD1d16Q:
1648 case ARM::VLD1d32Q:
1649 case ARM::VLD1d64Q:
1650 case ARM::VLD1d8Q_UPD:
1651 case ARM::VLD1d16Q_UPD:
1652 case ARM::VLD1d32Q_UPD:
1653 case ARM::VLD1d64Q_UPD:
1654 case ARM::VLD2q8:
1655 case ARM::VLD2q16:
1656 case ARM::VLD2q32:
1657 case ARM::VLD2q8_UPD:
1658 case ARM::VLD2q16_UPD:
1659 case ARM::VLD2q32_UPD:
1660 case ARM::VLD3d8:
1661 case ARM::VLD3d16:
1662 case ARM::VLD3d32:
1663 case ARM::VLD3d8_UPD:
1664 case ARM::VLD3d16_UPD:
1665 case ARM::VLD3d32_UPD:
1666 case ARM::VLD4d8:
1667 case ARM::VLD4d16:
1668 case ARM::VLD4d32:
1669 case ARM::VLD4d8_UPD:
1670 case ARM::VLD4d16_UPD:
1671 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001672 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001673 break;
1674 case ARM::VLD3q8:
1675 case ARM::VLD3q16:
1676 case ARM::VLD3q32:
1677 case ARM::VLD3q8_UPD:
1678 case ARM::VLD3q16_UPD:
1679 case ARM::VLD3q32_UPD:
1680 case ARM::VLD4q8:
1681 case ARM::VLD4q16:
1682 case ARM::VLD4q32:
1683 case ARM::VLD4q8_UPD:
1684 case ARM::VLD4q16_UPD:
1685 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001686 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001687 break;
1688 default:
1689 break;
1690 }
1691
1692 // Fourth output register
1693 switch (Inst.getOpcode()) {
1694 case ARM::VLD1d8Q:
1695 case ARM::VLD1d16Q:
1696 case ARM::VLD1d32Q:
1697 case ARM::VLD1d64Q:
1698 case ARM::VLD1d8Q_UPD:
1699 case ARM::VLD1d16Q_UPD:
1700 case ARM::VLD1d32Q_UPD:
1701 case ARM::VLD1d64Q_UPD:
1702 case ARM::VLD2q8:
1703 case ARM::VLD2q16:
1704 case ARM::VLD2q32:
1705 case ARM::VLD2q8_UPD:
1706 case ARM::VLD2q16_UPD:
1707 case ARM::VLD2q32_UPD:
1708 case ARM::VLD4d8:
1709 case ARM::VLD4d16:
1710 case ARM::VLD4d32:
1711 case ARM::VLD4d8_UPD:
1712 case ARM::VLD4d16_UPD:
1713 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001714 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001715 break;
1716 case ARM::VLD4q8:
1717 case ARM::VLD4q16:
1718 case ARM::VLD4q32:
1719 case ARM::VLD4q8_UPD:
1720 case ARM::VLD4q16_UPD:
1721 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001722 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001723 break;
1724 default:
1725 break;
1726 }
1727
1728 // Writeback operand
1729 switch (Inst.getOpcode()) {
1730 case ARM::VLD1d8_UPD:
1731 case ARM::VLD1d16_UPD:
1732 case ARM::VLD1d32_UPD:
1733 case ARM::VLD1d64_UPD:
1734 case ARM::VLD1q8_UPD:
1735 case ARM::VLD1q16_UPD:
1736 case ARM::VLD1q32_UPD:
1737 case ARM::VLD1q64_UPD:
1738 case ARM::VLD1d8T_UPD:
1739 case ARM::VLD1d16T_UPD:
1740 case ARM::VLD1d32T_UPD:
1741 case ARM::VLD1d64T_UPD:
1742 case ARM::VLD1d8Q_UPD:
1743 case ARM::VLD1d16Q_UPD:
1744 case ARM::VLD1d32Q_UPD:
1745 case ARM::VLD1d64Q_UPD:
1746 case ARM::VLD2d8_UPD:
1747 case ARM::VLD2d16_UPD:
1748 case ARM::VLD2d32_UPD:
1749 case ARM::VLD2q8_UPD:
1750 case ARM::VLD2q16_UPD:
1751 case ARM::VLD2q32_UPD:
1752 case ARM::VLD2b8_UPD:
1753 case ARM::VLD2b16_UPD:
1754 case ARM::VLD2b32_UPD:
1755 case ARM::VLD3d8_UPD:
1756 case ARM::VLD3d16_UPD:
1757 case ARM::VLD3d32_UPD:
1758 case ARM::VLD3q8_UPD:
1759 case ARM::VLD3q16_UPD:
1760 case ARM::VLD3q32_UPD:
1761 case ARM::VLD4d8_UPD:
1762 case ARM::VLD4d16_UPD:
1763 case ARM::VLD4d32_UPD:
1764 case ARM::VLD4q8_UPD:
1765 case ARM::VLD4q16_UPD:
1766 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001767 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001768 break;
1769 default:
1770 break;
1771 }
1772
1773 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001774 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001775
1776 // AddrMode6 Offset (register)
1777 if (Rm == 0xD)
1778 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001779 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001780 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001781 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001782
Owen Anderson83e3f672011-08-17 17:44:15 +00001783 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001784}
1785
Owen Anderson83e3f672011-08-17 17:44:15 +00001786static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001787 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001788 DecodeStatus S = Success;
1789
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001790 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1791 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1792 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1793 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1794 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1795 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1796
1797 // Writeback Operand
1798 switch (Inst.getOpcode()) {
1799 case ARM::VST1d8_UPD:
1800 case ARM::VST1d16_UPD:
1801 case ARM::VST1d32_UPD:
1802 case ARM::VST1d64_UPD:
1803 case ARM::VST1q8_UPD:
1804 case ARM::VST1q16_UPD:
1805 case ARM::VST1q32_UPD:
1806 case ARM::VST1q64_UPD:
1807 case ARM::VST1d8T_UPD:
1808 case ARM::VST1d16T_UPD:
1809 case ARM::VST1d32T_UPD:
1810 case ARM::VST1d64T_UPD:
1811 case ARM::VST1d8Q_UPD:
1812 case ARM::VST1d16Q_UPD:
1813 case ARM::VST1d32Q_UPD:
1814 case ARM::VST1d64Q_UPD:
1815 case ARM::VST2d8_UPD:
1816 case ARM::VST2d16_UPD:
1817 case ARM::VST2d32_UPD:
1818 case ARM::VST2q8_UPD:
1819 case ARM::VST2q16_UPD:
1820 case ARM::VST2q32_UPD:
1821 case ARM::VST2b8_UPD:
1822 case ARM::VST2b16_UPD:
1823 case ARM::VST2b32_UPD:
1824 case ARM::VST3d8_UPD:
1825 case ARM::VST3d16_UPD:
1826 case ARM::VST3d32_UPD:
1827 case ARM::VST3q8_UPD:
1828 case ARM::VST3q16_UPD:
1829 case ARM::VST3q32_UPD:
1830 case ARM::VST4d8_UPD:
1831 case ARM::VST4d16_UPD:
1832 case ARM::VST4d32_UPD:
1833 case ARM::VST4q8_UPD:
1834 case ARM::VST4q16_UPD:
1835 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001836 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001837 break;
1838 default:
1839 break;
1840 }
1841
1842 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001843 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001844
1845 // AddrMode6 Offset (register)
1846 if (Rm == 0xD)
1847 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001848 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001849 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001850 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001851
1852 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001853 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001854
1855 // Second input register
1856 switch (Inst.getOpcode()) {
1857 case ARM::VST1q8:
1858 case ARM::VST1q16:
1859 case ARM::VST1q32:
1860 case ARM::VST1q64:
1861 case ARM::VST1q8_UPD:
1862 case ARM::VST1q16_UPD:
1863 case ARM::VST1q32_UPD:
1864 case ARM::VST1q64_UPD:
1865 case ARM::VST1d8T:
1866 case ARM::VST1d16T:
1867 case ARM::VST1d32T:
1868 case ARM::VST1d64T:
1869 case ARM::VST1d8T_UPD:
1870 case ARM::VST1d16T_UPD:
1871 case ARM::VST1d32T_UPD:
1872 case ARM::VST1d64T_UPD:
1873 case ARM::VST1d8Q:
1874 case ARM::VST1d16Q:
1875 case ARM::VST1d32Q:
1876 case ARM::VST1d64Q:
1877 case ARM::VST1d8Q_UPD:
1878 case ARM::VST1d16Q_UPD:
1879 case ARM::VST1d32Q_UPD:
1880 case ARM::VST1d64Q_UPD:
1881 case ARM::VST2d8:
1882 case ARM::VST2d16:
1883 case ARM::VST2d32:
1884 case ARM::VST2d8_UPD:
1885 case ARM::VST2d16_UPD:
1886 case ARM::VST2d32_UPD:
1887 case ARM::VST2q8:
1888 case ARM::VST2q16:
1889 case ARM::VST2q32:
1890 case ARM::VST2q8_UPD:
1891 case ARM::VST2q16_UPD:
1892 case ARM::VST2q32_UPD:
1893 case ARM::VST3d8:
1894 case ARM::VST3d16:
1895 case ARM::VST3d32:
1896 case ARM::VST3d8_UPD:
1897 case ARM::VST3d16_UPD:
1898 case ARM::VST3d32_UPD:
1899 case ARM::VST4d8:
1900 case ARM::VST4d16:
1901 case ARM::VST4d32:
1902 case ARM::VST4d8_UPD:
1903 case ARM::VST4d16_UPD:
1904 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001905 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001906 break;
1907 case ARM::VST2b8:
1908 case ARM::VST2b16:
1909 case ARM::VST2b32:
1910 case ARM::VST2b8_UPD:
1911 case ARM::VST2b16_UPD:
1912 case ARM::VST2b32_UPD:
1913 case ARM::VST3q8:
1914 case ARM::VST3q16:
1915 case ARM::VST3q32:
1916 case ARM::VST3q8_UPD:
1917 case ARM::VST3q16_UPD:
1918 case ARM::VST3q32_UPD:
1919 case ARM::VST4q8:
1920 case ARM::VST4q16:
1921 case ARM::VST4q32:
1922 case ARM::VST4q8_UPD:
1923 case ARM::VST4q16_UPD:
1924 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001925 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001926 break;
1927 default:
1928 break;
1929 }
1930
1931 // Third input register
1932 switch (Inst.getOpcode()) {
1933 case ARM::VST1d8T:
1934 case ARM::VST1d16T:
1935 case ARM::VST1d32T:
1936 case ARM::VST1d64T:
1937 case ARM::VST1d8T_UPD:
1938 case ARM::VST1d16T_UPD:
1939 case ARM::VST1d32T_UPD:
1940 case ARM::VST1d64T_UPD:
1941 case ARM::VST1d8Q:
1942 case ARM::VST1d16Q:
1943 case ARM::VST1d32Q:
1944 case ARM::VST1d64Q:
1945 case ARM::VST1d8Q_UPD:
1946 case ARM::VST1d16Q_UPD:
1947 case ARM::VST1d32Q_UPD:
1948 case ARM::VST1d64Q_UPD:
1949 case ARM::VST2q8:
1950 case ARM::VST2q16:
1951 case ARM::VST2q32:
1952 case ARM::VST2q8_UPD:
1953 case ARM::VST2q16_UPD:
1954 case ARM::VST2q32_UPD:
1955 case ARM::VST3d8:
1956 case ARM::VST3d16:
1957 case ARM::VST3d32:
1958 case ARM::VST3d8_UPD:
1959 case ARM::VST3d16_UPD:
1960 case ARM::VST3d32_UPD:
1961 case ARM::VST4d8:
1962 case ARM::VST4d16:
1963 case ARM::VST4d32:
1964 case ARM::VST4d8_UPD:
1965 case ARM::VST4d16_UPD:
1966 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001967 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001968 break;
1969 case ARM::VST3q8:
1970 case ARM::VST3q16:
1971 case ARM::VST3q32:
1972 case ARM::VST3q8_UPD:
1973 case ARM::VST3q16_UPD:
1974 case ARM::VST3q32_UPD:
1975 case ARM::VST4q8:
1976 case ARM::VST4q16:
1977 case ARM::VST4q32:
1978 case ARM::VST4q8_UPD:
1979 case ARM::VST4q16_UPD:
1980 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001981 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001982 break;
1983 default:
1984 break;
1985 }
1986
1987 // Fourth input register
1988 switch (Inst.getOpcode()) {
1989 case ARM::VST1d8Q:
1990 case ARM::VST1d16Q:
1991 case ARM::VST1d32Q:
1992 case ARM::VST1d64Q:
1993 case ARM::VST1d8Q_UPD:
1994 case ARM::VST1d16Q_UPD:
1995 case ARM::VST1d32Q_UPD:
1996 case ARM::VST1d64Q_UPD:
1997 case ARM::VST2q8:
1998 case ARM::VST2q16:
1999 case ARM::VST2q32:
2000 case ARM::VST2q8_UPD:
2001 case ARM::VST2q16_UPD:
2002 case ARM::VST2q32_UPD:
2003 case ARM::VST4d8:
2004 case ARM::VST4d16:
2005 case ARM::VST4d32:
2006 case ARM::VST4d8_UPD:
2007 case ARM::VST4d16_UPD:
2008 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002009 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002010 break;
2011 case ARM::VST4q8:
2012 case ARM::VST4q16:
2013 case ARM::VST4q32:
2014 case ARM::VST4q8_UPD:
2015 case ARM::VST4q16_UPD:
2016 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002017 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002018 break;
2019 default:
2020 break;
2021 }
2022
Owen Anderson83e3f672011-08-17 17:44:15 +00002023 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002024}
2025
Owen Anderson83e3f672011-08-17 17:44:15 +00002026static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002027 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002028 DecodeStatus S = Success;
2029
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002030 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2031 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2032 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2033 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2034 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2035 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2036 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2037
2038 align *= (1 << size);
2039
Owen Anderson83e3f672011-08-17 17:44:15 +00002040 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002041 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002042 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002043 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002044 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002045 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002046 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002047
Owen Anderson83e3f672011-08-17 17:44:15 +00002048 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002049 Inst.addOperand(MCOperand::CreateImm(align));
2050
2051 if (Rm == 0xD)
2052 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002053 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002054 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002055 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002056
Owen Anderson83e3f672011-08-17 17:44:15 +00002057 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002058}
2059
Owen Anderson83e3f672011-08-17 17:44:15 +00002060static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002061 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002062 DecodeStatus S = Success;
2063
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002064 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2065 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2066 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2067 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2068 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2069 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2070 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2071 align *= 2*size;
2072
Owen Anderson83e3f672011-08-17 17:44:15 +00002073 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2074 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002075 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002076 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002077 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002078
Owen Anderson83e3f672011-08-17 17:44:15 +00002079 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002080 Inst.addOperand(MCOperand::CreateImm(align));
2081
2082 if (Rm == 0xD)
2083 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002084 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002085 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002086 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002087
Owen Anderson83e3f672011-08-17 17:44:15 +00002088 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002089}
2090
Owen Anderson83e3f672011-08-17 17:44:15 +00002091static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002092 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002093 DecodeStatus S = Success;
2094
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002095 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2096 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2097 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2098 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2099 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2100
Owen Anderson83e3f672011-08-17 17:44:15 +00002101 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2102 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2103 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002104 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002105 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002106 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002107
Owen Anderson83e3f672011-08-17 17:44:15 +00002108 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002109 Inst.addOperand(MCOperand::CreateImm(0));
2110
2111 if (Rm == 0xD)
2112 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002113 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002114 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002115 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002116
Owen Anderson83e3f672011-08-17 17:44:15 +00002117 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002118}
2119
Owen Anderson83e3f672011-08-17 17:44:15 +00002120static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002121 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002122 DecodeStatus S = Success;
2123
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002124 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2125 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2126 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2127 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2128 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2129 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2130 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2131
2132 if (size == 0x3) {
2133 size = 4;
2134 align = 16;
2135 } else {
2136 if (size == 2) {
2137 size = 1 << size;
2138 align *= 8;
2139 } else {
2140 size = 1 << size;
2141 align *= 4*size;
2142 }
2143 }
2144
Owen Anderson83e3f672011-08-17 17:44:15 +00002145 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2146 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2147 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2148 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002149 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002150 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002151 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002152
Owen Anderson83e3f672011-08-17 17:44:15 +00002153 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002154 Inst.addOperand(MCOperand::CreateImm(align));
2155
2156 if (Rm == 0xD)
2157 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002158 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002159 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002160 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002161
Owen Anderson83e3f672011-08-17 17:44:15 +00002162 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002163}
2164
Jim Grosbachc4057822011-08-17 21:58:18 +00002165static DecodeStatus
2166DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2167 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002168 DecodeStatus S = Success;
2169
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002170 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2171 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2172 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2173 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2174 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2175 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2176 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2177 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2178
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002179 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002180 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002181 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002182 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002183 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002184
2185 Inst.addOperand(MCOperand::CreateImm(imm));
2186
2187 switch (Inst.getOpcode()) {
2188 case ARM::VORRiv4i16:
2189 case ARM::VORRiv2i32:
2190 case ARM::VBICiv4i16:
2191 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002192 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002193 break;
2194 case ARM::VORRiv8i16:
2195 case ARM::VORRiv4i32:
2196 case ARM::VBICiv8i16:
2197 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002198 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002199 break;
2200 default:
2201 break;
2202 }
2203
Owen Anderson83e3f672011-08-17 17:44:15 +00002204 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002205}
2206
Owen Anderson83e3f672011-08-17 17:44:15 +00002207static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002208 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002209 DecodeStatus S = Success;
2210
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002211 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2212 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2213 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2214 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2215 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2216
Owen Anderson83e3f672011-08-17 17:44:15 +00002217 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2218 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002219 Inst.addOperand(MCOperand::CreateImm(8 << size));
2220
Owen Anderson83e3f672011-08-17 17:44:15 +00002221 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222}
2223
Owen Anderson83e3f672011-08-17 17:44:15 +00002224static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002225 uint64_t Address, const void *Decoder) {
2226 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002227 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002228}
2229
Owen Anderson83e3f672011-08-17 17:44:15 +00002230static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002231 uint64_t Address, const void *Decoder) {
2232 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002233 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002234}
2235
Owen Anderson83e3f672011-08-17 17:44:15 +00002236static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002237 uint64_t Address, const void *Decoder) {
2238 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002239 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002240}
2241
Owen Anderson83e3f672011-08-17 17:44:15 +00002242static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002243 uint64_t Address, const void *Decoder) {
2244 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002245 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002246}
2247
Owen Anderson83e3f672011-08-17 17:44:15 +00002248static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002249 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002250 DecodeStatus S = Success;
2251
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002252 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2253 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2254 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2255 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2256 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2257 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2258 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2259 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2260
Owen Anderson83e3f672011-08-17 17:44:15 +00002261 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002262 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002263 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002264 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002265
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002266 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002267 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002268 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002269
Owen Anderson83e3f672011-08-17 17:44:15 +00002270 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002271
Owen Anderson83e3f672011-08-17 17:44:15 +00002272 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273}
2274
Owen Anderson83e3f672011-08-17 17:44:15 +00002275static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002276 uint64_t Address, const void *Decoder) {
2277 // The immediate needs to be a fully instantiated float. However, the
2278 // auto-generated decoder is only able to fill in some of the bits
2279 // necessary. For instance, the 'b' bit is replicated multiple times,
2280 // and is even present in inverted form in one bit. We do a little
2281 // binary parsing here to fill in those missing bits, and then
2282 // reinterpret it all as a float.
2283 union {
2284 uint32_t integer;
2285 float fp;
2286 } fp_conv;
2287
2288 fp_conv.integer = Val;
2289 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2290 fp_conv.integer |= b << 26;
2291 fp_conv.integer |= b << 27;
2292 fp_conv.integer |= b << 28;
2293 fp_conv.integer |= b << 29;
2294 fp_conv.integer |= (~b & 0x1) << 30;
2295
2296 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002297 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298}
2299
Owen Anderson83e3f672011-08-17 17:44:15 +00002300static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002302 DecodeStatus S = Success;
2303
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002304 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2305 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2306
Owen Anderson83e3f672011-08-17 17:44:15 +00002307 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002308
2309 if (Inst.getOpcode() == ARM::tADR)
2310 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2311 else if (Inst.getOpcode() == ARM::tADDrSPi)
2312 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2313 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002314 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002315
2316 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002317 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002318}
2319
Owen Anderson83e3f672011-08-17 17:44:15 +00002320static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002321 uint64_t Address, const void *Decoder) {
2322 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002323 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002324}
2325
Owen Anderson83e3f672011-08-17 17:44:15 +00002326static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002327 uint64_t Address, const void *Decoder) {
2328 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002329 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002330}
2331
Owen Anderson83e3f672011-08-17 17:44:15 +00002332static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002333 uint64_t Address, const void *Decoder) {
2334 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002335 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002336}
2337
Owen Anderson83e3f672011-08-17 17:44:15 +00002338static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002340 DecodeStatus S = Success;
2341
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002342 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2343 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2344
Owen Anderson83e3f672011-08-17 17:44:15 +00002345 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2346 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347
Owen Anderson83e3f672011-08-17 17:44:15 +00002348 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349}
2350
Owen Anderson83e3f672011-08-17 17:44:15 +00002351static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002353 DecodeStatus S = Success;
2354
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002355 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2356 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2357
Owen Anderson83e3f672011-08-17 17:44:15 +00002358 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002359 Inst.addOperand(MCOperand::CreateImm(imm));
2360
Owen Anderson83e3f672011-08-17 17:44:15 +00002361 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002362}
2363
Owen Anderson83e3f672011-08-17 17:44:15 +00002364static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365 uint64_t Address, const void *Decoder) {
2366 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2367
Owen Anderson83e3f672011-08-17 17:44:15 +00002368 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002369}
2370
Owen Anderson83e3f672011-08-17 17:44:15 +00002371static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002372 uint64_t Address, const void *Decoder) {
2373 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002374 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002375
Owen Anderson83e3f672011-08-17 17:44:15 +00002376 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002377}
2378
Owen Anderson83e3f672011-08-17 17:44:15 +00002379static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002380 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002381 DecodeStatus S = Success;
2382
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002383 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2384 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2385 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2386
Owen Anderson83e3f672011-08-17 17:44:15 +00002387 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2388 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002389 Inst.addOperand(MCOperand::CreateImm(imm));
2390
Owen Anderson83e3f672011-08-17 17:44:15 +00002391 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002392}
2393
Owen Anderson83e3f672011-08-17 17:44:15 +00002394static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002395 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002396 DecodeStatus S = Success;
2397
Owen Anderson82265a22011-08-23 17:51:38 +00002398 switch (Inst.getOpcode()) {
2399 case ARM::t2PLDs:
2400 case ARM::t2PLDWs:
2401 case ARM::t2PLIs:
2402 break;
2403 default: {
2404 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2405 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2406 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407 }
2408
2409 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2410 if (Rn == 0xF) {
2411 switch (Inst.getOpcode()) {
2412 case ARM::t2LDRBs:
2413 Inst.setOpcode(ARM::t2LDRBpci);
2414 break;
2415 case ARM::t2LDRHs:
2416 Inst.setOpcode(ARM::t2LDRHpci);
2417 break;
2418 case ARM::t2LDRSHs:
2419 Inst.setOpcode(ARM::t2LDRSHpci);
2420 break;
2421 case ARM::t2LDRSBs:
2422 Inst.setOpcode(ARM::t2LDRSBpci);
2423 break;
2424 case ARM::t2PLDs:
2425 Inst.setOpcode(ARM::t2PLDi12);
2426 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2427 break;
2428 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002429 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002430 }
2431
2432 int imm = fieldFromInstruction32(Insn, 0, 12);
2433 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2434 Inst.addOperand(MCOperand::CreateImm(imm));
2435
Owen Anderson83e3f672011-08-17 17:44:15 +00002436 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002437 }
2438
2439 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2440 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2441 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002442 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002443
Owen Anderson83e3f672011-08-17 17:44:15 +00002444 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002445}
2446
Owen Anderson83e3f672011-08-17 17:44:15 +00002447static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002448 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002449 int imm = Val & 0xFF;
2450 if (!(Val & 0x100)) imm *= -1;
2451 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2452
Owen Anderson83e3f672011-08-17 17:44:15 +00002453 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002454}
2455
Owen Anderson83e3f672011-08-17 17:44:15 +00002456static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002457 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002458 DecodeStatus S = Success;
2459
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002460 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2461 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2462
Owen Anderson83e3f672011-08-17 17:44:15 +00002463 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2464 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002465
Owen Anderson83e3f672011-08-17 17:44:15 +00002466 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002467}
2468
Owen Anderson83e3f672011-08-17 17:44:15 +00002469static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002470 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002471 int imm = Val & 0xFF;
2472 if (!(Val & 0x100)) imm *= -1;
2473 Inst.addOperand(MCOperand::CreateImm(imm));
2474
Owen Anderson83e3f672011-08-17 17:44:15 +00002475 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002476}
2477
2478
Owen Anderson83e3f672011-08-17 17:44:15 +00002479static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002480 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002481 DecodeStatus S = Success;
2482
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002483 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2484 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2485
2486 // Some instructions always use an additive offset.
2487 switch (Inst.getOpcode()) {
2488 case ARM::t2LDRT:
2489 case ARM::t2LDRBT:
2490 case ARM::t2LDRHT:
2491 case ARM::t2LDRSBT:
2492 case ARM::t2LDRSHT:
2493 imm |= 0x100;
2494 break;
2495 default:
2496 break;
2497 }
2498
Owen Anderson83e3f672011-08-17 17:44:15 +00002499 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2500 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002501
Owen Anderson83e3f672011-08-17 17:44:15 +00002502 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503}
2504
2505
Owen Anderson83e3f672011-08-17 17:44:15 +00002506static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002507 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002508 DecodeStatus S = Success;
2509
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002510 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2511 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2512
Owen Anderson83e3f672011-08-17 17:44:15 +00002513 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002514 Inst.addOperand(MCOperand::CreateImm(imm));
2515
Owen Anderson83e3f672011-08-17 17:44:15 +00002516 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002517}
2518
2519
Owen Anderson83e3f672011-08-17 17:44:15 +00002520static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002521 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002522 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2523
2524 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2525 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2526 Inst.addOperand(MCOperand::CreateImm(imm));
2527
Owen Anderson83e3f672011-08-17 17:44:15 +00002528 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002529}
2530
Owen Anderson83e3f672011-08-17 17:44:15 +00002531static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002532 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002533 DecodeStatus S = Success;
2534
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002535 if (Inst.getOpcode() == ARM::tADDrSP) {
2536 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2537 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2538
Owen Anderson83e3f672011-08-17 17:44:15 +00002539 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002540 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002541 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002542 } else if (Inst.getOpcode() == ARM::tADDspr) {
2543 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2544
2545 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2546 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002547 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002548 }
2549
Owen Anderson83e3f672011-08-17 17:44:15 +00002550 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002551}
2552
Owen Anderson83e3f672011-08-17 17:44:15 +00002553static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002554 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002555 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2556 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2557
2558 Inst.addOperand(MCOperand::CreateImm(imod));
2559 Inst.addOperand(MCOperand::CreateImm(flags));
2560
Owen Anderson83e3f672011-08-17 17:44:15 +00002561 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002562}
2563
Owen Anderson83e3f672011-08-17 17:44:15 +00002564static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002565 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002566 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002567 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2568 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2569
Owen Anderson83e3f672011-08-17 17:44:15 +00002570 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002571 Inst.addOperand(MCOperand::CreateImm(add));
2572
Owen Anderson83e3f672011-08-17 17:44:15 +00002573 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002574}
2575
Owen Anderson83e3f672011-08-17 17:44:15 +00002576static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002577 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002578 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002579 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002580}
2581
Owen Anderson83e3f672011-08-17 17:44:15 +00002582static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002583 uint64_t Address, const void *Decoder) {
2584 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002585 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002586
2587 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002588 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002589}
2590
Jim Grosbachc4057822011-08-17 21:58:18 +00002591static DecodeStatus
2592DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2593 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002594 DecodeStatus S = Success;
2595
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002596 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2597 if (pred == 0xE || pred == 0xF) {
2598 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2599 switch (opc) {
2600 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002601 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002602 case 0:
2603 Inst.setOpcode(ARM::t2DSB);
2604 break;
2605 case 1:
2606 Inst.setOpcode(ARM::t2DMB);
2607 break;
2608 case 2:
2609 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002610 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002611 }
2612
2613 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002614 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002615 }
2616
2617 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2618 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2619 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2620 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2621 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2622
Owen Anderson83e3f672011-08-17 17:44:15 +00002623 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2624 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002625
Owen Anderson83e3f672011-08-17 17:44:15 +00002626 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002627}
2628
2629// Decode a shifted immediate operand. These basically consist
2630// of an 8-bit value, and a 4-bit directive that specifies either
2631// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002632static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002633 uint64_t Address, const void *Decoder) {
2634 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2635 if (ctrl == 0) {
2636 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2637 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2638 switch (byte) {
2639 case 0:
2640 Inst.addOperand(MCOperand::CreateImm(imm));
2641 break;
2642 case 1:
2643 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2644 break;
2645 case 2:
2646 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2647 break;
2648 case 3:
2649 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2650 (imm << 8) | imm));
2651 break;
2652 }
2653 } else {
2654 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2655 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2656 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2657 Inst.addOperand(MCOperand::CreateImm(imm));
2658 }
2659
Owen Anderson83e3f672011-08-17 17:44:15 +00002660 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002661}
2662
Jim Grosbachc4057822011-08-17 21:58:18 +00002663static DecodeStatus
2664DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2665 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002666 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002667 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002668}
2669
Owen Anderson83e3f672011-08-17 17:44:15 +00002670static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002671 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002672 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002673 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002674}
2675
Owen Anderson83e3f672011-08-17 17:44:15 +00002676static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002677 uint64_t Address, const void *Decoder) {
2678 switch (Val) {
2679 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002680 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002681 case 0xF: // SY
2682 case 0xE: // ST
2683 case 0xB: // ISH
2684 case 0xA: // ISHST
2685 case 0x7: // NSH
2686 case 0x6: // NSHST
2687 case 0x3: // OSH
2688 case 0x2: // OSHST
2689 break;
2690 }
2691
2692 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002693 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002694}
2695
Owen Anderson83e3f672011-08-17 17:44:15 +00002696static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002697 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002698 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002699 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002700 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002701}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002702
Owen Anderson83e3f672011-08-17 17:44:15 +00002703static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002704 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002705 DecodeStatus S = Success;
2706
Owen Anderson3f3570a2011-08-12 17:58:32 +00002707 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2708 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2709 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2710
Owen Anderson83e3f672011-08-17 17:44:15 +00002711 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002712
Owen Anderson83e3f672011-08-17 17:44:15 +00002713 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2714 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2715 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2716 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002717
Owen Anderson83e3f672011-08-17 17:44:15 +00002718 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002719}
2720
2721
Owen Anderson83e3f672011-08-17 17:44:15 +00002722static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002723 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002724 DecodeStatus S = Success;
2725
Owen Andersoncbfc0442011-08-11 21:34:58 +00002726 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2727 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2728 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002729 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002730
Owen Anderson83e3f672011-08-17 17:44:15 +00002731 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002732
Owen Anderson83e3f672011-08-17 17:44:15 +00002733 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2734 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002735
Owen Anderson83e3f672011-08-17 17:44:15 +00002736 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2737 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2738 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2739 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002740
Owen Anderson83e3f672011-08-17 17:44:15 +00002741 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002742}
2743
Owen Anderson83e3f672011-08-17 17:44:15 +00002744static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002745 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002746 DecodeStatus S = Success;
2747
Owen Anderson7cdbf082011-08-12 18:12:39 +00002748 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2749 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2750 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2751 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2752 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2753 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002754
Owen Anderson14090bf2011-08-18 22:11:02 +00002755 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002756
Owen Anderson83e3f672011-08-17 17:44:15 +00002757 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2758 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2759 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2760 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002761
Owen Anderson83e3f672011-08-17 17:44:15 +00002762 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002763}
2764
Owen Anderson83e3f672011-08-17 17:44:15 +00002765static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002766 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002767 DecodeStatus S = Success;
2768
Owen Anderson7cdbf082011-08-12 18:12:39 +00002769 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2770 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2771 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2772 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2773 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2774 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2775
Owen Anderson14090bf2011-08-18 22:11:02 +00002776 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002777
Owen Anderson83e3f672011-08-17 17:44:15 +00002778 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2779 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2780 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2781 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002782
Owen Anderson83e3f672011-08-17 17:44:15 +00002783 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002784}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002785
Owen Anderson83e3f672011-08-17 17:44:15 +00002786static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002787 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002788 DecodeStatus S = Success;
2789
Owen Anderson7a2e1772011-08-15 18:44:44 +00002790 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2791 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2792 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2793 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2794 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2795
2796 unsigned align = 0;
2797 unsigned index = 0;
2798 switch (size) {
2799 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002800 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002801 case 0:
2802 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002803 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002804 index = fieldFromInstruction32(Insn, 5, 3);
2805 break;
2806 case 1:
2807 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002808 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002809 index = fieldFromInstruction32(Insn, 6, 2);
2810 if (fieldFromInstruction32(Insn, 4, 1))
2811 align = 2;
2812 break;
2813 case 2:
2814 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002815 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002816 index = fieldFromInstruction32(Insn, 7, 1);
2817 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2818 align = 4;
2819 }
2820
Owen Anderson83e3f672011-08-17 17:44:15 +00002821 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002822 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002823 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002824 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002825 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002826 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002827 if (Rm != 0xF) {
2828 if (Rm != 0xD)
2829 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2830 else
2831 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002832 }
2833
Owen Anderson83e3f672011-08-17 17:44:15 +00002834 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002835 Inst.addOperand(MCOperand::CreateImm(index));
2836
Owen Anderson83e3f672011-08-17 17:44:15 +00002837 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002838}
2839
Owen Anderson83e3f672011-08-17 17:44:15 +00002840static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002841 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002842 DecodeStatus S = Success;
2843
Owen Anderson7a2e1772011-08-15 18:44:44 +00002844 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2845 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2846 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2847 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2848 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2849
2850 unsigned align = 0;
2851 unsigned index = 0;
2852 switch (size) {
2853 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002854 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002855 case 0:
2856 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002857 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002858 index = fieldFromInstruction32(Insn, 5, 3);
2859 break;
2860 case 1:
2861 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002862 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002863 index = fieldFromInstruction32(Insn, 6, 2);
2864 if (fieldFromInstruction32(Insn, 4, 1))
2865 align = 2;
2866 break;
2867 case 2:
2868 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002869 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002870 index = fieldFromInstruction32(Insn, 7, 1);
2871 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2872 align = 4;
2873 }
2874
2875 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002876 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002877 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002878 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002879 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002880 if (Rm != 0xF) {
2881 if (Rm != 0xD)
2882 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2883 else
2884 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002885 }
2886
Owen Anderson83e3f672011-08-17 17:44:15 +00002887 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002888 Inst.addOperand(MCOperand::CreateImm(index));
2889
Owen Anderson83e3f672011-08-17 17:44:15 +00002890 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002891}
2892
2893
Owen Anderson83e3f672011-08-17 17:44:15 +00002894static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002895 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002896 DecodeStatus S = Success;
2897
Owen Anderson7a2e1772011-08-15 18:44:44 +00002898 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2899 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2900 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2901 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2902 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2903
2904 unsigned align = 0;
2905 unsigned index = 0;
2906 unsigned inc = 1;
2907 switch (size) {
2908 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002909 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002910 case 0:
2911 index = fieldFromInstruction32(Insn, 5, 3);
2912 if (fieldFromInstruction32(Insn, 4, 1))
2913 align = 2;
2914 break;
2915 case 1:
2916 index = fieldFromInstruction32(Insn, 6, 2);
2917 if (fieldFromInstruction32(Insn, 4, 1))
2918 align = 4;
2919 if (fieldFromInstruction32(Insn, 5, 1))
2920 inc = 2;
2921 break;
2922 case 2:
2923 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002924 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002925 index = fieldFromInstruction32(Insn, 7, 1);
2926 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2927 align = 8;
2928 if (fieldFromInstruction32(Insn, 6, 1))
2929 inc = 2;
2930 break;
2931 }
2932
Owen Anderson83e3f672011-08-17 17:44:15 +00002933 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2934 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002935 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002936 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002937 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002939 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002940 if (Rm != 0xF) {
2941 if (Rm != 0xD)
2942 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2943 else
2944 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002945 }
2946
Owen Anderson83e3f672011-08-17 17:44:15 +00002947 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2948 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002949 Inst.addOperand(MCOperand::CreateImm(index));
2950
Owen Anderson83e3f672011-08-17 17:44:15 +00002951 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002952}
2953
Owen Anderson83e3f672011-08-17 17:44:15 +00002954static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002955 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002956 DecodeStatus S = Success;
2957
Owen Anderson7a2e1772011-08-15 18:44:44 +00002958 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2959 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2960 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2961 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2962 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2963
2964 unsigned align = 0;
2965 unsigned index = 0;
2966 unsigned inc = 1;
2967 switch (size) {
2968 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002969 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002970 case 0:
2971 index = fieldFromInstruction32(Insn, 5, 3);
2972 if (fieldFromInstruction32(Insn, 4, 1))
2973 align = 2;
2974 break;
2975 case 1:
2976 index = fieldFromInstruction32(Insn, 6, 2);
2977 if (fieldFromInstruction32(Insn, 4, 1))
2978 align = 4;
2979 if (fieldFromInstruction32(Insn, 5, 1))
2980 inc = 2;
2981 break;
2982 case 2:
2983 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002984 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002985 index = fieldFromInstruction32(Insn, 7, 1);
2986 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2987 align = 8;
2988 if (fieldFromInstruction32(Insn, 6, 1))
2989 inc = 2;
2990 break;
2991 }
2992
2993 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002994 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002995 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002996 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002997 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002998 if (Rm != 0xF) {
2999 if (Rm != 0xD)
3000 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3001 else
3002 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003003 }
3004
Owen Anderson83e3f672011-08-17 17:44:15 +00003005 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3006 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003007 Inst.addOperand(MCOperand::CreateImm(index));
3008
Owen Anderson83e3f672011-08-17 17:44:15 +00003009 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003010}
3011
3012
Owen Anderson83e3f672011-08-17 17:44:15 +00003013static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003014 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003015 DecodeStatus S = Success;
3016
Owen Anderson7a2e1772011-08-15 18:44:44 +00003017 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3018 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3019 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3020 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3021 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3022
3023 unsigned align = 0;
3024 unsigned index = 0;
3025 unsigned inc = 1;
3026 switch (size) {
3027 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003028 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003029 case 0:
3030 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003031 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003032 index = fieldFromInstruction32(Insn, 5, 3);
3033 break;
3034 case 1:
3035 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003036 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003037 index = fieldFromInstruction32(Insn, 6, 2);
3038 if (fieldFromInstruction32(Insn, 5, 1))
3039 inc = 2;
3040 break;
3041 case 2:
3042 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003043 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003044 index = fieldFromInstruction32(Insn, 7, 1);
3045 if (fieldFromInstruction32(Insn, 6, 1))
3046 inc = 2;
3047 break;
3048 }
3049
Owen Anderson83e3f672011-08-17 17:44:15 +00003050 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3051 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3052 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003053
3054 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003055 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003056 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003057 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003058 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003059 if (Rm != 0xF) {
3060 if (Rm != 0xD)
3061 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3062 else
3063 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003064 }
3065
Owen Anderson83e3f672011-08-17 17:44:15 +00003066 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3067 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3068 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003069 Inst.addOperand(MCOperand::CreateImm(index));
3070
Owen Anderson83e3f672011-08-17 17:44:15 +00003071 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003072}
3073
Owen Anderson83e3f672011-08-17 17:44:15 +00003074static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003075 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003076 DecodeStatus S = Success;
3077
Owen Anderson7a2e1772011-08-15 18:44:44 +00003078 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3079 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3080 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3081 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3082 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3083
3084 unsigned align = 0;
3085 unsigned index = 0;
3086 unsigned inc = 1;
3087 switch (size) {
3088 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003089 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003090 case 0:
3091 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003092 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003093 index = fieldFromInstruction32(Insn, 5, 3);
3094 break;
3095 case 1:
3096 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003097 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003098 index = fieldFromInstruction32(Insn, 6, 2);
3099 if (fieldFromInstruction32(Insn, 5, 1))
3100 inc = 2;
3101 break;
3102 case 2:
3103 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003104 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003105 index = fieldFromInstruction32(Insn, 7, 1);
3106 if (fieldFromInstruction32(Insn, 6, 1))
3107 inc = 2;
3108 break;
3109 }
3110
3111 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003112 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003113 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003114 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003115 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003116 if (Rm != 0xF) {
3117 if (Rm != 0xD)
3118 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3119 else
3120 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003121 }
3122
Owen Anderson83e3f672011-08-17 17:44:15 +00003123 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3124 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3125 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003126 Inst.addOperand(MCOperand::CreateImm(index));
3127
Owen Anderson83e3f672011-08-17 17:44:15 +00003128 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003129}
3130
3131
Owen Anderson83e3f672011-08-17 17:44:15 +00003132static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003133 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003134 DecodeStatus S = Success;
3135
Owen Anderson7a2e1772011-08-15 18:44:44 +00003136 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3137 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3138 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3139 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3140 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3141
3142 unsigned align = 0;
3143 unsigned index = 0;
3144 unsigned inc = 1;
3145 switch (size) {
3146 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003147 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003148 case 0:
3149 if (fieldFromInstruction32(Insn, 4, 1))
3150 align = 4;
3151 index = fieldFromInstruction32(Insn, 5, 3);
3152 break;
3153 case 1:
3154 if (fieldFromInstruction32(Insn, 4, 1))
3155 align = 8;
3156 index = fieldFromInstruction32(Insn, 6, 2);
3157 if (fieldFromInstruction32(Insn, 5, 1))
3158 inc = 2;
3159 break;
3160 case 2:
3161 if (fieldFromInstruction32(Insn, 4, 2))
3162 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3163 index = fieldFromInstruction32(Insn, 7, 1);
3164 if (fieldFromInstruction32(Insn, 6, 1))
3165 inc = 2;
3166 break;
3167 }
3168
Owen Anderson83e3f672011-08-17 17:44:15 +00003169 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3170 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3171 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3172 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003173
3174 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003175 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003176 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003177 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003178 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003179 if (Rm != 0xF) {
3180 if (Rm != 0xD)
3181 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3182 else
3183 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003184 }
3185
Owen Anderson83e3f672011-08-17 17:44:15 +00003186 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3187 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3188 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3189 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003190 Inst.addOperand(MCOperand::CreateImm(index));
3191
Owen Anderson83e3f672011-08-17 17:44:15 +00003192 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003193}
3194
Owen Anderson83e3f672011-08-17 17:44:15 +00003195static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003196 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003197 DecodeStatus S = Success;
3198
Owen Anderson7a2e1772011-08-15 18:44:44 +00003199 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3200 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3201 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3202 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3203 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3204
3205 unsigned align = 0;
3206 unsigned index = 0;
3207 unsigned inc = 1;
3208 switch (size) {
3209 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003210 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003211 case 0:
3212 if (fieldFromInstruction32(Insn, 4, 1))
3213 align = 4;
3214 index = fieldFromInstruction32(Insn, 5, 3);
3215 break;
3216 case 1:
3217 if (fieldFromInstruction32(Insn, 4, 1))
3218 align = 8;
3219 index = fieldFromInstruction32(Insn, 6, 2);
3220 if (fieldFromInstruction32(Insn, 5, 1))
3221 inc = 2;
3222 break;
3223 case 2:
3224 if (fieldFromInstruction32(Insn, 4, 2))
3225 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3226 index = fieldFromInstruction32(Insn, 7, 1);
3227 if (fieldFromInstruction32(Insn, 6, 1))
3228 inc = 2;
3229 break;
3230 }
3231
3232 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003233 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003234 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003235 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003236 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003237 if (Rm != 0xF) {
3238 if (Rm != 0xD)
3239 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3240 else
3241 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003242 }
3243
Owen Anderson83e3f672011-08-17 17:44:15 +00003244 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3245 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3246 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3247 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003248 Inst.addOperand(MCOperand::CreateImm(index));
3249
Owen Anderson83e3f672011-08-17 17:44:15 +00003250 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003251}
3252
Owen Anderson357ec682011-08-22 20:27:12 +00003253static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
3254 uint64_t Address, const void *Decoder) {
3255 DecodeStatus S = Success;
3256 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3257 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3258 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3259 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3260 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3261
3262 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3263 CHECK(S, Unpredictable);
3264
3265 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3266 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3267 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3268 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3269 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3270
3271 return S;
3272}
3273
3274static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
3275 uint64_t Address, const void *Decoder) {
3276 DecodeStatus S = Success;
3277 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3278 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3279 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3280 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3281 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3282
3283 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3284 CHECK(S, Unpredictable);
3285
3286 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3287 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3288 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3289 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3290 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3291
3292 return S;
3293}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003294
Owen Andersone234d022011-08-24 17:21:43 +00003295static DecodeStatus DecodeITCond(llvm::MCInst &Inst, unsigned Cond,
3296 uint64_t Address, const void *Decoder) {
3297 DecodeStatus S = Success;
3298 if (Cond == 0xF) {
3299 Cond = 0xE;
3300 CHECK(S, Unpredictable);
3301 }
3302
3303 Inst.addOperand(MCOperand::CreateImm(Cond));
3304 return S;
3305}
3306