blob: 4d30e7b50c7ac5cf79acda1c2fad7bd2edd8044c [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Anderson718cb662007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/MC/MCAsmInfo.h"
26#include "llvm/MC/MCExpr.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000027#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000029#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000030#include "llvm/Target/TargetLoweringObjectFile.h"
31#include "llvm/Target/TargetMachine.h"
32#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000033#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000034using namespace llvm;
35
Chris Lattnerf0144122009-07-28 03:13:23 +000036/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +000037TargetLowering::TargetLowering(const TargetMachine &tm,
38 const TargetLoweringObjectFile *tlof)
Benjamin Kramer69e42db2013-01-11 20:05:37 +000039 : TargetLoweringBase(tm, tlof) {}
Chris Lattnercba82f92005-01-16 07:28:11 +000040
Evan Cheng72261582005-12-20 06:22:03 +000041const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
42 return NULL;
43}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000044
Tim Northover2c8cf4b2013-01-09 13:18:15 +000045/// Check whether a given call node is in tail position within its function. If
46/// so, it sets Chain to the input chain of the tail call.
47bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
48 SDValue &Chain) const {
49 const Function *F = DAG.getMachineFunction().getFunction();
50
51 // Conservatively require the attributes of the call to match those of
52 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000053 AttributeSet CallerAttrs = F->getAttributes();
54 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northover2c8cf4b2013-01-09 13:18:15 +000055 .removeAttribute(Attribute::NoAlias).hasAttributes())
56 return false;
57
58 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000059 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
60 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northover2c8cf4b2013-01-09 13:18:15 +000061 return false;
62
63 // Check if the only use is a function return node.
64 return isUsedByReturnOnly(Node, Chain);
65}
66
67
68/// Generate a libcall taking the given operands as arguments and returning a
69/// result of type RetVT.
Michael Gottesman3add0672013-08-13 17:54:56 +000070std::pair<SDValue, SDValue>
71TargetLowering::makeLibCall(SelectionDAG &DAG,
72 RTLIB::Libcall LC, EVT RetVT,
73 const SDValue *Ops, unsigned NumOps,
74 bool isSigned, SDLoc dl,
75 bool doesNotReturn,
76 bool isReturnValueUsed) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +000077 TargetLowering::ArgListTy Args;
78 Args.reserve(NumOps);
79
80 TargetLowering::ArgListEntry Entry;
81 for (unsigned i = 0; i != NumOps; ++i) {
82 Entry.Node = Ops[i];
83 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
84 Entry.isSExt = isSigned;
85 Entry.isZExt = !isSigned;
86 Args.push_back(Entry);
87 }
88 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
89
90 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
91 TargetLowering::
92 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy, isSigned, !isSigned, false,
93 false, 0, getLibcallCallingConv(LC),
94 /*isTailCall=*/false,
Michael Gottesman3add0672013-08-13 17:54:56 +000095 doesNotReturn, isReturnValueUsed, Callee, Args,
96 DAG, dl);
97 return LowerCallTo(CLI);
Tim Northover2c8cf4b2013-01-09 13:18:15 +000098}
99
100
101/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
102/// shared among BR_CC, SELECT_CC, and SETCC handlers.
103void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
104 SDValue &NewLHS, SDValue &NewRHS,
105 ISD::CondCode &CCCode,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000106 SDLoc dl) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000107 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
108 && "Unsupported setcc type!");
109
110 // Expand into one or more soft-fp libcall(s).
111 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
112 switch (CCCode) {
113 case ISD::SETEQ:
114 case ISD::SETOEQ:
115 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
116 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
117 break;
118 case ISD::SETNE:
119 case ISD::SETUNE:
120 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
121 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
122 break;
123 case ISD::SETGE:
124 case ISD::SETOGE:
125 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
126 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
127 break;
128 case ISD::SETLT:
129 case ISD::SETOLT:
130 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
131 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
132 break;
133 case ISD::SETLE:
134 case ISD::SETOLE:
135 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
136 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
137 break;
138 case ISD::SETGT:
139 case ISD::SETOGT:
140 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
141 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
142 break;
143 case ISD::SETUO:
144 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
145 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
146 break;
147 case ISD::SETO:
148 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
149 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
150 break;
151 default:
152 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
153 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
154 switch (CCCode) {
155 case ISD::SETONE:
156 // SETONE = SETOLT | SETOGT
157 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
158 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
159 // Fallthrough
160 case ISD::SETUGT:
161 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
162 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
163 break;
164 case ISD::SETUGE:
165 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
166 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
167 break;
168 case ISD::SETULT:
169 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
170 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
171 break;
172 case ISD::SETULE:
173 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
174 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
175 break;
176 case ISD::SETUEQ:
177 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
178 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
179 break;
180 default: llvm_unreachable("Do not know how to soften this setcc!");
181 }
182 }
183
184 // Use the target specific return value for comparions lib calls.
185 EVT RetVT = getCmpLibcallReturnType();
186 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman3add0672013-08-13 17:54:56 +0000187 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
188 dl).first;
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000189 NewRHS = DAG.getConstant(0, RetVT);
190 CCCode = getCmpLibcallCC(LC1);
191 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault225ed702013-05-18 00:21:46 +0000192 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
193 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000194 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman3add0672013-08-13 17:54:56 +0000195 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
196 dl).first;
Matt Arsenault225ed702013-05-18 00:21:46 +0000197 NewLHS = DAG.getNode(ISD::SETCC, dl,
198 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000199 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
200 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
201 NewRHS = SDValue();
202 }
203}
204
Chris Lattner071c62f2010-01-25 23:26:13 +0000205/// getJumpTableEncoding - Return the entry encoding for a jump table in the
206/// current function. The returned value is a member of the
207/// MachineJumpTableInfo::JTEntryKind enum.
208unsigned TargetLowering::getJumpTableEncoding() const {
209 // In non-pic modes, just use the address of a block.
210 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
211 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000212
Chris Lattner071c62f2010-01-25 23:26:13 +0000213 // In PIC mode, if the target supports a GPRel32 directive, use it.
214 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
215 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216
Chris Lattner071c62f2010-01-25 23:26:13 +0000217 // Otherwise, use a label difference.
218 return MachineJumpTableInfo::EK_LabelDifference32;
219}
220
Dan Gohman475871a2008-07-27 21:46:04 +0000221SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
222 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000223 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000224 unsigned JTEncoding = getJumpTableEncoding();
225
226 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
227 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow7d661462012-10-09 16:06:12 +0000228 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000229
Evan Chengcc415862007-11-09 01:32:10 +0000230 return Table;
231}
232
Chris Lattner13e97a22010-01-26 05:30:30 +0000233/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
234/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
235/// MCExpr.
236const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000237TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
238 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000239 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000240 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000241}
242
Dan Gohman6520e202008-10-18 02:06:02 +0000243bool
244TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
245 // Assume that everything is safe in static mode.
246 if (getTargetMachine().getRelocationModel() == Reloc::Static)
247 return true;
248
249 // In dynamic-no-pic mode, assume that known defined values are safe.
250 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
251 GA &&
252 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000253 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000254 return true;
255
256 // Otherwise assume nothing is safe.
257 return false;
258}
259
Chris Lattnereb8146b2006-02-04 02:13:02 +0000260//===----------------------------------------------------------------------===//
261// Optimization Methods
262//===----------------------------------------------------------------------===//
263
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000264/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +0000265/// specified instruction is a constant integer. If so, check to see if there
266/// are any bits set in the constant that are not demanded. If so, shrink the
267/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000268bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000269 const APInt &Demanded) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000270 SDLoc dl(Op);
Bill Wendling36ae6c12009-03-04 00:18:06 +0000271
Chris Lattnerec665152006-02-26 23:36:02 +0000272 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000273 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000274 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000275 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000276 case ISD::AND:
277 case ISD::OR: {
278 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
279 if (!C) return false;
280
281 if (Op.getOpcode() == ISD::XOR &&
282 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
283 return false;
284
285 // if we can expand it to have all bits set, do it
286 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000287 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000288 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
289 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000290 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +0000291 VT));
292 return CombineTo(Op, New);
293 }
294
Nate Begemande996292006-02-03 22:24:05 +0000295 break;
296 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000297 }
298
Nate Begemande996292006-02-03 22:24:05 +0000299 return false;
300}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000301
Dan Gohman97121ba2009-04-08 00:15:30 +0000302/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
303/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
304/// cast, but it could be generalized for targets with other types of
305/// implicit widening casts.
306bool
307TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
308 unsigned BitWidth,
309 const APInt &Demanded,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000310 SDLoc dl) {
Dan Gohman97121ba2009-04-08 00:15:30 +0000311 assert(Op.getNumOperands() == 2 &&
312 "ShrinkDemandedOp only supports binary operators!");
313 assert(Op.getNode()->getNumValues() == 1 &&
314 "ShrinkDemandedOp only supports nodes with one result!");
315
316 // Don't do this if the node has another user, which may require the
317 // full value.
318 if (!Op.getNode()->hasOneUse())
319 return false;
320
321 // Search for the smallest integer type with free casts to and from
322 // Op's type. For expedience, just check power-of-2 integer types.
323 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000324 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
325 unsigned SmallVTBits = DemandedSize;
Dan Gohman97121ba2009-04-08 00:15:30 +0000326 if (!isPowerOf2_32(SmallVTBits))
327 SmallVTBits = NextPowerOf2(SmallVTBits);
328 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000329 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000330 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
331 TLI.isZExtFree(SmallVT, Op.getValueType())) {
332 // We found a type with free casts.
333 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
334 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
335 Op.getNode()->getOperand(0)),
336 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
337 Op.getNode()->getOperand(1)));
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000338 bool NeedZext = DemandedSize > SmallVTBits;
339 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
340 dl, Op.getValueType(), X);
Dan Gohman97121ba2009-04-08 00:15:30 +0000341 return CombineTo(Op, Z);
342 }
343 }
344 return false;
345}
346
Nate Begeman368e18d2006-02-16 21:11:51 +0000347/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +0000348/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +0000349/// use this information to simplify Op, create a new simplified DAG node and
350/// return true, returning the original and new nodes in Old and New. Otherwise,
351/// analyze the expression and return a mask of KnownOne and KnownZero bits for
352/// the expression (used to simplify the caller). The KnownZero/One bits may
353/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000354bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000355 const APInt &DemandedMask,
356 APInt &KnownZero,
357 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000358 TargetLoweringOpt &TLO,
359 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000360 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000361 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000362 "Mask size mismatches value type size!");
363 APInt NewMask = DemandedMask;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000364 SDLoc dl(Op);
Chris Lattner3fc5b012007-05-17 18:19:23 +0000365
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000366 // Don't know anything.
367 KnownZero = KnownOne = APInt(BitWidth, 0);
368
Nate Begeman368e18d2006-02-16 21:11:51 +0000369 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000370 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000371 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000372 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +0000373 // simplify things downstream.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000374 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000375 return false;
376 }
377 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000378 // just set the NewMask to all bits.
379 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000380 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000381 // Not demanding any bits from Op.
382 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000383 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000384 return false;
385 } else if (Depth == 6) { // Limit search depth.
386 return false;
387 }
388
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000389 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000390 switch (Op.getOpcode()) {
391 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000392 // We know all of the bits for a constant!
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000393 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
394 KnownZero = ~KnownOne;
Chris Lattnerec665152006-02-26 23:36:02 +0000395 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000396 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000397 // If the RHS is a constant, check to see if the LHS would be zero without
398 // using the bits from the RHS. Below, we use knowledge about the RHS to
399 // simplify the LHS, here we're using information from the LHS to simplify
400 // the RHS.
401 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000402 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +0000403 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000404 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +0000405 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000406 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000407 return TLO.CombineTo(Op, Op.getOperand(0));
408 // If any of the set bits in the RHS are known zero on the LHS, shrink
409 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000410 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000411 return true;
412 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000413
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000414 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000415 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000416 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000417 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000418 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000419 KnownZero2, KnownOne2, TLO, Depth+1))
420 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000421 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
422
Nate Begeman368e18d2006-02-16 21:11:51 +0000423 // If all of the demanded bits are known one on one side, return the other.
424 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000425 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000426 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000427 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000428 return TLO.CombineTo(Op, Op.getOperand(1));
429 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000430 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000431 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
432 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000433 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000434 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000435 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000436 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000437 return true;
438
Nate Begeman368e18d2006-02-16 21:11:51 +0000439 // Output known-1 bits are only known if set in both the LHS & RHS.
440 KnownOne &= KnownOne2;
441 // Output known-0 are known to be clear if zero in either the LHS | RHS.
442 KnownZero |= KnownZero2;
443 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000444 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000445 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000446 KnownOne, TLO, Depth+1))
447 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000448 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000449 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000450 KnownZero2, KnownOne2, TLO, Depth+1))
451 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000452 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
453
Nate Begeman368e18d2006-02-16 21:11:51 +0000454 // If all of the demanded bits are known zero on one side, return the other.
455 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000456 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000457 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000458 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000459 return TLO.CombineTo(Op, Op.getOperand(1));
460 // If all of the potentially set bits on one side are known to be set on
461 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000462 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000463 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000464 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000465 return TLO.CombineTo(Op, Op.getOperand(1));
466 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000467 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000468 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000469 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000470 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000471 return true;
472
Nate Begeman368e18d2006-02-16 21:11:51 +0000473 // Output known-0 bits are only known if clear in both the LHS & RHS.
474 KnownZero &= KnownZero2;
475 // Output known-1 are known to be set if set in either the LHS | RHS.
476 KnownOne |= KnownOne2;
477 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000478 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000479 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000480 KnownOne, TLO, Depth+1))
481 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000483 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000484 KnownOne2, TLO, Depth+1))
485 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000486 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
487
Nate Begeman368e18d2006-02-16 21:11:51 +0000488 // If all of the demanded bits are known zero on one side, return the other.
489 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000490 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000491 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000492 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000493 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000494 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000495 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000496 return true;
497
Chris Lattner3687c1a2006-11-27 21:50:02 +0000498 // If all of the unknown bits are known to be zero on one side or the other
499 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000500 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000501 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000502 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000503 Op.getOperand(0),
504 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000505
Nate Begeman368e18d2006-02-16 21:11:51 +0000506 // Output known-0 bits are known if clear or set in both the LHS & RHS.
507 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
508 // Output known-1 are known to be set if set in only one of the LHS, RHS.
509 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000510
Nate Begeman368e18d2006-02-16 21:11:51 +0000511 // If all of the demanded bits on one side are known, and all of the set
512 // bits on that side are also known to be set on the other side, turn this
513 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000514 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jonesd16ce172012-04-17 22:23:10 +0000515 // NB: it is okay if more bits are known than are requested
Stephen Lin155615d2013-07-08 00:37:03 +0000516 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jonesd16ce172012-04-17 22:23:10 +0000517 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Andersone50ed302009-08-10 22:56:29 +0000518 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000519 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000520 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000521 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000522 }
523 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000524
Nate Begeman368e18d2006-02-16 21:11:51 +0000525 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000526 // for XOR, we prefer to force bits to 1 if they will make a -1.
527 // if we can't force bits, try to shrink constant
528 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
529 APInt Expanded = C->getAPIntValue() | (~NewMask);
530 // if we can expand it to have all bits set, do it
531 if (Expanded.isAllOnesValue()) {
532 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000533 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000534 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000535 TLO.DAG.getConstant(Expanded, VT));
536 return TLO.CombineTo(Op, New);
537 }
538 // if it already has all the bits set, nothing to change
539 // but don't shrink either!
540 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
541 return true;
542 }
543 }
544
Nate Begeman368e18d2006-02-16 21:11:51 +0000545 KnownZero = KnownZeroOut;
546 KnownOne = KnownOneOut;
547 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000548 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000549 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000550 KnownOne, TLO, Depth+1))
551 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000552 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000553 KnownOne2, TLO, Depth+1))
554 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000555 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
556 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
557
Nate Begeman368e18d2006-02-16 21:11:51 +0000558 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000559 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000560 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000561
Nate Begeman368e18d2006-02-16 21:11:51 +0000562 // Only known if known in both the LHS and RHS.
563 KnownOne &= KnownOne2;
564 KnownZero &= KnownZero2;
565 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000566 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000567 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000568 KnownOne, TLO, Depth+1))
569 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000570 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000571 KnownOne2, TLO, Depth+1))
572 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000573 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
574 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
575
Chris Lattnerec665152006-02-26 23:36:02 +0000576 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000577 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000578 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000579
Chris Lattnerec665152006-02-26 23:36:02 +0000580 // Only known if known in both the LHS and RHS.
581 KnownOne &= KnownOne2;
582 KnownZero &= KnownZero2;
583 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000584 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000585 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000587 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000588
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000589 // If the shift count is an invalid immediate, don't do anything.
590 if (ShAmt >= BitWidth)
591 break;
592
Chris Lattner895c4ab2007-04-17 21:14:16 +0000593 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
594 // single shift. We can do this if the bottom bits (which are shifted
595 // out) are never demanded.
596 if (InOp.getOpcode() == ISD::SRL &&
597 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000598 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000599 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000600 unsigned Opc = ISD::SHL;
601 int Diff = ShAmt-C1;
602 if (Diff < 0) {
603 Diff = -Diff;
604 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000605 }
606
607 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000608 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +0000609 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000610 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000611 InOp.getOperand(0), NewSA));
612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000613 }
614
Dan Gohmana4f4d692010-07-23 18:03:30 +0000615 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000616 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000617 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000618
619 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
620 // are not demanded. This will likely allow the anyext to be folded away.
621 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
622 SDValue InnerOp = InOp.getNode()->getOperand(0);
623 EVT InnerVT = InnerOp.getValueType();
Eli Friedman2dd03532011-12-09 01:16:26 +0000624 unsigned InnerBits = InnerVT.getSizeInBits();
625 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohmana4f4d692010-07-23 18:03:30 +0000626 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +0000627 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000628 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
629 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000630 SDValue NarrowShl =
631 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000632 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +0000633 return
634 TLO.CombineTo(Op,
635 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
636 NarrowShl));
637 }
Richard Sandiford5d7e93c2013-10-16 10:26:19 +0000638 // Repeat the SHL optimization above in cases where an extension
639 // intervenes: (shl (anyext (shr x, c1)), c2) to
640 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
641 // aren't demanded (as above) and that the shifted upper c1 bits of
642 // x aren't demanded.
643 if (InOp.hasOneUse() &&
644 InnerOp.getOpcode() == ISD::SRL &&
645 InnerOp.hasOneUse() &&
646 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
647 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
648 ->getZExtValue();
649 if (InnerShAmt < ShAmt &&
650 InnerShAmt < InnerBits &&
651 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
652 NewMask.trunc(ShAmt) == 0) {
653 SDValue NewSA =
654 TLO.DAG.getConstant(ShAmt - InnerShAmt,
655 Op.getOperand(1).getValueType());
656 EVT VT = Op.getValueType();
657 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
658 InnerOp.getOperand(0));
659 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
660 NewExt, NewSA));
661 }
662 }
Dan Gohmana4f4d692010-07-23 18:03:30 +0000663 }
664
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000665 KnownZero <<= SA->getZExtValue();
666 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000667 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000668 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000669 }
670 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000671 case ISD::SRL:
672 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000673 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000674 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000675 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +0000676 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000677
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000678 // If the shift count is an invalid immediate, don't do anything.
679 if (ShAmt >= BitWidth)
680 break;
681
Chris Lattner895c4ab2007-04-17 21:14:16 +0000682 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
683 // single shift. We can do this if the top bits (which are shifted out)
684 // are never demanded.
685 if (InOp.getOpcode() == ISD::SHL &&
686 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000687 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000688 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000689 unsigned Opc = ISD::SRL;
690 int Diff = ShAmt-C1;
691 if (Diff < 0) {
692 Diff = -Diff;
693 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000694 }
695
Dan Gohman475871a2008-07-27 21:46:04 +0000696 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +0000697 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000698 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000699 InOp.getOperand(0), NewSA));
700 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701 }
702
Nate Begeman368e18d2006-02-16 21:11:51 +0000703 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000704 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000705 KnownZero, KnownOne, TLO, Depth+1))
706 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000707 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000708 KnownZero = KnownZero.lshr(ShAmt);
709 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000710
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000711 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000712 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +0000713 }
714 break;
715 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +0000716 // If this is an arithmetic shift right and only the low-bit is set, we can
717 // always convert this into a logical shr, even if the shift amount is
718 // variable. The low bit of the shift cannot be an input sign bit unless
719 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman2dd03532011-12-09 01:16:26 +0000720 if (NewMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +0000721 return TLO.CombineTo(Op,
722 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
723 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +0000724
Nate Begeman368e18d2006-02-16 21:11:51 +0000725 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000726 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000727 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000728
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000729 // If the shift count is an invalid immediate, don't do anything.
730 if (ShAmt >= BitWidth)
731 break;
732
733 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +0000734
735 // If any of the demanded bits are produced by the sign extension, we also
736 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000737 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
738 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +0000739 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000740
Chris Lattner1b737132006-05-08 17:22:53 +0000741 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000742 KnownZero, KnownOne, TLO, Depth+1))
743 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000744 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000745 KnownZero = KnownZero.lshr(ShAmt);
746 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000747
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000748 // Handle the sign bit, adjusted to where it is now in the mask.
749 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000750
Nate Begeman368e18d2006-02-16 21:11:51 +0000751 // If the input sign bit is known to be zero, or if none of the top bits
752 // are demanded, turn this into an unsigned shift right.
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000753 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000754 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000755 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +0000756 Op.getOperand(1)));
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000757
758 int Log2 = NewMask.exactLogBase2();
759 if (Log2 >= 0) {
760 // The bit must come from the sign.
761 SDValue NewSA =
762 TLO.DAG.getConstant(BitWidth - 1 - Log2,
763 Op.getOperand(1).getValueType());
764 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
765 Op.getOperand(0), NewSA));
Nate Begeman368e18d2006-02-16 21:11:51 +0000766 }
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000767
768 if (KnownOne.intersects(SignBit))
769 // New bits are known one.
770 KnownOne |= HighBits;
Nate Begeman368e18d2006-02-16 21:11:51 +0000771 }
772 break;
773 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotemcc616562012-01-15 19:27:55 +0000774 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
775
776 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
777 // If we only care about the highest bit, don't bother shifting right.
Eli Friedmand49db362012-01-31 01:08:03 +0000778 if (MsbMask == DemandedMask) {
Nadav Rotemcc616562012-01-15 19:27:55 +0000779 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
780 SDValue InOp = Op.getOperand(0);
Eli Friedmand49db362012-01-31 01:08:03 +0000781
782 // Compute the correct shift amount type, which must be getShiftAmountTy
783 // for scalar types after legalization.
784 EVT ShiftAmtTy = Op.getValueType();
785 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
786 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
787
788 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotemcc616562012-01-15 19:27:55 +0000789 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
790 Op.getValueType(), InOp, ShiftAmt));
791 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000792
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000793 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +0000794 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +0000795 APInt NewBits =
796 APInt::getHighBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000797 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000798
Chris Lattnerec665152006-02-26 23:36:02 +0000799 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +0000800 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +0000801 return TLO.CombineTo(Op, Op.getOperand(0));
802
Jay Foad40f8f622010-12-07 08:25:19 +0000803 APInt InSignBit =
Nadav Rotemcc616562012-01-15 19:27:55 +0000804 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +0000805 APInt InputDemandedBits =
806 APInt::getLowBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000807 ExVT.getScalarType().getSizeInBits()) &
Dan Gohmand1996362010-01-09 02:13:55 +0000808 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000809
Chris Lattnerec665152006-02-26 23:36:02 +0000810 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +0000811 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +0000812 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +0000813
814 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
815 KnownZero, KnownOne, TLO, Depth+1))
816 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000817 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +0000818
819 // If the sign bit of the input is known set or clear, then we know the
820 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000821
Chris Lattnerec665152006-02-26 23:36:02 +0000822 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000823 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000824 return TLO.CombineTo(Op,
Nadav Rotemcc616562012-01-15 19:27:55 +0000825 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000826
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000827 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +0000828 KnownOne |= NewBits;
829 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +0000830 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +0000831 KnownZero &= ~NewBits;
832 KnownOne &= ~NewBits;
833 }
834 break;
835 }
Chris Lattnerec665152006-02-26 23:36:02 +0000836 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000837 unsigned OperandBitWidth =
838 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000839 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000840
Chris Lattnerec665152006-02-26 23:36:02 +0000841 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000842 APInt NewBits =
843 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
844 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000845 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000846 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000847 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000848
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000849 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000850 KnownZero, KnownOne, TLO, Depth+1))
851 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000852 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000853 KnownZero = KnownZero.zext(BitWidth);
854 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000855 KnownZero |= NewBits;
856 break;
857 }
858 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +0000859 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +0000860 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000861 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +0000862 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000863 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000864
Chris Lattnerec665152006-02-26 23:36:02 +0000865 // If none of the top bits are demanded, convert this into an any_extend.
866 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000867 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
868 Op.getValueType(),
869 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000870
Chris Lattnerec665152006-02-26 23:36:02 +0000871 // Since some of the sign extended bits are demanded, we know that the sign
872 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000873 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000874 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +0000875 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000876
877 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000878 KnownOne, TLO, Depth+1))
879 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000880 KnownZero = KnownZero.zext(BitWidth);
881 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000882
Chris Lattnerec665152006-02-26 23:36:02 +0000883 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000884 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000885 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000886 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000887 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000888
Chris Lattnerec665152006-02-26 23:36:02 +0000889 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000890 if (KnownOne.intersects(InSignBit)) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000891 KnownOne |= NewBits;
892 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000893 } else { // Otherwise, top bits aren't known.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000894 assert((KnownOne & NewBits) == 0);
895 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000896 }
897 break;
898 }
899 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000900 unsigned OperandBitWidth =
901 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000902 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000903 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000904 KnownZero, KnownOne, TLO, Depth+1))
905 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000906 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000907 KnownZero = KnownZero.zext(BitWidth);
908 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000909 break;
910 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000911 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000912 // Simplify the input, using demanded bit information, and compute the known
913 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +0000914 unsigned OperandBitWidth =
915 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000916 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000917 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000918 KnownZero, KnownOne, TLO, Depth+1))
919 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000920 KnownZero = KnownZero.trunc(BitWidth);
921 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000922
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000923 // If the input is only used by this truncate, see if we can shrink it based
924 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000925 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000926 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000927 switch (In.getOpcode()) {
928 default: break;
929 case ISD::SRL:
930 // Shrink SRL by a constant if none of the high bits shifted in are
931 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +0000932 if (TLO.LegalTypes() &&
933 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
934 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
935 // undesirable.
936 break;
937 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
938 if (!ShAmt)
939 break;
Owen Anderson7adf8622011-04-13 23:22:23 +0000940 SDValue Shift = In.getOperand(1);
941 if (TLO.LegalTypes()) {
942 uint64_t ShVal = ShAmt->getZExtValue();
943 Shift =
944 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
945 }
946
Evan Chenge5b51ac2010-04-17 06:13:15 +0000947 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
948 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +0000949 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +0000950
951 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
952 // None of the shifted in bits are needed. Add a truncate of the
953 // shift input, then shift it.
954 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +0000956 In.getOperand(0));
957 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
958 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +0000960 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000961 }
962 break;
963 }
964 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000965
966 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000967 break;
968 }
Chris Lattnerec665152006-02-26 23:36:02 +0000969 case ISD::AssertZext: {
Owen Anderson7ab15f62011-09-03 00:26:49 +0000970 // AssertZext demands all of the high bits, plus any of the low bits
971 // demanded by its users.
972 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
973 APInt InMask = APInt::getLowBitsSet(BitWidth,
974 VT.getSizeInBits());
975 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000976 KnownZero, KnownOne, TLO, Depth+1))
977 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000978 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +0000979
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000980 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000981 break;
982 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000983 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000984 // If this is an FP->Int bitcast and if the sign bit is the only
985 // thing demanded, turn this into a FGETSIGN.
Eli Friedmanca072a32011-12-15 02:07:20 +0000986 if (!TLO.LegalOperations() &&
987 !Op.getValueType().isVector() &&
Eli Friedman0948f0a2011-11-09 22:25:12 +0000988 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000989 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
990 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000991 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
992 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
993 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
994 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000995 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
996 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +0000997 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000998 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
999 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +00001000 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001001 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +00001002 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001003 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1004 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001005 Sign, ShAmt));
1006 }
1007 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001008 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001009 case ISD::ADD:
1010 case ISD::MUL:
1011 case ISD::SUB: {
1012 // Add, Sub, and Mul don't demand any bits in positions beyond that
1013 // of the highest bit demanded of them.
1014 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1015 BitWidth - NewMask.countLeadingZeros());
1016 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1017 KnownOne2, TLO, Depth+1))
1018 return true;
1019 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1020 KnownOne2, TLO, Depth+1))
1021 return true;
1022 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001023 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001024 return true;
1025 }
1026 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001027 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001028 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001029 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001030 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001031 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001032
Chris Lattnerec665152006-02-26 23:36:02 +00001033 // If we know the value of all of the demanded bits, return this as a
1034 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001035 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001036 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001037
Nate Begeman368e18d2006-02-16 21:11:51 +00001038 return false;
1039}
1040
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001041/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1042/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001043/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001044void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001045 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001046 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001047 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001048 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001049 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1050 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1051 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1052 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001053 "Should use MaskedValueIsZero if you don't know whether Op"
1054 " is a target node!");
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001055 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001056}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001057
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001058/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1059/// targets that want to expose additional information about sign bits to the
1060/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001061unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001062 unsigned Depth) const {
1063 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1064 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1065 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1066 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1067 "Should use ComputeNumSignBits if you don't know whether Op"
1068 " is a target node!");
1069 return 1;
1070}
1071
Dan Gohman97d11632009-02-15 23:59:32 +00001072/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1073/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1074/// determine which bit is set.
1075///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001076static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001077 // A left-shift of a constant one will have exactly one bit set, because
1078 // shifting the bit off the end is undefined.
1079 if (Val.getOpcode() == ISD::SHL)
1080 if (ConstantSDNode *C =
1081 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1082 if (C->getAPIntValue() == 1)
1083 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001084
Dan Gohman97d11632009-02-15 23:59:32 +00001085 // Similarly, a right-shift of a constant sign-bit will have exactly
1086 // one bit set.
1087 if (Val.getOpcode() == ISD::SRL)
1088 if (ConstantSDNode *C =
1089 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1090 if (C->getAPIntValue().isSignBit())
1091 return true;
1092
1093 // More could be done here, though the above checks are enough
1094 // to handle some common cases.
1095
1096 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001097 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001098 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001099 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001100 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001101 return (KnownZero.countPopulation() == BitWidth - 1) &&
1102 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001103}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001104
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001106/// and cc. If it is unable to simplify it, return a null SDValue.
1107SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001108TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001109 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001110 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001111 SelectionDAG &DAG = DCI.DAG;
1112
1113 // These setcc operations always fold.
1114 switch (Cond) {
1115 default: break;
1116 case ISD::SETFALSE:
1117 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1118 case ISD::SETTRUE:
Tim Northovera5eeb9d2013-09-06 12:38:12 +00001119 case ISD::SETTRUE2: {
1120 TargetLowering::BooleanContent Cnt = getBooleanContents(VT.isVector());
1121 return DAG.getConstant(
1122 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1123 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001124 }
1125
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001126 // Ensure that the constant occurs on the RHS, and fold constant
1127 // comparisons.
Tom Stellard12d43f92013-09-28 02:50:38 +00001128 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1129 if (isa<ConstantSDNode>(N0.getNode()) &&
1130 (DCI.isBeforeLegalizeOps() ||
1131 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1132 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher362fee92011-06-17 20:41:29 +00001133
Gabor Greifba36cb52008-08-28 21:40:38 +00001134 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001135 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001136
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001137 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1138 // equality comparison, then we're just comparing whether X itself is
1139 // zero.
1140 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1141 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1142 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001143 const APInt &ShAmt
1144 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001145 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1146 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1147 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1148 // (srl (ctlz x), 5) == 0 -> X != 0
1149 // (srl (ctlz x), 5) != 1 -> X != 0
1150 Cond = ISD::SETNE;
1151 } else {
1152 // (srl (ctlz x), 5) != 0 -> X == 0
1153 // (srl (ctlz x), 5) == 1 -> X == 0
1154 Cond = ISD::SETEQ;
1155 }
1156 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1157 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1158 Zero, Cond);
1159 }
1160 }
1161
Benjamin Kramerd8228922011-01-17 12:04:57 +00001162 SDValue CTPOP = N0;
1163 // Look through truncs that don't change the value of a ctpop.
1164 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1165 CTPOP = N0.getOperand(0);
1166
1167 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001168 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001169 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1170 EVT CTVT = CTPOP.getValueType();
1171 SDValue CTOp = CTPOP.getOperand(0);
1172
1173 // (ctpop x) u< 2 -> (x & x-1) == 0
1174 // (ctpop x) u> 1 -> (x & x-1) != 0
1175 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1176 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1177 DAG.getConstant(1, CTVT));
1178 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1179 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1180 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1181 }
1182
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001183 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramerd8228922011-01-17 12:04:57 +00001184 }
1185
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001186 // (zext x) == C --> x == (trunc C)
1187 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1188 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1189 unsigned MinBits = N0.getValueSizeInBits();
1190 SDValue PreZExt;
1191 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1192 // ZExt
1193 MinBits = N0->getOperand(0).getValueSizeInBits();
1194 PreZExt = N0->getOperand(0);
1195 } else if (N0->getOpcode() == ISD::AND) {
1196 // DAGCombine turns costly ZExts into ANDs
1197 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1198 if ((C->getAPIntValue()+1).isPowerOf2()) {
1199 MinBits = C->getAPIntValue().countTrailingOnes();
1200 PreZExt = N0->getOperand(0);
1201 }
1202 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1203 // ZEXTLOAD
1204 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1205 MinBits = LN0->getMemoryVT().getSizeInBits();
1206 PreZExt = N0;
1207 }
1208 }
1209
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00001210 // Make sure we're not losing bits from the constant.
Benjamin Kramerf19b8b02013-05-21 08:51:09 +00001211 if (MinBits > 0 &&
1212 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001213 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1214 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1215 // Will get folded away.
1216 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1217 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1218 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1219 }
1220 }
1221 }
1222
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001223 // If the LHS is '(and load, const)', the RHS is 0,
1224 // the test is for equality or unsigned, and all 1 bits of the const are
1225 // in the same partial word, see if we can shorten the load.
1226 if (DCI.isBeforeLegalize() &&
Eli Friedman85509802013-09-24 22:50:14 +00001227 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001228 N0.getOpcode() == ISD::AND && C1 == 0 &&
1229 N0.getNode()->hasOneUse() &&
1230 isa<LoadSDNode>(N0.getOperand(0)) &&
1231 N0.getOperand(0).getNode()->hasOneUse() &&
1232 isa<ConstantSDNode>(N0.getOperand(1))) {
1233 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001234 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001235 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001236 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001237 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001238 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001239 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001240 // 8 bits, but have to be careful...
1241 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1242 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001243 const APInt &Mask =
1244 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001245 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001246 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001247 for (unsigned offset=0; offset<origWidth/width; offset++) {
1248 if ((newMask & Mask) == Mask) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00001249 if (!getDataLayout()->isLittleEndian())
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001250 bestOffset = (origWidth/width - offset - 1) * (width/8);
1251 else
1252 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001253 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001254 bestWidth = width;
1255 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001256 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001257 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001258 }
1259 }
1260 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001261 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00001262 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001263 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001264 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001265 SDValue Ptr = Lod->getBasePtr();
1266 if (bestOffset != 0)
1267 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1268 DAG.getConstant(bestOffset, PtrType));
1269 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1270 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00001271 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001272 false, false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001274 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001275 DAG.getConstant(bestMask.trunc(bestWidth),
1276 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001277 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001278 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001279 }
1280 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001281
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001282 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1283 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1284 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1285
1286 // If the comparison constant has bits in the upper part, the
1287 // zero-extended value could never match.
1288 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1289 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001290 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001291 case ISD::SETUGT:
1292 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001293 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001294 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001295 case ISD::SETULE:
1296 case ISD::SETNE: return DAG.getConstant(1, VT);
1297 case ISD::SETGT:
1298 case ISD::SETGE:
1299 // True if the sign bit of C1 is set.
1300 return DAG.getConstant(C1.isNegative(), VT);
1301 case ISD::SETLT:
1302 case ISD::SETLE:
1303 // True if the sign bit of C1 isn't set.
1304 return DAG.getConstant(C1.isNonNegative(), VT);
1305 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001306 break;
1307 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001308 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001309
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001310 // Otherwise, we can perform the comparison with the low bits.
1311 switch (Cond) {
1312 case ISD::SETEQ:
1313 case ISD::SETNE:
1314 case ISD::SETUGT:
1315 case ISD::SETUGE:
1316 case ISD::SETULT:
1317 case ISD::SETULE: {
Patrik Hagglund34525f92012-12-11 11:14:33 +00001318 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001319 if (DCI.isBeforeLegalizeOps() ||
1320 (isOperationLegal(ISD::SETCC, newVT) &&
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001321 getCondCodeAction(Cond, newVT.getSimpleVT())==Legal))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001322 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00001323 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001324 Cond);
1325 break;
1326 }
1327 default:
1328 break; // todo, be more careful with signed comparisons
1329 }
1330 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001331 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001332 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001333 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001334 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001335 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1336
Eli Friedmanad78a882010-07-30 06:44:31 +00001337 // If the constant doesn't fit into the number of bits for the source of
1338 // the sign extension, it is impossible for both sides to be equal.
1339 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001340 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001341
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001342 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001343 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001344 if (Op0Ty == ExtSrcTy) {
1345 ZextOp = N0.getOperand(0);
1346 } else {
1347 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1348 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1349 DAG.getConstant(Imm, Op0Ty));
1350 }
1351 if (!DCI.isCalledByLegalizer())
1352 DCI.AddToWorklist(ZextOp.getNode());
1353 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001354 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001355 DAG.getConstant(C1 & APInt::getLowBitsSet(
1356 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001357 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001358 ExtDstTy),
1359 Cond);
1360 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1361 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001362 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001363 if (N0.getOpcode() == ISD::SETCC &&
1364 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001365 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001366 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001367 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001368 // Invert the condition.
1369 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001370 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001371 N0.getOperand(0).getValueType().isInteger());
Tom Stellard12d43f92013-09-28 02:50:38 +00001372 if (DCI.isBeforeLegalizeOps() ||
1373 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1374 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001375 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001376
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001377 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001378 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001379 N0.getOperand(0).getOpcode() == ISD::XOR &&
1380 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1381 isa<ConstantSDNode>(N0.getOperand(1)) &&
1382 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1383 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1384 // can only do this if the top bits are known zero.
1385 unsigned BitWidth = N0.getValueSizeInBits();
1386 if (DAG.MaskedValueIsZero(N0,
1387 APInt::getHighBitsSet(BitWidth,
1388 BitWidth-1))) {
1389 // Okay, get the un-inverted input value.
1390 SDValue Val;
1391 if (N0.getOpcode() == ISD::XOR)
1392 Val = N0.getOperand(0);
1393 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001394 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001395 N0.getOperand(0).getOpcode() == ISD::XOR);
1396 // ((X^1)&1)^1 -> X & 1
1397 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1398 N0.getOperand(0).getOperand(0),
1399 N0.getOperand(1));
1400 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001401
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001402 return DAG.getSetCC(dl, VT, Val, N1,
1403 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1404 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001405 } else if (N1C->getAPIntValue() == 1 &&
1406 (VT == MVT::i1 ||
Duncan Sands28b77e92011-09-06 19:07:46 +00001407 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001408 SDValue Op0 = N0;
1409 if (Op0.getOpcode() == ISD::TRUNCATE)
1410 Op0 = Op0.getOperand(0);
1411
1412 if ((Op0.getOpcode() == ISD::XOR) &&
1413 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1414 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1415 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1416 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1417 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1418 Cond);
Craig Topper40b4a812012-12-19 06:12:28 +00001419 }
1420 if (Op0.getOpcode() == ISD::AND &&
1421 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1422 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001423 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001424 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001425 Op0 = DAG.getNode(ISD::AND, dl, VT,
1426 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1427 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001428 else if (Op0.getValueType().bitsLT(VT))
1429 Op0 = DAG.getNode(ISD::AND, dl, VT,
1430 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1431 DAG.getConstant(1, VT));
1432
Evan Cheng2c755ba2010-02-27 07:36:59 +00001433 return DAG.getSetCC(dl, VT, Op0,
1434 DAG.getConstant(0, Op0.getValueType()),
1435 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1436 }
Craig Topper40b4a812012-12-19 06:12:28 +00001437 if (Op0.getOpcode() == ISD::AssertZext &&
1438 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1439 return DAG.getSetCC(dl, VT, Op0,
1440 DAG.getConstant(0, Op0.getValueType()),
1441 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001442 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001443 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001444
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001445 APInt MinVal, MaxVal;
1446 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1447 if (ISD::isSignedIntSetCC(Cond)) {
1448 MinVal = APInt::getSignedMinValue(OperandBitSize);
1449 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1450 } else {
1451 MinVal = APInt::getMinValue(OperandBitSize);
1452 MaxVal = APInt::getMaxValue(OperandBitSize);
1453 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001454
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001455 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1456 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1457 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1458 // X >= C0 --> X > (C0-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001460 DAG.getConstant(C1-1, N1.getValueType()),
1461 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1462 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001463
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001464 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1465 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1466 // X <= C0 --> X < (C0+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001467 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001468 DAG.getConstant(C1+1, N1.getValueType()),
1469 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1470 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001471
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001472 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1473 return DAG.getConstant(0, VT); // X < MIN --> false
1474 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1475 return DAG.getConstant(1, VT); // X >= MIN --> true
1476 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1477 return DAG.getConstant(0, VT); // X > MAX --> false
1478 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1479 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001480
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001481 // Canonicalize setgt X, Min --> setne X, Min
1482 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1483 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1484 // Canonicalize setlt X, Max --> setne X, Max
1485 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1486 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001487
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001488 // If we have setult X, 1, turn it into seteq X, 0
1489 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001490 return DAG.getSetCC(dl, VT, N0,
1491 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001492 ISD::SETEQ);
1493 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper85022562012-12-19 06:43:58 +00001494 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001495 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001496 DAG.getConstant(MaxVal, N0.getValueType()),
1497 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001498
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001499 // If we have "setcc X, C0", check to see if we can shrink the immediate
1500 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001501
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001502 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001503 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001504 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001505 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001506 DAG.getConstant(0, N1.getValueType()),
1507 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001508
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001509 // SETULT X, SINTMIN -> SETGT X, -1
1510 if (Cond == ISD::SETULT &&
1511 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1512 SDValue ConstMinusOne =
1513 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1514 N1.getValueType());
1515 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1516 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001517
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001518 // Fold bit comparisons when we can.
1519 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001520 (VT == N0.getValueType() ||
1521 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1522 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001523 if (ConstantSDNode *AndRHS =
1524 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001525 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Owen Anderson95771af2011-02-25 21:41:48 +00001526 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001527 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1528 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001529 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001530 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1531 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001532 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001533 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001534 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001535 // (X & 8) == 8 --> (X & 8) >> 3
1536 // Perform the xform if C1 is a single bit.
1537 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001538 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1539 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1540 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001541 }
1542 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001543 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001544
Evan Chengb4d49592012-07-17 07:47:50 +00001545 if (C1.getMinSignedBits() <= 64 &&
1546 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Cheng70e10d32012-07-17 06:53:39 +00001547 // (X & -256) == 256 -> (X >> 8) == 1
1548 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1549 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1550 if (ConstantSDNode *AndRHS =
1551 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1552 const APInt &AndRHSC = AndRHS->getAPIntValue();
1553 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1554 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001555 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Cheng70e10d32012-07-17 06:53:39 +00001556 getPointerTy() : getShiftAmountTy(N0.getValueType());
1557 EVT CmpTy = N0.getValueType();
1558 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1559 DAG.getConstant(ShiftBits, ShiftTy));
1560 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1561 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1562 }
1563 }
Evan Chengf5c05392012-07-17 08:31:11 +00001564 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1565 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1566 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1567 // X < 0x100000000 -> (X >> 32) < 1
1568 // X >= 0x100000000 -> (X >> 32) >= 1
1569 // X <= 0x0ffffffff -> (X >> 32) < 1
1570 // X > 0x0ffffffff -> (X >> 32) >= 1
1571 unsigned ShiftBits;
1572 APInt NewC = C1;
1573 ISD::CondCode NewCond = Cond;
1574 if (AdjOne) {
1575 ShiftBits = C1.countTrailingOnes();
1576 NewC = NewC + 1;
1577 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1578 } else {
1579 ShiftBits = C1.countTrailingZeros();
1580 }
1581 NewC = NewC.lshr(ShiftBits);
1582 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001583 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Chengf5c05392012-07-17 08:31:11 +00001584 getPointerTy() : getShiftAmountTy(N0.getValueType());
1585 EVT CmpTy = N0.getValueType();
1586 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1587 DAG.getConstant(ShiftBits, ShiftTy));
1588 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1589 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1590 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001591 }
1592 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001593 }
1594
Gabor Greifba36cb52008-08-28 21:40:38 +00001595 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001596 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001597 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001598 if (O.getNode()) return O;
1599 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001600 // If the RHS of an FP comparison is a constant, simplify it away in
1601 // some cases.
1602 if (CFP->getValueAPF().isNaN()) {
1603 // If an operand is known to be a nan, we can fold it.
1604 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001605 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001606 case 0: // Known false.
1607 return DAG.getConstant(0, VT);
1608 case 1: // Known true.
1609 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001610 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001611 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001612 }
1613 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001614
Chris Lattner63079f02007-12-29 08:37:08 +00001615 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1616 // constant if knowing that the operand is non-nan is enough. We prefer to
1617 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1618 // materialize 0.0.
1619 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001620 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001621
1622 // If the condition is not legal, see if we can find an equivalent one
1623 // which is legal.
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001624 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman11eab022009-09-26 15:24:17 +00001625 // If the comparison was an awkward floating-point == or != and one of
1626 // the comparison operands is infinity or negative infinity, convert the
1627 // condition to a less-awkward <= or >=.
1628 if (CFP->getValueAPF().isInfinity()) {
1629 if (CFP->getValueAPF().isNegative()) {
1630 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001631 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001632 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1633 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001634 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001635 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1636 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001637 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001638 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1639 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001640 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001641 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1642 } else {
1643 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001644 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001645 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1646 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001647 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001648 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1649 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001650 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001651 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1652 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001653 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001654 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1655 }
1656 }
1657 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001658 }
1659
1660 if (N0 == N1) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001661 // The sext(setcc()) => setcc() optimization relies on the appropriate
1662 // constant being emitted.
Nadav Roteme7576402012-09-06 11:13:55 +00001663 uint64_t EqVal = 0;
Duncan Sandse7de3b22012-07-05 09:32:46 +00001664 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001665 case UndefinedBooleanContent:
1666 case ZeroOrOneBooleanContent:
1667 EqVal = ISD::isTrueWhenEqual(Cond);
1668 break;
1669 case ZeroOrNegativeOneBooleanContent:
1670 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1671 break;
1672 }
1673
Evan Chengfa1eb272007-02-08 22:13:59 +00001674 // We can always fold X == X for integer setcc's.
Chad Rosier9dbb0182012-04-03 20:11:24 +00001675 if (N0.getValueType().isInteger()) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001676 return DAG.getConstant(EqVal, VT);
Chad Rosier9dbb0182012-04-03 20:11:24 +00001677 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001678 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1679 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sandse7de3b22012-07-05 09:32:46 +00001680 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001681 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sandse7de3b22012-07-05 09:32:46 +00001682 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001683 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1684 // if it is not already.
1685 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmow8c574be2012-07-31 18:07:43 +00001686 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001687 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001688 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001689 }
1690
1691 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001692 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001693 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1694 N0.getOpcode() == ISD::XOR) {
1695 // Simplify (X+Y) == (X+Z) --> Y == Z
1696 if (N0.getOpcode() == N1.getOpcode()) {
1697 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001698 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001699 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001700 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001701 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1702 // If X op Y == Y op X, try other combinations.
1703 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001704 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001705 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001706 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001708 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001709 }
1710 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001711
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001712 // If RHS is a legal immediate value for a compare instruction, we need
1713 // to be careful about increasing register pressure needlessly.
1714 bool LegalRHSImm = false;
1715
Evan Chengfa1eb272007-02-08 22:13:59 +00001716 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1717 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1718 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001719 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001720 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001721 DAG.getConstant(RHSC->getAPIntValue()-
1722 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001723 N0.getValueType()), Cond);
1724 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001725
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001726 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Chengfa1eb272007-02-08 22:13:59 +00001727 if (N0.getOpcode() == ISD::XOR)
1728 // If we know that all of the inverted bits are zero, don't bother
1729 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001730 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1731 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001732 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001733 DAG.getConstant(LHSR->getAPIntValue() ^
1734 RHSC->getAPIntValue(),
1735 N0.getValueType()),
1736 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001737 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001738
Evan Chengfa1eb272007-02-08 22:13:59 +00001739 // Turn (C1-X) == C2 --> X == C1-C2
1740 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001741 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001742 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001743 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001744 DAG.getConstant(SUBC->getAPIntValue() -
1745 RHSC->getAPIntValue(),
1746 N0.getValueType()),
1747 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001748 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001749 }
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001750
1751 // Could RHSC fold directly into a compare?
1752 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1753 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Chengfa1eb272007-02-08 22:13:59 +00001754 }
1755
1756 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001757 // Don't do this if X is an immediate that can fold into a cmp
1758 // instruction and X+Z has other uses. It could be an induction variable
1759 // chain, and the transform would increase register pressure.
1760 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1761 if (N0.getOperand(0) == N1)
1762 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1763 DAG.getConstant(0, N0.getValueType()), Cond);
1764 if (N0.getOperand(1) == N1) {
1765 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1766 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1767 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001768 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001769 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1770 // (Z-X) == X --> Z == X<<1
1771 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Anderson95771af2011-02-25 21:41:48 +00001772 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001773 if (!DCI.isCalledByLegalizer())
1774 DCI.AddToWorklist(SH.getNode());
1775 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1776 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001777 }
1778 }
1779 }
1780
1781 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1782 N1.getOpcode() == ISD::XOR) {
1783 // Simplify X == (X+Z) --> Z == 0
Craig Topper85022562012-12-19 06:43:58 +00001784 if (N1.getOperand(0) == N0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001785 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001786 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001787 if (N1.getOperand(1) == N0) {
1788 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001789 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001790 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001791 if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001792 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1793 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001794 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00001795 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00001796 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001797 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001798 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001799 }
1800 }
1801 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001802
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001803 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001804 // Note that where y is variable and is known to have at most
1805 // one bit set (for example, if it is z&1) we cannot do this;
1806 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001807 if (N0.getOpcode() == ISD::AND)
1808 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001809 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001810 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001811 if (DCI.isBeforeLegalizeOps() ||
1812 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1813 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1814 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1815 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001816 }
1817 }
1818 if (N1.getOpcode() == ISD::AND)
1819 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001820 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001821 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001822 if (DCI.isBeforeLegalizeOps() ||
1823 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1824 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1825 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1826 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001827 }
1828 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001829 }
1830
1831 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001834 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001835 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001836 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1838 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001839 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001840 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001841 break;
1842 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001844 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001845 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1846 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 Temp = DAG.getNOT(dl, N0, MVT::i1);
1848 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001849 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001850 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001851 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001852 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1853 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 Temp = DAG.getNOT(dl, N1, MVT::i1);
1855 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001856 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001857 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001858 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001859 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1860 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 Temp = DAG.getNOT(dl, N0, MVT::i1);
1862 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001863 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001864 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001865 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001866 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1867 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 Temp = DAG.getNOT(dl, N1, MVT::i1);
1869 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001870 break;
1871 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001873 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001874 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001875 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001876 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00001877 }
1878 return N0;
1879 }
1880
1881 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001882 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001883}
1884
Evan Chengad4196b2008-05-12 19:56:52 +00001885/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1886/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001887bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00001888 int64_t &Offset) const {
1889 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001890 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1891 GA = GASD->getGlobal();
1892 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001893 return true;
1894 }
1895
1896 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue N1 = N->getOperand(0);
1898 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001899 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001900 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1901 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001902 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001903 return true;
1904 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001905 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001906 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1907 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001908 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001909 return true;
1910 }
1911 }
1912 }
Owen Anderson95771af2011-02-25 21:41:48 +00001913
Evan Chengad4196b2008-05-12 19:56:52 +00001914 return false;
1915}
1916
1917
Dan Gohman475871a2008-07-27 21:46:04 +00001918SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001919PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1920 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001921 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001922}
1923
Chris Lattnereb8146b2006-02-04 02:13:02 +00001924//===----------------------------------------------------------------------===//
1925// Inline Assembler Implementation Methods
1926//===----------------------------------------------------------------------===//
1927
Chris Lattner4376fea2008-04-27 00:09:47 +00001928
Chris Lattnereb8146b2006-02-04 02:13:02 +00001929TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001930TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopherfffe3632013-01-11 18:12:39 +00001931 unsigned S = Constraint.size();
1932
1933 if (S == 1) {
Chris Lattner4234f572007-03-25 02:14:49 +00001934 switch (Constraint[0]) {
1935 default: break;
1936 case 'r': return C_RegisterClass;
1937 case 'm': // memory
1938 case 'o': // offsetable
1939 case 'V': // not offsetable
1940 return C_Memory;
1941 case 'i': // Simple Integer or Relocatable Constant
1942 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00001943 case 'E': // Floating Point Constant
1944 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00001945 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00001946 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00001947 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00001948 case 'I': // Target registers.
1949 case 'J':
1950 case 'K':
1951 case 'L':
1952 case 'M':
1953 case 'N':
1954 case 'O':
1955 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00001956 case '<':
1957 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00001958 return C_Other;
1959 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001960 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001961
Eric Christopherfffe3632013-01-11 18:12:39 +00001962 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
1963 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
1964 return C_Memory;
Chris Lattner065421f2007-03-25 02:18:14 +00001965 return C_Register;
Eric Christopherfffe3632013-01-11 18:12:39 +00001966 }
Chris Lattner4234f572007-03-25 02:14:49 +00001967 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001968}
1969
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001970/// LowerXConstraint - try to replace an X constraint, which matches anything,
1971/// with another that has more specific requirements based on the type of the
1972/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00001973const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00001974 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00001975 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00001976 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00001977 return "f"; // works for many targets
1978 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001979}
1980
Chris Lattner48884cd2007-08-25 00:47:38 +00001981/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
1982/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00001983void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00001984 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00001985 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00001986 SelectionDAG &DAG) const {
Eric Christopher362fee92011-06-17 20:41:29 +00001987
Eric Christopher100c8332011-06-02 23:16:42 +00001988 if (Constraint.length() > 1) return;
Eric Christopher362fee92011-06-17 20:41:29 +00001989
Eric Christopher100c8332011-06-02 23:16:42 +00001990 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00001991 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001992 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001993 case 'X': // Allows any operand; labels (basic block) use this.
1994 if (Op.getOpcode() == ISD::BasicBlock) {
1995 Ops.push_back(Op);
1996 return;
1997 }
1998 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00001999 case 'i': // Simple Integer or Relocatable Constant
2000 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002001 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002002 // These operands are interested in values of the form (GV+C), where C may
2003 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2004 // is possible and fine if either GV or C are missing.
2005 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2006 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002007
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002008 // If we have "(add GV, C)", pull out GV/C
2009 if (Op.getOpcode() == ISD::ADD) {
2010 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2011 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2012 if (C == 0 || GA == 0) {
2013 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2014 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2015 }
2016 if (C == 0 || GA == 0)
2017 C = 0, GA = 0;
2018 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002019
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002020 // If we find a valid operand, map to the TargetXXX version so that the
2021 // value itself doesn't get selected.
2022 if (GA) { // Either &GV or &GV+C
2023 if (ConstraintLetter != 'n') {
2024 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002025 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002026 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002027 C ? SDLoc(C) : SDLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002028 Op.getValueType(), Offs));
2029 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002030 }
2031 }
2032 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002033 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002034 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002035 // gcc prints these as sign extended. Sign extend value to 64 bits
2036 // now; without this it would get ZExt'd later in
2037 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2038 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002040 return;
2041 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002042 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002043 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002044 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002045 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002046}
2047
Chris Lattner1efa40f2006-02-22 00:56:39 +00002048std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002049getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00002050 MVT VT) const {
Will Dietz833a29c2013-10-13 03:08:49 +00002051 if (Constraint.empty() || Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002052 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002053 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2054
2055 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002056 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002057
Hal Finkelca2dd362012-12-18 17:50:58 +00002058 std::pair<unsigned, const TargetRegisterClass*> R =
2059 std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
2060
Chris Lattner1efa40f2006-02-22 00:56:39 +00002061 // Figure out which register class contains this reg.
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002062 const TargetRegisterInfo *RI = getTargetMachine().getRegisterInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00002063 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002064 E = RI->regclass_end(); RCI != E; ++RCI) {
2065 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002066
2067 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002068 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen22e8a362011-10-12 01:24:51 +00002069 if (!isLegalRC(RC))
2070 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071
2072 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002073 I != E; ++I) {
Hal Finkelca2dd362012-12-18 17:50:58 +00002074 if (RegName.equals_lower(RI->getName(*I))) {
2075 std::pair<unsigned, const TargetRegisterClass*> S =
2076 std::make_pair(*I, RC);
2077
2078 // If this register class has the requested value type, return it,
2079 // otherwise keep searching and return the first class found
2080 // if no other is found which explicitly has the requested type.
2081 if (RC->hasType(VT))
2082 return S;
2083 else if (!R.second)
2084 R = S;
2085 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00002086 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002087 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088
Hal Finkelca2dd362012-12-18 17:50:58 +00002089 return R;
Chris Lattner4ccb0702006-01-26 20:37:03 +00002090}
Evan Cheng30b37b52006-03-13 23:18:16 +00002091
2092//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002093// Constraint Selection.
2094
Chris Lattner6bdcda32008-10-17 16:47:46 +00002095/// isMatchingInputConstraint - Return true of this is an input operand that is
2096/// a matching constraint like "4".
2097bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002098 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei87d0b9e2013-02-12 21:21:59 +00002099 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattner58f15c42008-10-17 16:21:11 +00002100}
2101
2102/// getMatchedOperand - If this is an input matching constraint, this method
2103/// returns the output operand it matches.
2104unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2105 assert(!ConstraintCode.empty() && "No known constraint!");
2106 return atoi(ConstraintCode.c_str());
2107}
2108
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002109
John Thompsoneac6e1d2010-09-13 18:15:37 +00002110/// ParseConstraints - Split up the constraint string from the inline
2111/// assembly value into the specific constraints and their prefixes,
2112/// and also tie in the associated operand values.
2113/// If this returns an empty vector, and if the constraint string itself
2114/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002115TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002116 ImmutableCallSite CS) const {
2117 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002118 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002119 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002120 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002121
2122 // Do a prepass over the constraints, canonicalizing them, and building up the
2123 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002124 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002125 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002126
John Thompsoneac6e1d2010-09-13 18:15:37 +00002127 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2128 unsigned ResNo = 0; // ResNo - The result number of the next output.
2129
2130 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2131 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2132 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2133
John Thompson67aff162010-09-21 22:04:54 +00002134 // Update multiple alternative constraint count.
2135 if (OpInfo.multipleAlternatives.size() > maCount)
2136 maCount = OpInfo.multipleAlternatives.size();
2137
John Thompson44ab89e2010-10-29 17:29:13 +00002138 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002139
2140 // Compute the value type for each operand.
2141 switch (OpInfo.Type) {
2142 case InlineAsm::isOutput:
2143 // Indirect outputs just consume an argument.
2144 if (OpInfo.isIndirect) {
2145 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2146 break;
2147 }
2148
2149 // The return value of the call is this value. As such, there is no
2150 // corresponding argument.
2151 assert(!CS.getType()->isVoidTy() &&
2152 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002153 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002154 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002155 } else {
2156 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002157 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002158 }
2159 ++ResNo;
2160 break;
2161 case InlineAsm::isInput:
2162 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2163 break;
2164 case InlineAsm::isClobber:
2165 // Nothing to do.
2166 break;
2167 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002168
John Thompson44ab89e2010-10-29 17:29:13 +00002169 if (OpInfo.CallOperandVal) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002170 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002171 if (OpInfo.isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002172 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002173 if (!PtrTy)
2174 report_fatal_error("Indirect operand for inline asm not a pointer!");
2175 OpTy = PtrTy->getElementType();
2176 }
Eric Christopher362fee92011-06-17 20:41:29 +00002177
Eric Christophercef81b72011-05-09 20:04:43 +00002178 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002179 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00002180 if (STy->getNumElements() == 1)
2181 OpTy = STy->getElementType(0);
2182
John Thompson44ab89e2010-10-29 17:29:13 +00002183 // If OpTy is not a single value, it may be a struct/union that we
2184 // can tile with integers.
2185 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002186 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002187 switch (BitSize) {
2188 default: break;
2189 case 1:
2190 case 8:
2191 case 16:
2192 case 32:
2193 case 64:
2194 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002195 OpInfo.ConstraintVT =
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002196 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002197 break;
2198 }
Micah Villmow7d661462012-10-09 16:06:12 +00002199 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenault828c9e72013-10-10 19:09:05 +00002200 unsigned PtrSize
2201 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2202 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompson44ab89e2010-10-29 17:29:13 +00002203 } else {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002204 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompson44ab89e2010-10-29 17:29:13 +00002205 }
2206 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002207 }
2208
2209 // If we have multiple alternative constraints, select the best alternative.
2210 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002211 if (maCount) {
2212 unsigned bestMAIndex = 0;
2213 int bestWeight = -1;
2214 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2215 int weight = -1;
2216 unsigned maIndex;
2217 // Compute the sums of the weights for each alternative, keeping track
2218 // of the best (highest weight) one so far.
2219 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2220 int weightSum = 0;
2221 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2222 cIndex != eIndex; ++cIndex) {
2223 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2224 if (OpInfo.Type == InlineAsm::isClobber)
2225 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002226
John Thompson44ab89e2010-10-29 17:29:13 +00002227 // If this is an output operand with a matching input operand,
2228 // look up the matching input. If their types mismatch, e.g. one
2229 // is an integer, the other is floating point, or their sizes are
2230 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002231 if (OpInfo.hasMatchingInput()) {
2232 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002233 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2234 if ((OpInfo.ConstraintVT.isInteger() !=
2235 Input.ConstraintVT.isInteger()) ||
2236 (OpInfo.ConstraintVT.getSizeInBits() !=
2237 Input.ConstraintVT.getSizeInBits())) {
2238 weightSum = -1; // Can't match.
2239 break;
2240 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002241 }
2242 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002243 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2244 if (weight == -1) {
2245 weightSum = -1;
2246 break;
2247 }
2248 weightSum += weight;
2249 }
2250 // Update best.
2251 if (weightSum > bestWeight) {
2252 bestWeight = weightSum;
2253 bestMAIndex = maIndex;
2254 }
2255 }
2256
2257 // Now select chosen alternative in each constraint.
2258 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2259 cIndex != eIndex; ++cIndex) {
2260 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2261 if (cInfo.Type == InlineAsm::isClobber)
2262 continue;
2263 cInfo.selectAlternative(bestMAIndex);
2264 }
2265 }
2266 }
2267
2268 // Check and hook up tied operands, choose constraint code to use.
2269 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2270 cIndex != eIndex; ++cIndex) {
2271 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002272
John Thompsoneac6e1d2010-09-13 18:15:37 +00002273 // If this is an output operand with a matching input operand, look up the
2274 // matching input. If their types mismatch, e.g. one is an integer, the
2275 // other is floating point, or their sizes are different, flag it as an
2276 // error.
2277 if (OpInfo.hasMatchingInput()) {
2278 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00002279
John Thompsoneac6e1d2010-09-13 18:15:37 +00002280 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00002281 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2282 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2283 OpInfo.ConstraintVT);
2284 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2285 getRegForInlineAsmConstraint(Input.ConstraintCode,
2286 Input.ConstraintVT);
John Thompsoneac6e1d2010-09-13 18:15:37 +00002287 if ((OpInfo.ConstraintVT.isInteger() !=
2288 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00002289 (MatchRC.second != InputRC.second)) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002290 report_fatal_error("Unsupported asm: input constraint"
2291 " with a matching output constraint of"
2292 " incompatible type!");
2293 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002294 }
John Thompson44ab89e2010-10-29 17:29:13 +00002295
John Thompsoneac6e1d2010-09-13 18:15:37 +00002296 }
2297 }
2298
2299 return ConstraintOperands;
2300}
2301
Chris Lattner58f15c42008-10-17 16:21:11 +00002302
Chris Lattner4376fea2008-04-27 00:09:47 +00002303/// getConstraintGenerality - Return an integer indicating how general CT
2304/// is.
2305static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2306 switch (CT) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002307 case TargetLowering::C_Other:
2308 case TargetLowering::C_Unknown:
2309 return 0;
2310 case TargetLowering::C_Register:
2311 return 1;
2312 case TargetLowering::C_RegisterClass:
2313 return 2;
2314 case TargetLowering::C_Memory:
2315 return 3;
2316 }
Chandler Carruth732f05c2012-01-10 18:08:01 +00002317 llvm_unreachable("Invalid constraint type");
Chris Lattner4376fea2008-04-27 00:09:47 +00002318}
2319
John Thompson44ab89e2010-10-29 17:29:13 +00002320/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002321/// This object must already have been set up with the operand type
2322/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002323TargetLowering::ConstraintWeight
2324 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002325 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002326 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00002327 if (maIndex >= (int)info.multipleAlternatives.size())
2328 rCodes = &info.Codes;
2329 else
2330 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00002331 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002332
2333 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00002334 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00002335 ConstraintWeight weight =
2336 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002337 if (weight > BestWeight)
2338 BestWeight = weight;
2339 }
2340
2341 return BestWeight;
2342}
2343
John Thompson44ab89e2010-10-29 17:29:13 +00002344/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002345/// This object must already have been set up with the operand type
2346/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002347TargetLowering::ConstraintWeight
2348 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002349 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002350 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002351 Value *CallOperandVal = info.CallOperandVal;
2352 // If we don't have a value, we can't do a match,
2353 // but allow it at the lowest weight.
2354 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00002355 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002356 // Look at the constraint type.
2357 switch (*constraint) {
2358 case 'i': // immediate integer.
2359 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00002360 if (isa<ConstantInt>(CallOperandVal))
2361 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002362 break;
2363 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00002364 if (isa<GlobalValue>(CallOperandVal))
2365 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002366 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002367 case 'E': // immediate float if host format.
2368 case 'F': // immediate float.
2369 if (isa<ConstantFP>(CallOperandVal))
2370 weight = CW_Constant;
2371 break;
2372 case '<': // memory operand with autodecrement.
2373 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002374 case 'm': // memory operand.
2375 case 'o': // offsettable memory operand
2376 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00002377 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002378 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002379 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002380 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00002381 // note: Clang converts "g" to "imr".
2382 if (CallOperandVal->getType()->isIntegerTy())
2383 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002384 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002385 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002386 default:
John Thompson44ab89e2010-10-29 17:29:13 +00002387 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002388 break;
2389 }
2390 return weight;
2391}
2392
Chris Lattner4376fea2008-04-27 00:09:47 +00002393/// ChooseConstraint - If there are multiple different constraints that we
2394/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002395/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002396/// Other -> immediates and magic values
2397/// Register -> one specific register
2398/// RegisterClass -> a group of regs
2399/// Memory -> memory
2400/// Ideally, we would pick the most specific constraint possible: if we have
2401/// something that fits into a register, we would pick it. The problem here
2402/// is that if we have something that could either be in a register or in
2403/// memory that use of the register could cause selection of *other*
2404/// operands to fail: they might only succeed if we pick memory. Because of
2405/// this the heuristic we use is:
2406///
2407/// 1) If there is an 'other' constraint, and if the operand is valid for
2408/// that constraint, use it. This makes us take advantage of 'i'
2409/// constraints when available.
2410/// 2) Otherwise, pick the most general constraint present. This prefers
2411/// 'm' over 'r', for example.
2412///
2413static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00002414 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002416 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2417 unsigned BestIdx = 0;
2418 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2419 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00002420
Chris Lattner4376fea2008-04-27 00:09:47 +00002421 // Loop over the options, keeping track of the most general one.
2422 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2423 TargetLowering::ConstraintType CType =
2424 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00002425
Chris Lattner5a096902008-04-27 00:37:18 +00002426 // If this is an 'other' constraint, see if the operand is valid for it.
2427 // For example, on X86 we might have an 'rI' constraint. If the operand
2428 // is an integer in the range [0..31] we want to use I (saving a load
2429 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002430 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002431 assert(OpInfo.Codes[i].size() == 1 &&
2432 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002433 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00002434 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00002435 ResultOps, *DAG);
2436 if (!ResultOps.empty()) {
2437 BestType = CType;
2438 BestIdx = i;
2439 break;
2440 }
2441 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002442
Dale Johannesena5989f82010-06-28 22:09:45 +00002443 // Things with matching constraints can only be registers, per gcc
2444 // documentation. This mainly affects "g" constraints.
2445 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2446 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002447
Chris Lattner4376fea2008-04-27 00:09:47 +00002448 // This constraint letter is more general than the previous one, use it.
2449 int Generality = getConstraintGenerality(CType);
2450 if (Generality > BestGenerality) {
2451 BestType = CType;
2452 BestIdx = i;
2453 BestGenerality = Generality;
2454 }
2455 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002456
Chris Lattner4376fea2008-04-27 00:09:47 +00002457 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2458 OpInfo.ConstraintType = BestType;
2459}
2460
2461/// ComputeConstraintToUse - Determines the constraint code and constraint
2462/// type to use for the specific AsmOperandInfo, setting
2463/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002464void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002465 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00002466 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002467 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002468
Chris Lattner4376fea2008-04-27 00:09:47 +00002469 // Single-letter constraints ('r') are very common.
2470 if (OpInfo.Codes.size() == 1) {
2471 OpInfo.ConstraintCode = OpInfo.Codes[0];
2472 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2473 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00002474 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002475 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002476
Chris Lattner4376fea2008-04-27 00:09:47 +00002477 // 'X' matches anything.
2478 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2479 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002480 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002481 // the result, which is not what we want to look at; leave them alone.
2482 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002483 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2484 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002485 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002486 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002487
Chris Lattner4376fea2008-04-27 00:09:47 +00002488 // Otherwise, try to resolve it to something we know about by looking at
2489 // the actual operand type.
2490 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2491 OpInfo.ConstraintCode = Repl;
2492 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2493 }
2494 }
2495}
2496
David Majnemera2f8d372013-06-08 23:51:45 +00002497/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9c640302011-07-08 10:31:30 +00002498/// with the multiplicative inverse of the constant.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002499SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9c640302011-07-08 10:31:30 +00002500 SelectionDAG &DAG) const {
2501 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2502 APInt d = C->getAPIntValue();
2503 assert(d != 0 && "Division by zero!");
2504
2505 // Shift the value upfront if it is even, so the LSB is one.
2506 unsigned ShAmt = d.countTrailingZeros();
2507 if (ShAmt) {
2508 // TODO: For UDIV use SRL instead of SRA.
2509 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
2510 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
2511 d = d.ashr(ShAmt);
2512 }
2513
2514 // Calculate the multiplicative inverse, using Newton's method.
2515 APInt t, xn = d;
2516 while ((t = d*xn) != 1)
2517 xn *= APInt(d.getBitWidth(), 2) - t;
2518
2519 Op2 = DAG.getConstant(xn, Op1.getValueType());
2520 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2521}
2522
David Majnemera2f8d372013-06-08 23:51:45 +00002523/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002524/// return a DAG expression to select that will generate the same value by
2525/// multiplying by a magic number. See:
2526/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002527SDValue TargetLowering::
2528BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002529 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002530 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002531 SDLoc dl(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002532
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002533 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002534 // FIXME: We should be more aggressive here.
2535 if (!isTypeLegal(VT))
2536 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002537
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002538 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002539 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002540
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002541 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002542 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002543 SDValue Q;
Richard Osborne19a4daf2011-11-07 17:09:05 +00002544 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2545 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002546 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002547 DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002548 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2549 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002550 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002551 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002552 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002553 else
Dan Gohman475871a2008-07-27 21:46:04 +00002554 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002555 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002556 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002557 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002558 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002559 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002560 }
2561 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002562 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002563 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002564 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002565 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002566 }
2567 // Shift right algebraic if shift value is nonzero
2568 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002569 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002570 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002571 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002572 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002573 }
2574 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002575 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002576 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00002577 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002578 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002579 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002580 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002581}
2582
David Majnemera2f8d372013-06-08 23:51:45 +00002583/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002584/// return a DAG expression to select that will generate the same value by
2585/// multiplying by a magic number. See:
2586/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002587SDValue TargetLowering::
2588BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002589 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002590 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002591 SDLoc dl(N);
Eli Friedman201c9772008-11-30 06:02:26 +00002592
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002593 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002594 // FIXME: We should be more aggressive here.
2595 if (!isTypeLegal(VT))
2596 return SDValue();
2597
2598 // FIXME: We should use a narrower constant when the upper
2599 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002600 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2601 APInt::mu magics = N1C.magicu();
2602
2603 SDValue Q = N->getOperand(0);
2604
2605 // If the divisor is even, we can avoid using the expensive fixup by shifting
2606 // the divided value upfront.
2607 if (magics.a != 0 && !N1C[0]) {
2608 unsigned Shift = N1C.countTrailingZeros();
2609 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2610 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
2611 if (Created)
2612 Created->push_back(Q.getNode());
2613
2614 // Get magic number for the shifted divisor.
2615 magics = N1C.lshr(Shift).magicu(Shift);
2616 assert(magics.a == 0 && "Should use cheap fixup now");
2617 }
Eli Friedman201c9772008-11-30 06:02:26 +00002618
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002619 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002620 // FIXME: We should support doing a MUL in a wider type
Richard Osborne19a4daf2011-11-07 17:09:05 +00002621 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2622 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002623 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002624 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2625 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002626 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2627 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002628 else
Dan Gohman475871a2008-07-27 21:46:04 +00002629 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002630 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002631 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002632
2633 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002634 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00002635 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002636 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002637 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002638 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002639 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002640 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002641 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002642 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002643 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002644 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002645 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002646 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002647 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002648 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002649 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002650 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002651 }
2652}