blob: 39c0ba81732be9d4b8576066405015064d41aef3 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
Jim Grosbachff12a8b2011-01-18 19:59:19 +000087// FIXME: Once the JIT is MC-ized, these can go away.
Evan Cheng055b0312009-06-29 07:51:04 +000088// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000089class AddrMode<bits<5> val> {
90 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000091}
Bill Wendlingda2ae632010-08-31 07:50:46 +000092def AddrModeNone : AddrMode<0>;
93def AddrMode1 : AddrMode<1>;
94def AddrMode2 : AddrMode<2>;
95def AddrMode3 : AddrMode<3>;
96def AddrMode4 : AddrMode<4>;
97def AddrMode5 : AddrMode<5>;
98def AddrMode6 : AddrMode<6>;
99def AddrModeT1_1 : AddrMode<7>;
100def AddrModeT1_2 : AddrMode<8>;
101def AddrModeT1_4 : AddrMode<9>;
102def AddrModeT1_s : AddrMode<10>;
103def AddrModeT2_i12 : AddrMode<11>;
104def AddrModeT2_i8 : AddrMode<12>;
105def AddrModeT2_so : AddrMode<13>;
106def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000107def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000108def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000109
110// Instruction size.
111class SizeFlagVal<bits<3> val> {
112 bits<3> Value = val;
113}
114def SizeInvalid : SizeFlagVal<0>; // Unset.
115def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
116def Size8Bytes : SizeFlagVal<2>;
117def Size4Bytes : SizeFlagVal<3>;
118def Size2Bytes : SizeFlagVal<4>;
119
120// Load / store index mode.
121class IndexMode<bits<2> val> {
122 bits<2> Value = val;
123}
124def IndexModeNone : IndexMode<0>;
125def IndexModePre : IndexMode<1>;
126def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000127def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000128
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000129// Instruction execution domain.
130class Domain<bits<2> val> {
131 bits<2> Value = val;
132}
133def GenericDomain : Domain<0>;
134def VFPDomain : Domain<1>; // Instructions in VFP domain only
135def NeonDomain : Domain<2>; // Instructions in Neon domain only
136def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
137
Evan Cheng055b0312009-06-29 07:51:04 +0000138//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Jim Grosbachd67641b2010-12-06 18:21:12 +0000147def CCOutOperand : AsmOperandClass {
148 let Name = "CCOut";
149 let SuperClasses = [];
150}
151
Evan Cheng446c4282009-07-11 06:43:01 +0000152// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
153// register whose default is 0 (no register).
154def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
155 (ops (i32 14), (i32 zero_reg))> {
156 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000157 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000158}
159
160// Conditional code result for instructions whose 's' bit is set, e.g. subs.
161def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000162 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000163 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000164 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000165}
166
167// Same as cc_out except it defaults to setting CPSR.
168def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000169 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000170 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000171 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000172}
173
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000174// ARM special operands for disassembly only.
175//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000176def setend_op : Operand<i32> {
177 let PrintMethod = "printSetendOperand";
178}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000179
180def cps_opt : Operand<i32> {
181 let PrintMethod = "printCPSOptionOperand";
182}
183
184def msr_mask : Operand<i32> {
185 let PrintMethod = "printMSRMaskOperand";
186}
187
188// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
189// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
190def neg_zero : Operand<i32> {
191 let PrintMethod = "printNegZeroOperand";
192}
193
Evan Cheng446c4282009-07-11 06:43:01 +0000194//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000195// ARM Instruction templates.
196//
197
Johnny Chend68e1192009-12-15 17:24:14 +0000198class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
199 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000200 : Instruction {
201 let Namespace = "ARM";
202
Evan Cheng37f25d92008-08-28 23:39:26 +0000203 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000204 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000205 IndexMode IM = im;
206 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000207 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000208 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000209 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000210 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000211 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000212
Chris Lattner150d20e2010-10-31 19:22:57 +0000213 // If this is a pseudo instruction, mark it isCodeGenOnly.
214 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000215
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000216 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000217 let TSFlags{4-0} = AM.Value;
218 let TSFlags{7-5} = SZ.Value;
219 let TSFlags{9-8} = IndexModeBits;
220 let TSFlags{15-10} = Form;
221 let TSFlags{16} = isUnaryDataProc;
222 let TSFlags{17} = canXformTo16Bit;
223 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000224
Evan Cheng37f25d92008-08-28 23:39:26 +0000225 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000226 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000227}
228
Johnny Chend68e1192009-12-15 17:24:14 +0000229class Encoding {
230 field bits<32> Inst;
231}
232
233class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
236
237// This Encoding-less class is used by Thumb1 to specify the encoding bits later
238// on by adding flavors to specific instructions.
239class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
240 Format f, Domain d, string cstr, InstrItinClass itin>
241 : InstTemplate<am, sz, im, f, d, cstr, itin>;
242
Jim Grosbach99594eb2010-11-18 01:38:26 +0000243class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000244 // FIXME: This really should derive from InstTemplate instead, as pseudos
245 // don't need encoding information. TableGen doesn't like that
246 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000247 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000248 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000249 let OutOperandList = oops;
250 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 let Pattern = pattern;
252}
253
Jim Grosbach53694262010-11-18 01:15:56 +0000254// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000255class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000256 list<dag> pattern>
257 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000258 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000259 list<Predicate> Predicates = [IsARM];
260}
261
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000262// PseudoInst that's Thumb-mode only.
263class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
264 list<dag> pattern>
265 : PseudoInst<oops, iops, itin, pattern> {
266 let SZ = sz;
267 list<Predicate> Predicates = [IsThumb];
268}
Jim Grosbach53694262010-11-18 01:15:56 +0000269
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000270// PseudoInst that's Thumb2-mode only.
271class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
272 list<dag> pattern>
273 : PseudoInst<oops, iops, itin, pattern> {
274 let SZ = sz;
275 list<Predicate> Predicates = [IsThumb2];
276}
Evan Cheng37f25d92008-08-28 23:39:26 +0000277// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000278class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000279 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000281 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000282 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000283 bits<4> p;
284 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000285 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000286 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000287 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000288 let Pattern = pattern;
289 list<Predicate> Predicates = [IsARM];
290}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000291
Jim Grosbachf6b28622009-12-14 18:31:20 +0000292// A few are not predicable
293class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000294 IndexMode im, Format f, InstrItinClass itin,
295 string opc, string asm, string cstr,
296 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000297 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
298 let OutOperandList = oops;
299 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000300 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000301 let Pattern = pattern;
302 let isPredicable = 0;
303 list<Predicate> Predicates = [IsARM];
304}
Evan Cheng37f25d92008-08-28 23:39:26 +0000305
Bill Wendling4822bce2010-08-30 01:47:35 +0000306// Same as I except it can optionally modify CPSR. Note it's modeled as an input
307// operand since by default it's a zero register. It will become an implicit def
308// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000309class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000310 IndexMode im, Format f, InstrItinClass itin,
311 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000312 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000313 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000314 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000315 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000316 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000317 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000318
Evan Cheng37f25d92008-08-28 23:39:26 +0000319 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000320 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000321 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000322 let Pattern = pattern;
323 list<Predicate> Predicates = [IsARM];
324}
325
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000326// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000327class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000328 IndexMode im, Format f, InstrItinClass itin,
329 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000330 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000331 let OutOperandList = oops;
332 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000333 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000334 let Pattern = pattern;
335 list<Predicate> Predicates = [IsARM];
336}
337
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class AI<dag oops, dag iops, Format f, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
341 opc, asm, "", pattern>;
342class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
343 string opc, string asm, list<dag> pattern>
344 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
345 opc, asm, "", pattern>;
346class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000347 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000348 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000349 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000350class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000351 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000352 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000353 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354
355// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
357 string opc, string asm, list<dag> pattern>
358 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
359 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000360 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000361}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000362class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
363 string asm, list<dag> pattern>
364 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
365 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000366 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000367}
Evan Cheng3aac7882008-09-01 08:25:56 +0000368
369// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000370class JTI<dag oops, dag iops, InstrItinClass itin,
371 string asm, list<dag> pattern>
372 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000373 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000374
Jim Grosbach5278eb82009-12-11 01:42:04 +0000375// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000376class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
377 string opc, string asm, list<dag> pattern>
378 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
379 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000380 bits<4> Rt;
381 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000382 let Inst{27-23} = 0b00011;
383 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000384 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 let Inst{19-16} = Rn;
386 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000387 let Inst{11-0} = 0b111110011111;
388}
389class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
391 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
392 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000393 bits<4> Rd;
394 bits<4> Rt;
395 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000396 let Inst{27-23} = 0b00011;
397 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000399 let Inst{19-16} = Rn;
400 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000401 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000402 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000403}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000404class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
405 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
406 bits<4> Rt;
407 bits<4> Rt2;
408 bits<4> Rn;
409 let Inst{27-23} = 0b00010;
410 let Inst{22} = b;
411 let Inst{21-20} = 0b00;
412 let Inst{19-16} = Rn;
413 let Inst{15-12} = Rt;
414 let Inst{11-4} = 0b00001001;
415 let Inst{3-0} = Rt2;
416}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000417
Evan Cheng0d14fc82008-09-01 01:51:14 +0000418// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000419class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
420 string opc, string asm, list<dag> pattern>
421 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
422 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000423 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000424 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000425}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000426class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
427 string opc, string asm, list<dag> pattern>
428 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
429 opc, asm, "", pattern> {
430 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000431 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000432}
433class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000434 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000435 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000436 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000437 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000438 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000439}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000440
Evan Cheng93912732008-09-01 01:27:33 +0000441// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000442
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000443// LDR/LDRB/STR/STRB/...
444class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000445 Format f, InstrItinClass itin, string opc, string asm,
446 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000447 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
448 "", pattern> {
449 let Inst{27-25} = op;
450 let Inst{24} = 1; // 24 == P
451 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000452 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000453 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000454 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000455}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000456// Indexed load/stores
457class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000458 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000459 string asm, string cstr, list<dag> pattern>
460 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
461 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000462 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000463 let Inst{27-26} = 0b01;
464 let Inst{24} = isPre; // P bit
465 let Inst{22} = isByte; // B bit
466 let Inst{21} = isPre; // W bit
467 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000468 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000469}
Jim Grosbach953557f42010-11-19 21:35:06 +0000470class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
471 IndexMode im, Format f, InstrItinClass itin, string opc,
472 string asm, string cstr, list<dag> pattern>
473 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
474 pattern> {
475 // AM2 store w/ two operands: (GPR, am2offset)
476 // {13} 1 == Rm, 0 == imm12
477 // {12} isAdd
478 // {11-0} imm12/Rm
479 bits<14> offset;
480 bits<4> Rn;
481 let Inst{25} = offset{13};
482 let Inst{23} = offset{12};
483 let Inst{19-16} = Rn;
484 let Inst{11-0} = offset{11-0};
485}
Jim Grosbach3e556122010-10-26 22:37:02 +0000486
Evan Cheng0d14fc82008-09-01 01:51:14 +0000487// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000488class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
489 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000490 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
491 opc, asm, "", pattern> {
492 bits<14> addr;
493 bits<4> Rt;
494 let Inst{27-25} = 0b000;
495 let Inst{24} = 1; // P bit
496 let Inst{23} = addr{8}; // U bit
497 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
498 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000499 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000500 let Inst{19-16} = addr{12-9}; // Rn
501 let Inst{15-12} = Rt; // Rt
502 let Inst{11-8} = addr{7-4}; // imm7_4/zero
503 let Inst{7-4} = op;
504 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
505}
Evan Cheng840917b2008-09-01 07:00:14 +0000506
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000507class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
508 IndexMode im, Format f, InstrItinClass itin, string opc,
509 string asm, string cstr, list<dag> pattern>
510 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
511 opc, asm, cstr, pattern> {
512 bits<4> Rt;
513 let Inst{27-25} = 0b000;
514 let Inst{24} = isPre; // P bit
515 let Inst{21} = isPre; // W bit
516 let Inst{20} = op20; // L bit
517 let Inst{15-12} = Rt; // Rt
518 let Inst{7-4} = op;
519}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000520class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
521 IndexMode im, Format f, InstrItinClass itin, string opc,
522 string asm, string cstr, list<dag> pattern>
523 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
524 pattern> {
525 // AM3 store w/ two operands: (GPR, am3offset)
526 bits<14> offset;
527 bits<4> Rt;
528 bits<4> Rn;
529 let Inst{27-25} = 0b000;
530 let Inst{23} = offset{8};
531 let Inst{22} = offset{9};
532 let Inst{19-16} = Rn;
533 let Inst{15-12} = Rt; // Rt
534 let Inst{11-8} = offset{7-4}; // imm7_4/zero
535 let Inst{7-4} = op;
536 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
537}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000538
Evan Cheng840917b2008-09-01 07:00:14 +0000539// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000540class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000541 string opc, string asm, list<dag> pattern>
542 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
543 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000544 bits<14> addr;
545 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000546 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000547 let Inst{24} = 1; // P bit
548 let Inst{23} = addr{8}; // U bit
549 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
550 let Inst{21} = 0; // W bit
551 let Inst{20} = 0; // L bit
552 let Inst{19-16} = addr{12-9}; // Rn
553 let Inst{15-12} = Rt; // Rt
554 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000555 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000556 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000557}
Evan Cheng840917b2008-09-01 07:00:14 +0000558
Evan Cheng840917b2008-09-01 07:00:14 +0000559// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000560class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
561 string opc, string asm, string cstr, list<dag> pattern>
562 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
563 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000564 let Inst{4} = 1;
565 let Inst{5} = 1; // H bit
566 let Inst{6} = 0; // S bit
567 let Inst{7} = 1;
568 let Inst{20} = 0; // L bit
569 let Inst{21} = 1; // W bit
570 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000571 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000572}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000573class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
574 string opc, string asm, string cstr, list<dag> pattern>
575 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
576 opc, asm, cstr, pattern> {
577 let Inst{4} = 1;
578 let Inst{5} = 1; // H bit
579 let Inst{6} = 1; // S bit
580 let Inst{7} = 1;
581 let Inst{20} = 0; // L bit
582 let Inst{21} = 1; // W bit
583 let Inst{24} = 1; // P bit
584 let Inst{27-25} = 0b000;
585}
Evan Cheng840917b2008-09-01 07:00:14 +0000586
Evan Cheng840917b2008-09-01 07:00:14 +0000587// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000588class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
589 string opc, string asm, string cstr, list<dag> pattern>
590 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
591 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000592 let Inst{4} = 1;
593 let Inst{5} = 1; // H bit
594 let Inst{6} = 0; // S bit
595 let Inst{7} = 1;
596 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000597 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000598 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000599 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000600}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000601class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
602 string opc, string asm, string cstr, list<dag> pattern>
603 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
604 opc, asm, cstr, pattern> {
605 let Inst{4} = 1;
606 let Inst{5} = 1; // H bit
607 let Inst{6} = 1; // S bit
608 let Inst{7} = 1;
609 let Inst{20} = 0; // L bit
610 let Inst{21} = 0; // W bit
611 let Inst{24} = 0; // P bit
612 let Inst{27-25} = 0b000;
613}
Evan Cheng840917b2008-09-01 07:00:14 +0000614
Evan Cheng0d14fc82008-09-01 01:51:14 +0000615// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000616class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
617 string asm, string cstr, list<dag> pattern>
618 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
619 bits<4> p;
620 bits<16> regs;
621 bits<4> Rn;
622 let Inst{31-28} = p;
623 let Inst{27-25} = 0b100;
624 let Inst{22} = 0; // S bit
625 let Inst{19-16} = Rn;
626 let Inst{15-0} = regs;
627}
Evan Cheng37f25d92008-08-28 23:39:26 +0000628
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000629// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000630class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
631 string opc, string asm, list<dag> pattern>
632 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
633 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000634 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000635 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000636 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000637}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000638class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
639 string opc, string asm, list<dag> pattern>
640 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
641 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000642 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000643 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000644}
645
646// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000647class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
648 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000649 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
650 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000651 bits<4> Rd;
652 bits<4> Rn;
653 bits<4> Rm;
654 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000655 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000656 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000657 let Inst{19-16} = Rd;
658 let Inst{11-8} = Rm;
659 let Inst{3-0} = Rn;
660}
661// MSW multiple w/ Ra operand
662class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
663 InstrItinClass itin, string opc, string asm, list<dag> pattern>
664 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
665 bits<4> Ra;
666 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000667}
Evan Cheng37f25d92008-08-28 23:39:26 +0000668
Evan Chengeb4f52e2008-11-06 03:35:07 +0000669// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000670class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000671 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000672 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
673 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000674 bits<4> Rn;
675 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000676 let Inst{4} = 0;
677 let Inst{7} = 1;
678 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000679 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000680 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000681 let Inst{11-8} = Rm;
682 let Inst{3-0} = Rn;
683}
684class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
685 InstrItinClass itin, string opc, string asm, list<dag> pattern>
686 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
687 bits<4> Rd;
688 let Inst{19-16} = Rd;
689}
690
691// AMulxyI with Ra operand
692class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
693 InstrItinClass itin, string opc, string asm, list<dag> pattern>
694 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
695 bits<4> Ra;
696 let Inst{15-12} = Ra;
697}
698// SMLAL*
699class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
700 InstrItinClass itin, string opc, string asm, list<dag> pattern>
701 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
702 bits<4> RdLo;
703 bits<4> RdHi;
704 let Inst{19-16} = RdHi;
705 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000706}
707
Evan Cheng97f48c32008-11-06 22:15:19 +0000708// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000709class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
710 string opc, string asm, list<dag> pattern>
711 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
712 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000713 // All AExtI instructions have Rd and Rm register operands.
714 bits<4> Rd;
715 bits<4> Rm;
716 let Inst{15-12} = Rd;
717 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000718 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000719 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000720 let Inst{27-20} = opcod;
721}
722
Evan Cheng8b59db32008-11-07 01:41:35 +0000723// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000724class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
725 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000726 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
727 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000728 bits<4> Rd;
729 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000730 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000731 let Inst{19-16} = 0b1111;
732 let Inst{15-12} = Rd;
733 let Inst{11-8} = 0b1111;
734 let Inst{7-4} = opc7_4;
735 let Inst{3-0} = Rm;
736}
737
738// PKH instructions
739class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
740 string opc, string asm, list<dag> pattern>
741 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
742 opc, asm, "", pattern> {
743 bits<4> Rd;
744 bits<4> Rn;
745 bits<4> Rm;
746 bits<8> sh;
747 let Inst{27-20} = opcod;
748 let Inst{19-16} = Rn;
749 let Inst{15-12} = Rd;
750 let Inst{11-7} = sh{7-3};
751 let Inst{6} = tb;
752 let Inst{5-4} = 0b01;
753 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000754}
755
Evan Cheng37f25d92008-08-28 23:39:26 +0000756//===----------------------------------------------------------------------===//
757
758// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
759class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
760 list<Predicate> Predicates = [IsARM];
761}
762class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
763 list<Predicate> Predicates = [IsARM, HasV5TE];
764}
765class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
766 list<Predicate> Predicates = [IsARM, HasV6];
767}
Evan Cheng13096642008-08-29 06:41:12 +0000768
769//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000770// Thumb Instruction Format Definitions.
771//
772
Evan Cheng446c4282009-07-11 06:43:01 +0000773class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000774 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000775 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000776 let OutOperandList = oops;
777 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000778 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000779 let Pattern = pattern;
780 list<Predicate> Predicates = [IsThumb];
781}
782
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000783// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000784class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
785 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000786
Evan Cheng35d6c412009-08-04 23:47:55 +0000787// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000788class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
789 list<dag> pattern>
790 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
791 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000792
Johnny Chend68e1192009-12-15 17:24:14 +0000793// tBL, tBX 32-bit instructions
794class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000795 dag oops, dag iops, InstrItinClass itin, string asm,
796 list<dag> pattern>
797 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
798 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000799 let Inst{31-27} = opcod1;
800 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000801 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000802}
Evan Cheng13096642008-08-29 06:41:12 +0000803
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +0000804// Move to/from coprocessor instructions
805class T1Cop<dag oops, dag iops, string asm, list<dag> pattern>
806 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, NoItinerary, asm, "", pattern>,
807 Encoding, Requires<[IsThumb, HasV6]> {
808 let Inst{31-28} = 0b1110;
809}
810
Evan Cheng13096642008-08-29 06:41:12 +0000811// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000812class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
813 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000814 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000815
Evan Cheng09c39fc2009-06-23 19:38:13 +0000816// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000817class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000818 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000819 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000820 let OutOperandList = oops;
821 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000822 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000823 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000824 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000825}
826
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000827class T1I<dag oops, dag iops, InstrItinClass itin,
828 string asm, list<dag> pattern>
829 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
830class T1Ix2<dag oops, dag iops, InstrItinClass itin,
831 string asm, list<dag> pattern>
832 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000833
834// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000835class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000836 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000837 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000838 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000839
840// Thumb1 instruction that can either be predicated or set CPSR.
841class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000842 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000843 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000844 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000845 let OutOperandList = !con(oops, (outs s_cc_out:$s));
846 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000847 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000848 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000849 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000850}
851
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000852class T1sI<dag oops, dag iops, InstrItinClass itin,
853 string opc, string asm, list<dag> pattern>
854 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000855
856// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857class T1sIt<dag oops, dag iops, InstrItinClass itin,
858 string opc, string asm, list<dag> pattern>
859 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000860 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000861
862// Thumb1 instruction that can be predicated.
863class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000864 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000865 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000866 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000867 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000868 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000869 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000870 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000871 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000872}
873
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000874class T1pI<dag oops, dag iops, InstrItinClass itin,
875 string opc, string asm, list<dag> pattern>
876 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000877
878// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000879class T1pIt<dag oops, dag iops, InstrItinClass itin,
880 string opc, string asm, list<dag> pattern>
881 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000882 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000883
Bob Wilson01135592010-03-23 17:23:59 +0000884class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000885 InstrItinClass itin, string opc, string asm, list<dag> pattern>
886 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000887
Johnny Chenbbc71b22009-12-16 02:32:54 +0000888class Encoding16 : Encoding {
889 let Inst{31-16} = 0x0000;
890}
891
Johnny Chend68e1192009-12-15 17:24:14 +0000892// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000893class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000894 let Inst{15-10} = opcode;
895}
896
897// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000898class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000899 let Inst{15-14} = 0b00;
900 let Inst{13-9} = opcode;
901}
902
903// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000904class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000905 let Inst{15-10} = 0b010000;
906 let Inst{9-6} = opcode;
907}
908
909// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000910class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000911 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000912 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000913}
914
915// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000916class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000917 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000918 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000919}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000920class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000921
Bill Wendling1fd374e2010-11-30 22:57:21 +0000922// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000923// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +0000924//
Bill Wendling1fd374e2010-11-30 22:57:21 +0000925// 0b0110 => Immediate, 4 bytes
926// 0b1000 => Immediate, 2 bytes
927// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000928class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
929 InstrItinClass itin, string opc, string asm,
930 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000931 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000932 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000933 bits<3> Rt;
934 bits<8> addr;
935 let Inst{8-6} = addr{5-3}; // Rm
936 let Inst{5-3} = addr{2-0}; // Rn
937 let Inst{2-0} = Rt;
938}
Bill Wendling40062fb2010-12-01 01:38:08 +0000939class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
940 InstrItinClass itin, string opc, string asm,
941 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000942 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000943 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000944 bits<3> Rt;
945 bits<8> addr;
946 let Inst{10-6} = addr{7-3}; // imm5
947 let Inst{5-3} = addr{2-0}; // Rn
948 let Inst{2-0} = Rt;
949}
950
Johnny Chend68e1192009-12-15 17:24:14 +0000951// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000952class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000953 let Inst{15-12} = 0b1011;
954 let Inst{11-5} = opcode;
955}
956
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000957// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
958class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000959 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000960 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000961 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000962 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000963 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000964 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000965 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000966 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000967}
968
Bill Wendlingda2ae632010-08-31 07:50:46 +0000969// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
970// input operand since by default it's a zero register. It will become an
971// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000972//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000973// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
974// more consistent.
975class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000976 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000977 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000978 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +0000979 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
980 let Inst{20} = s;
981
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000982 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000983 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000984 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000985 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000986 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000987}
988
989// Special cases
990class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000991 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000992 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000993 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000994 let OutOperandList = oops;
995 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000996 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000997 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000998 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000999}
1000
Jim Grosbachd1228742009-12-01 18:10:36 +00001001class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001002 InstrItinClass itin,
1003 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001004 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1005 let OutOperandList = oops;
1006 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001007 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001008 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001009 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001010}
1011
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001012class T2I<dag oops, dag iops, InstrItinClass itin,
1013 string opc, string asm, list<dag> pattern>
1014 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1015class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1016 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001017 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001018class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1019 string opc, string asm, list<dag> pattern>
1020 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1021class T2Iso<dag oops, dag iops, InstrItinClass itin,
1022 string opc, string asm, list<dag> pattern>
1023 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1024class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1025 string opc, string asm, list<dag> pattern>
1026 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001027class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001028 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001029 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1030 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001031 bits<4> Rt;
1032 bits<4> Rt2;
1033 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001034 let Inst{31-25} = 0b1110100;
1035 let Inst{24} = P;
1036 let Inst{23} = addr{8};
1037 let Inst{22} = 1;
1038 let Inst{21} = W;
1039 let Inst{20} = isLoad;
1040 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001041 let Inst{15-12} = Rt{3-0};
1042 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001043 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001044}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001045
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001046class T2sI<dag oops, dag iops, InstrItinClass itin,
1047 string opc, string asm, list<dag> pattern>
1048 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001049
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001050class T2XI<dag oops, dag iops, InstrItinClass itin,
1051 string asm, list<dag> pattern>
1052 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1053class T2JTI<dag oops, dag iops, InstrItinClass itin,
1054 string asm, list<dag> pattern>
1055 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001056
Bob Wilson815baeb2010-03-13 01:08:20 +00001057// Two-address instructions
1058class T2XIt<dag oops, dag iops, InstrItinClass itin,
1059 string asm, string cstr, list<dag> pattern>
1060 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001061
Evan Chenge88d5ce2009-07-02 07:28:31 +00001062// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001063class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1064 dag oops, dag iops,
1065 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001066 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001067 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001068 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001069 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001070 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001071 let Pattern = pattern;
1072 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001073 let Inst{31-27} = 0b11111;
1074 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001075 let Inst{24} = signed;
1076 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001077 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001078 let Inst{20} = load;
1079 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001080 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001081 let Inst{10} = pre; // The P bit.
1082 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001083
Owen Anderson6af50f72010-11-30 00:14:31 +00001084 bits<9> addr;
1085 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001086 let Inst{9} = addr{8}; // Sign bit
1087
Owen Anderson6af50f72010-11-30 00:14:31 +00001088 bits<4> Rt;
1089 bits<4> Rn;
1090 let Inst{15-12} = Rt{3-0};
1091 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001092}
1093
David Goodwinc9d138f2009-07-27 19:59:26 +00001094// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1095class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001096 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001097}
1098
1099// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1100class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001101 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001102}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001103
Evan Cheng9cb9e672009-06-27 02:26:13 +00001104// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1105class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001106 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001107}
1108
Evan Cheng13096642008-08-29 06:41:12 +00001109//===----------------------------------------------------------------------===//
1110
Evan Cheng96581d32008-11-11 02:11:05 +00001111//===----------------------------------------------------------------------===//
1112// ARM VFP Instruction templates.
1113//
1114
David Goodwin3ca524e2009-07-10 17:03:29 +00001115// Almost all VFP instructions are predicable.
1116class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001117 IndexMode im, Format f, InstrItinClass itin,
1118 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001119 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001120 bits<4> p;
1121 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001122 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001123 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001124 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001125 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001126 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001127 list<Predicate> Predicates = [HasVFP2];
1128}
1129
1130// Special cases
1131class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001132 IndexMode im, Format f, InstrItinClass itin,
1133 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001134 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001135 bits<4> p;
1136 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001137 let OutOperandList = oops;
1138 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001139 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001140 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001141 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001142 list<Predicate> Predicates = [HasVFP2];
1143}
1144
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001145class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1146 string opc, string asm, list<dag> pattern>
1147 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001148 opc, asm, "", pattern> {
1149 let PostEncoderMethod = "VFPThumb2PostEncoder";
1150}
David Goodwin3ca524e2009-07-10 17:03:29 +00001151
Evan Chengcd8e66a2008-11-11 21:48:44 +00001152// ARM VFP addrmode5 loads and stores
1153class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001154 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001155 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001156 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001157 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001158 // Instruction operands.
1159 bits<5> Dd;
1160 bits<13> addr;
1161
1162 // Encode instruction operands.
1163 let Inst{23} = addr{8}; // U (add = (U == '1'))
1164 let Inst{22} = Dd{4};
1165 let Inst{19-16} = addr{12-9}; // Rn
1166 let Inst{15-12} = Dd{3-0};
1167 let Inst{7-0} = addr{7-0}; // imm8
1168
Evan Cheng96581d32008-11-11 02:11:05 +00001169 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001170 let Inst{27-24} = opcod1;
1171 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001172 let Inst{11-9} = 0b101;
1173 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001174
1175 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001176 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001177}
1178
Evan Chengcd8e66a2008-11-11 21:48:44 +00001179class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001180 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001181 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001182 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001183 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001184 // Instruction operands.
1185 bits<5> Sd;
1186 bits<13> addr;
1187
1188 // Encode instruction operands.
1189 let Inst{23} = addr{8}; // U (add = (U == '1'))
1190 let Inst{22} = Sd{0};
1191 let Inst{19-16} = addr{12-9}; // Rn
1192 let Inst{15-12} = Sd{4-1};
1193 let Inst{7-0} = addr{7-0}; // imm8
1194
Evan Cheng96581d32008-11-11 02:11:05 +00001195 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001196 let Inst{27-24} = opcod1;
1197 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001198 let Inst{11-9} = 0b101;
1199 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001200}
1201
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001202// VFP Load / store multiple pseudo instructions.
1203class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1204 list<dag> pattern>
1205 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1206 cstr, itin> {
1207 let OutOperandList = oops;
1208 let InOperandList = !con(iops, (ins pred:$p));
1209 let Pattern = pattern;
1210 list<Predicate> Predicates = [HasVFP2];
1211}
1212
Evan Chengcd8e66a2008-11-11 21:48:44 +00001213// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001214class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001215 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001216 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001217 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001218 // Instruction operands.
1219 bits<4> Rn;
1220 bits<13> regs;
1221
1222 // Encode instruction operands.
1223 let Inst{19-16} = Rn;
1224 let Inst{22} = regs{12};
1225 let Inst{15-12} = regs{11-8};
1226 let Inst{7-0} = regs{7-0};
1227
Evan Chengcd8e66a2008-11-11 21:48:44 +00001228 // TODO: Mark the instructions with the appropriate subtarget info.
1229 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001230 let Inst{11-9} = 0b101;
1231 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001232
1233 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001234 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001235}
1236
Jim Grosbach72db1822010-09-08 00:25:50 +00001237class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001238 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001239 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001240 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001241 // Instruction operands.
1242 bits<4> Rn;
1243 bits<13> regs;
1244
1245 // Encode instruction operands.
1246 let Inst{19-16} = Rn;
1247 let Inst{22} = regs{8};
1248 let Inst{15-12} = regs{12-9};
1249 let Inst{7-0} = regs{7-0};
1250
Evan Chengcd8e66a2008-11-11 21:48:44 +00001251 // TODO: Mark the instructions with the appropriate subtarget info.
1252 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001253 let Inst{11-9} = 0b101;
1254 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001255}
1256
Evan Cheng96581d32008-11-11 02:11:05 +00001257// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001258class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1259 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1260 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001261 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001262 // Instruction operands.
1263 bits<5> Dd;
1264 bits<5> Dm;
1265
1266 // Encode instruction operands.
1267 let Inst{3-0} = Dm{3-0};
1268 let Inst{5} = Dm{4};
1269 let Inst{15-12} = Dd{3-0};
1270 let Inst{22} = Dd{4};
1271
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001272 let Inst{27-23} = opcod1;
1273 let Inst{21-20} = opcod2;
1274 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001275 let Inst{11-9} = 0b101;
1276 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001277 let Inst{7-6} = opcod4;
1278 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001279}
1280
1281// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001282class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001283 dag iops, InstrItinClass itin, string opc, string asm,
1284 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001285 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001286 // Instruction operands.
1287 bits<5> Dd;
1288 bits<5> Dn;
1289 bits<5> Dm;
1290
1291 // Encode instruction operands.
1292 let Inst{3-0} = Dm{3-0};
1293 let Inst{5} = Dm{4};
1294 let Inst{19-16} = Dn{3-0};
1295 let Inst{7} = Dn{4};
1296 let Inst{15-12} = Dd{3-0};
1297 let Inst{22} = Dd{4};
1298
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001299 let Inst{27-23} = opcod1;
1300 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001301 let Inst{11-9} = 0b101;
1302 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001303 let Inst{6} = op6;
1304 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001305}
1306
1307// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001308class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1309 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1310 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001311 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001312 // Instruction operands.
1313 bits<5> Sd;
1314 bits<5> Sm;
1315
1316 // Encode instruction operands.
1317 let Inst{3-0} = Sm{4-1};
1318 let Inst{5} = Sm{0};
1319 let Inst{15-12} = Sd{4-1};
1320 let Inst{22} = Sd{0};
1321
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001322 let Inst{27-23} = opcod1;
1323 let Inst{21-20} = opcod2;
1324 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001325 let Inst{11-9} = 0b101;
1326 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001327 let Inst{7-6} = opcod4;
1328 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001329}
1330
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001331// Single precision unary, if no NEON. Same as ASuI except not available if
1332// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001333class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1334 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1335 string asm, list<dag> pattern>
1336 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1337 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001338 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1339}
1340
Evan Cheng96581d32008-11-11 02:11:05 +00001341// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001342class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1343 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001344 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001345 // Instruction operands.
1346 bits<5> Sd;
1347 bits<5> Sn;
1348 bits<5> Sm;
1349
1350 // Encode instruction operands.
1351 let Inst{3-0} = Sm{4-1};
1352 let Inst{5} = Sm{0};
1353 let Inst{19-16} = Sn{4-1};
1354 let Inst{7} = Sn{0};
1355 let Inst{15-12} = Sd{4-1};
1356 let Inst{22} = Sd{0};
1357
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001358 let Inst{27-23} = opcod1;
1359 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001360 let Inst{11-9} = 0b101;
1361 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001362 let Inst{6} = op6;
1363 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001364}
1365
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001366// Single precision binary, if no NEON. Same as ASbI except not available if
1367// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001368class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001369 dag iops, InstrItinClass itin, string opc, string asm,
1370 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001371 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001372 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001373
1374 // Instruction operands.
1375 bits<5> Sd;
1376 bits<5> Sn;
1377 bits<5> Sm;
1378
1379 // Encode instruction operands.
1380 let Inst{3-0} = Sm{4-1};
1381 let Inst{5} = Sm{0};
1382 let Inst{19-16} = Sn{4-1};
1383 let Inst{7} = Sn{0};
1384 let Inst{15-12} = Sd{4-1};
1385 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001386}
1387
Evan Cheng80a11982008-11-12 06:41:41 +00001388// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001389class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1390 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1391 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001392 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001393 let Inst{27-23} = opcod1;
1394 let Inst{21-20} = opcod2;
1395 let Inst{19-16} = opcod3;
1396 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001397 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001398 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001399}
1400
Johnny Chen811663f2010-02-11 18:47:03 +00001401// VFP conversion between floating-point and fixed-point
1402class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001403 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1404 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001405 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1406 // size (fixed-point number): sx == 0 ? 16 : 32
1407 let Inst{7} = op5; // sx
1408}
1409
David Goodwin338268c2009-08-10 22:17:39 +00001410// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001411class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001412 dag oops, dag iops, InstrItinClass itin,
1413 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001414 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1415 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001416 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1417}
1418
Evan Cheng80a11982008-11-12 06:41:41 +00001419class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001420 InstrItinClass itin,
1421 string opc, string asm, list<dag> pattern>
1422 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001423 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001424 let Inst{11-8} = opcod2;
1425 let Inst{4} = 1;
1426}
1427
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001428class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1429 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1430 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001431
Bob Wilson01135592010-03-23 17:23:59 +00001432class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001433 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1434 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001435
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001436class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1437 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1438 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001439
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001440class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1441 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1442 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001443
Evan Cheng96581d32008-11-11 02:11:05 +00001444//===----------------------------------------------------------------------===//
1445
Bob Wilson5bafff32009-06-22 23:27:02 +00001446//===----------------------------------------------------------------------===//
1447// ARM NEON Instruction templates.
1448//
Evan Cheng13096642008-08-29 06:41:12 +00001449
Johnny Chencaa608e2010-03-20 00:17:00 +00001450class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1451 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1452 list<dag> pattern>
1453 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001454 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001455 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001456 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001457 let Pattern = pattern;
1458 list<Predicate> Predicates = [HasNEON];
1459}
1460
1461// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001462class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1463 InstrItinClass itin, string opc, string asm, string cstr,
1464 list<dag> pattern>
1465 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001466 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001467 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001468 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001469 let Pattern = pattern;
1470 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001471}
1472
Bob Wilsonb07c1712009-10-07 21:53:04 +00001473class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1474 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001475 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001476 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1477 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001478 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001479 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001480 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001481 let Inst{11-8} = op11_8;
1482 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001483
Chris Lattner2ac19022010-11-15 05:19:05 +00001484 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001485
Owen Andersond9aa7d32010-11-02 00:05:05 +00001486 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001487 bits<6> Rn;
1488 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001489
Owen Andersond9aa7d32010-11-02 00:05:05 +00001490 let Inst{22} = Vd{4};
1491 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001492 let Inst{19-16} = Rn{3-0};
1493 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001494}
1495
Owen Andersond138d702010-11-02 20:47:39 +00001496class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1497 dag oops, dag iops, InstrItinClass itin,
1498 string opc, string dt, string asm, string cstr, list<dag> pattern>
1499 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1500 dt, asm, cstr, pattern> {
1501 bits<3> lane;
1502}
1503
Bob Wilson709d5922010-08-25 23:27:42 +00001504class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1505 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1506 itin> {
1507 let OutOperandList = oops;
1508 let InOperandList = !con(iops, (ins pred:$p));
1509 list<Predicate> Predicates = [HasNEON];
1510}
1511
Jim Grosbach7cd27292010-10-06 20:36:55 +00001512class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1513 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001514 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1515 itin> {
1516 let OutOperandList = oops;
1517 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001518 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001519 list<Predicate> Predicates = [HasNEON];
1520}
1521
Johnny Chen785516a2010-03-23 16:43:47 +00001522class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001523 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001524 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1525 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001526 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001527 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001528}
1529
Johnny Chen927b88f2010-03-23 20:40:44 +00001530class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001531 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001532 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001533 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001534 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001535 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001536}
1537
1538// NEON "one register and a modified immediate" format.
1539class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1540 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001541 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001542 string opc, string dt, string asm, string cstr,
1543 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001544 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001545 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001547 let Inst{11-8} = op11_8;
1548 let Inst{7} = op7;
1549 let Inst{6} = op6;
1550 let Inst{5} = op5;
1551 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001552
Owen Andersona88ea032010-10-26 17:40:54 +00001553 // Instruction operands.
1554 bits<5> Vd;
1555 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001556
Owen Andersona88ea032010-10-26 17:40:54 +00001557 let Inst{15-12} = Vd{3-0};
1558 let Inst{22} = Vd{4};
1559 let Inst{24} = SIMM{7};
1560 let Inst{18-16} = SIMM{6-4};
1561 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001562}
1563
1564// NEON 2 vector register format.
1565class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1566 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001567 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001569 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001570 let Inst{24-23} = op24_23;
1571 let Inst{21-20} = op21_20;
1572 let Inst{19-18} = op19_18;
1573 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001574 let Inst{11-7} = op11_7;
1575 let Inst{6} = op6;
1576 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001577
Owen Anderson162875a2010-10-25 18:43:52 +00001578 // Instruction operands.
1579 bits<5> Vd;
1580 bits<5> Vm;
1581
1582 let Inst{15-12} = Vd{3-0};
1583 let Inst{22} = Vd{4};
1584 let Inst{3-0} = Vm{3-0};
1585 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001586}
1587
1588// Same as N2V except it doesn't have a datatype suffix.
1589class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001590 bits<5> op11_7, bit op6, bit op4,
1591 dag oops, dag iops, InstrItinClass itin,
1592 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001593 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001594 let Inst{24-23} = op24_23;
1595 let Inst{21-20} = op21_20;
1596 let Inst{19-18} = op19_18;
1597 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001598 let Inst{11-7} = op11_7;
1599 let Inst{6} = op6;
1600 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001601
Owen Anderson162875a2010-10-25 18:43:52 +00001602 // Instruction operands.
1603 bits<5> Vd;
1604 bits<5> Vm;
1605
1606 let Inst{15-12} = Vd{3-0};
1607 let Inst{22} = Vd{4};
1608 let Inst{3-0} = Vm{3-0};
1609 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001610}
1611
1612// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001613class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001614 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001615 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001616 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001617 let Inst{24} = op24;
1618 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001619 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001620 let Inst{7} = op7;
1621 let Inst{6} = op6;
1622 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001623
Owen Anderson3557d002010-10-26 20:56:57 +00001624 // Instruction operands.
1625 bits<5> Vd;
1626 bits<5> Vm;
1627 bits<6> SIMM;
1628
1629 let Inst{15-12} = Vd{3-0};
1630 let Inst{22} = Vd{4};
1631 let Inst{3-0} = Vm{3-0};
1632 let Inst{5} = Vm{4};
1633 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001634}
1635
Bob Wilson10bc69c2010-03-27 03:56:52 +00001636// NEON 3 vector register format.
1637class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1638 dag oops, dag iops, Format f, InstrItinClass itin,
1639 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001640 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001641 let Inst{24} = op24;
1642 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001643 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001644 let Inst{11-8} = op11_8;
1645 let Inst{6} = op6;
1646 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001647
Owen Andersond451f882010-10-21 20:21:49 +00001648 // Instruction operands.
1649 bits<5> Vd;
1650 bits<5> Vn;
1651 bits<5> Vm;
1652
1653 let Inst{15-12} = Vd{3-0};
1654 let Inst{22} = Vd{4};
1655 let Inst{19-16} = Vn{3-0};
1656 let Inst{7} = Vn{4};
1657 let Inst{3-0} = Vm{3-0};
1658 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001659}
1660
Johnny Chen841e8282010-03-23 21:35:03 +00001661// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001662class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1663 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001664 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001665 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001666 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001667 let Inst{24} = op24;
1668 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001670 let Inst{11-8} = op11_8;
1671 let Inst{6} = op6;
1672 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001673
Owen Anderson8c71eff2010-10-25 18:28:30 +00001674 // Instruction operands.
1675 bits<5> Vd;
1676 bits<5> Vn;
1677 bits<5> Vm;
1678
1679 let Inst{15-12} = Vd{3-0};
1680 let Inst{22} = Vd{4};
1681 let Inst{19-16} = Vn{3-0};
1682 let Inst{7} = Vn{4};
1683 let Inst{3-0} = Vm{3-0};
1684 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001685}
1686
1687// NEON VMOVs between scalar and core registers.
1688class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001689 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001690 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001691 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001692 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001693 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001694 let Inst{11-8} = opcod2;
1695 let Inst{6-5} = opcod3;
1696 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001697
1698 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001699 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001700 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001701 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001702 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001703
Chris Lattner2ac19022010-11-15 05:19:05 +00001704 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001705
Owen Andersond2fbdb72010-10-27 21:28:09 +00001706 bits<5> V;
1707 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001708 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001709 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001710
Owen Andersonf587a9352010-10-27 19:25:54 +00001711 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001712 let Inst{7} = V{4};
1713 let Inst{19-16} = V{3-0};
1714 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001715}
1716class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001717 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001718 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001719 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001720 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001721class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001722 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001724 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001726class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001727 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001728 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001729 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001731
Johnny Chene4614f72010-03-25 17:01:27 +00001732// Vector Duplicate Lane (from scalar to all elements)
1733class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1734 InstrItinClass itin, string opc, string dt, string asm,
1735 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001736 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001737 let Inst{24-23} = 0b11;
1738 let Inst{21-20} = 0b11;
1739 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001740 let Inst{11-7} = 0b11000;
1741 let Inst{6} = op6;
1742 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001743
Owen Andersonf587a9352010-10-27 19:25:54 +00001744 bits<5> Vd;
1745 bits<5> Vm;
1746 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001747
Owen Andersonf587a9352010-10-27 19:25:54 +00001748 let Inst{22} = Vd{4};
1749 let Inst{15-12} = Vd{3-0};
1750 let Inst{5} = Vm{4};
1751 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001752}
1753
David Goodwin42a83f22009-08-04 17:53:06 +00001754// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1755// for single-precision FP.
1756class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1757 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1758}