blob: c5bee077ad2f14269dc34caba9abf8465dabb0e0 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/CommandLine.h"
31#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000037#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000039#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000040#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041using namespace llvm;
42
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000043// Temporary option to enable regunit liveness.
44static cl::opt<bool> LiveRegUnits("live-regunits", cl::Hidden);
45
Evan Cheng752195e2009-09-14 21:33:42 +000046STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000047
Devang Patel19974732007-05-03 01:11:54 +000048char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000051INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000052INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000053INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000055INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000056 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000057
Chris Lattnerf7da2c72006-08-24 22:43:55 +000058void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000059 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000060 AU.addRequired<AliasAnalysis>();
61 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000062 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000063 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000064 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000065 if (LiveRegUnits)
66 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000067 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000068 AU.addPreserved<SlotIndexes>();
69 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000070 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071}
72
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000073LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
74 DomTree(0), LRCalc(0) {
75 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
76}
77
78LiveIntervals::~LiveIntervals() {
79 delete LRCalc;
80}
81
Chris Lattnerf7da2c72006-08-24 22:43:55 +000082void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000083 // Free the live intervals themselves.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000084 for (DenseMap<unsigned, LiveInterval*>::iterator I = R2IMap.begin(),
85 E = R2IMap.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000086 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000087
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000088 R2IMap.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000089 RegMaskSlots.clear();
90 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000091 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000093 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
94 delete RegUnitIntervals[i];
95 RegUnitIntervals.clear();
96
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000097 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
98 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000099}
100
Owen Anderson80b3ce62008-05-28 20:54:50 +0000101/// runOnMachineFunction - Register allocate the whole function
102///
103bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000104 MF = &fn;
105 MRI = &MF->getRegInfo();
106 TM = &fn.getTarget();
107 TRI = TM->getRegisterInfo();
108 TII = TM->getInstrInfo();
109 AA = &getAnalysis<AliasAnalysis>();
110 LV = &getAnalysis<LiveVariables>();
111 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000112 if (LiveRegUnits)
113 DomTree = &getAnalysis<MachineDominatorTree>();
114 if (LiveRegUnits && !LRCalc)
115 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000116 AllocatableRegs = TRI->getAllocatableSet(fn);
117 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000118
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000119 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000120
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000121 numIntervals += getNumIntervals();
122
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000123 if (LiveRegUnits) {
124 computeLiveInRegUnits();
125 }
126
Chris Lattner70ca3582004-09-30 15:59:17 +0000127 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000129}
130
Chris Lattner70ca3582004-09-30 15:59:17 +0000131/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000132void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000133 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000134
135 // Dump the physregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000136 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000137 if (const LiveInterval *LI = R2IMap.lookup(Reg))
138 OS << PrintReg(Reg, TRI) << '\t' << *LI << '\n';
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000139
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000140 // Dump the regunits.
141 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
142 if (LiveInterval *LI = RegUnitIntervals[i])
143 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
144
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000145 // Dump the virtregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000146 for (unsigned Reg = 0, RegE = MRI->getNumVirtRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000147 if (const LiveInterval *LI =
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000148 R2IMap.lookup(TargetRegisterInfo::index2VirtReg(Reg)))
149 OS << PrintReg(LI->reg) << '\t' << *LI << '\n';
Chris Lattner70ca3582004-09-30 15:59:17 +0000150
Evan Cheng752195e2009-09-14 21:33:42 +0000151 printInstrs(OS);
152}
153
154void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000155 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000156 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000157}
158
Evan Cheng752195e2009-09-14 21:33:42 +0000159void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000160 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000161}
162
Evan Chengafff40a2010-05-04 20:26:52 +0000163static
Evan Cheng37499432010-05-05 18:27:40 +0000164bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000165 unsigned Reg = MI.getOperand(MOIdx).getReg();
166 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
167 const MachineOperand &MO = MI.getOperand(i);
168 if (!MO.isReg())
169 continue;
170 if (MO.getReg() == Reg && MO.isDef()) {
171 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
172 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000173 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000174 return true;
175 }
176 }
177 return false;
178}
179
Evan Cheng37499432010-05-05 18:27:40 +0000180/// isPartialRedef - Return true if the specified def at the specific index is
181/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000182/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000183bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
184 LiveInterval &interval) {
185 if (!MO.getSubReg() || MO.isEarlyClobber())
186 return false;
187
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000188 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000189 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000190 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000191 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
192 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000193 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
194 }
195 return false;
196}
197
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000198void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000199 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000200 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000201 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000202 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000203 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000204 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000205
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000206 // Virtual registers may be defined multiple times (due to phi
207 // elimination and 2-addr elimination). Much of what we do only has to be
208 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000210 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000211 if (interval.empty()) {
212 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000213 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000214
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000215 // Make sure the first definition is not a partial redefinition.
216 assert(!MO.readsReg() && "First def cannot also read virtual register "
217 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000218
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000219 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000220 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000221
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000222 // Loop over all of the blocks that the vreg is defined in. There are
223 // two cases we have to handle here. The most common case is a vreg
224 // whose lifetime is contained within a basic block. In this case there
225 // will be a single kill, in MBB, which comes after the definition.
226 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
227 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000228 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000230 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000231 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000232 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000233
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000234 // If the kill happens after the definition, we have an intra-block
235 // live range.
236 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000237 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000239 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000241 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 return;
243 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000244 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000245
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 // The other case we handle is when a virtual register lives to the end
247 // of the defining block, potentially live across some blocks, then is
248 // live into some number of blocks, but gets killed. Start by adding a
249 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000250 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000251 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000252 interval.addRange(NewLR);
253
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000254 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000255
256 if (PHIJoin) {
257 // A phi join register is killed at the end of the MBB and revived as a new
258 // valno in the killing blocks.
259 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
260 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000261 ValNo->setHasPHIKill(true);
262 } else {
263 // Iterate over all of the blocks that the variable is completely
264 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
265 // live interval.
266 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
267 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000268 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000269 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
270 interval.addRange(LR);
271 DEBUG(dbgs() << " +" << LR);
272 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000273 }
274
275 // Finally, this virtual register is live from the start of any killing
276 // block to the 'use' slot of the killing instruction.
277 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
278 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000279 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000280 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000281
282 // Create interval with one of a NEW value number. Note that this value
283 // number isn't actually defined by an instruction, weird huh? :)
284 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000285 assert(getInstructionFromIndex(Start) == 0 &&
286 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000287 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000288 ValNo->setIsPHIDef(true);
289 }
290 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000291 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000292 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000293 }
294
295 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000296 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000297 // Multiple defs of the same virtual register by the same instruction.
298 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000299 // This is likely due to elimination of REG_SEQUENCE instructions. Return
300 // here since there is nothing to do.
301 return;
302
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 // If this is the second time we see a virtual register definition, it
304 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000305 // the result of two address elimination, then the vreg is one of the
306 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000307
308 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000309 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
310 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000311 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
312 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000313 // If this is a two-address definition, then we have already processed
314 // the live range. The only problem is that we didn't realize there
315 // are actually two values in the live interval. Because of this we
316 // need to take the LiveRegion that defines this register and split it
317 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000318 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319
Lang Hames35f291d2009-09-12 03:34:03 +0000320 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000321 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000322 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000323 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000324
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000325 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000326 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000328
Chris Lattner91725b72006-08-31 05:54:43 +0000329 // The new value number (#1) is defined by the instruction we claimed
330 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000331 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000332
Chris Lattner91725b72006-08-31 05:54:43 +0000333 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000334 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000335
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000336 // Add the new live interval which replaces the range for the input copy.
337 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000338 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 interval.addRange(LR);
340
341 // If this redefinition is dead, we need to add a dummy unit live
342 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000343 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000344 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000345 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000347 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000348 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 // In the case of PHI elimination, each variable definition is only
350 // live until the end of the block. We've already taken care of the
351 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000352
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000353 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000354 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000355 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000356
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000357 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000358
Lang Hames74ab5ee2009-12-22 00:11:50 +0000359 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000360 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000362 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000363 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000364 } else {
365 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000366 }
367 }
368
David Greene8a342292010-01-04 22:49:02 +0000369 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000370}
371
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000372static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) {
Lang Hames342c64c2012-02-14 18:51:53 +0000373 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
374 SE = MBB->succ_end();
375 SI != SE; ++SI) {
376 const MachineBasicBlock* succ = *SI;
377 if (succ->isLiveIn(Reg))
378 return true;
379 }
380 return false;
381}
Lang Hames342c64c2012-02-14 18:51:53 +0000382
Chris Lattnerf35fef72004-07-23 21:24:19 +0000383void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000384 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000385 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000386 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000387 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000388 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000389
Lang Hames233a60e2009-11-03 23:52:08 +0000390 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000391 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000392 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000393
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000394 // If it is not used after definition, it is considered dead at
395 // the instruction defining it. Hence its interval is:
396 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000397 // For earlyclobbers, the defSlot was pushed back one; the extra
398 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000399 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000400 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000401 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000402 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000403 }
404
405 // If it is not dead on definition, it must be killed by a
406 // subsequent instruction. Hence its interval is:
407 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000408 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000409 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000410
Dale Johannesenbd635202010-02-10 00:55:42 +0000411 if (mi->isDebugValue())
412 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000413 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000414 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000415
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000416 if (mi->killsRegister(interval.reg, TRI)) {
David Greene8a342292010-01-04 22:49:02 +0000417 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000418 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000419 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000420 } else {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000421 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,TRI);
Evan Chengc45288e2009-04-27 20:42:46 +0000422 if (DefIdx != -1) {
423 if (mi->isRegTiedToUseOperand(DefIdx)) {
424 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000425 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000426 } else {
427 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000428 // Then the register is essentially dead at the instruction that
429 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000430 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000431 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000432 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000433 }
434 goto exit;
435 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000436 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000437
Lang Hames233a60e2009-11-03 23:52:08 +0000438 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000440
Lang Hames342c64c2012-02-14 18:51:53 +0000441 // If we get here the register *should* be live out.
442 assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!");
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000443
Lang Hames342c64c2012-02-14 18:51:53 +0000444 // FIXME: We need saner rules for reserved regs.
445 if (isReserved(interval.reg)) {
Lang Hames342c64c2012-02-14 18:51:53 +0000446 end = start.getDeadSlot();
447 } else {
448 // Unreserved, unallocable registers like EFLAGS can be live across basic
449 // block boundaries.
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000450 assert(isRegLiveIntoSuccessor(MBB, interval.reg) &&
451 "Unreserved reg not live-out?");
Lang Hames342c64c2012-02-14 18:51:53 +0000452 end = getMBBEndIdx(MBB);
453 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000454exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000456
Evan Cheng24a3cc42007-04-25 07:30:23 +0000457 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000458 VNInfo *ValNo = interval.getVNInfoAt(start);
459 bool Extend = ValNo != 0;
460 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000461 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000462 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000463 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000464 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000465}
466
Chris Lattnerf35fef72004-07-23 21:24:19 +0000467void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
468 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000469 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000470 MachineOperand& MO,
471 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000472 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000473 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000474 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000475 else
Evan Chengc45288e2009-04-27 20:42:46 +0000476 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000477 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000478}
479
Evan Chengb371f452007-02-19 21:49:54 +0000480void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000481 SlotIndex MIIdx,
Lang Hames4465b6f2012-02-10 03:19:36 +0000482 LiveInterval &interval) {
Lang Hames342c64c2012-02-14 18:51:53 +0000483 assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) &&
484 "Only physical registers can be live in.");
485 assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() ||
486 MBB->isLandingPad()) &&
487 "Allocatable live-ins only valid for entry blocks and landing pads.");
488
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000489 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, TRI));
Evan Chengb371f452007-02-19 21:49:54 +0000490
491 // Look for kills, if it reaches a def before it's killed, then it shouldn't
492 // be considered a livein.
493 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000494 MachineBasicBlock::iterator E = MBB->end();
495 // Skip over DBG_VALUE at the start of the MBB.
496 if (mi != E && mi->isDebugValue()) {
497 while (++mi != E && mi->isDebugValue())
498 ;
499 if (mi == E)
500 // MBB is empty except for DBG_VALUE's.
501 return;
502 }
503
Lang Hames233a60e2009-11-03 23:52:08 +0000504 SlotIndex baseIndex = MIIdx;
505 SlotIndex start = baseIndex;
506 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000507 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000508
509 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000510 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000511
Dale Johannesenbd635202010-02-10 00:55:42 +0000512 while (mi != E) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000513 if (mi->killsRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000514 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000515 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000516 SeenDefUse = true;
517 break;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000518 } else if (mi->modifiesRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000519 // Another instruction redefines the register before it is ever read.
520 // Then the register is essentially dead at the instruction that defines
521 // it. Hence its interval is:
522 // [defSlot(def), defSlot(def)+1)
523 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000524 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000525 SeenDefUse = true;
526 break;
527 }
528
Evan Cheng4507f082010-03-16 21:51:27 +0000529 while (++mi != E && mi->isDebugValue())
530 // Skip over DBG_VALUE.
531 ;
532 if (mi != E)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000533 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000534 }
535
Evan Cheng75611fb2007-06-27 01:16:36 +0000536 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000537 if (!SeenDefUse) {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000538 if (isAllocatable(interval.reg) ||
539 !isRegLiveIntoSuccessor(MBB, interval.reg)) {
540 // Allocatable registers are never live through.
541 // Non-allocatable registers that aren't live into any successors also
542 // aren't live through.
Lang Hames342c64c2012-02-14 18:51:53 +0000543 DEBUG(dbgs() << " dead");
Lang Hamesf58e37f2012-02-15 01:31:10 +0000544 return;
Lang Hames342c64c2012-02-14 18:51:53 +0000545 } else {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000546 // If we get here the register is non-allocatable and live into some
547 // successor. We'll conservatively assume it's live-through.
Lang Hames342c64c2012-02-14 18:51:53 +0000548 DEBUG(dbgs() << " live through");
549 end = getMBBEndIdx(MBB);
550 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000551 }
552
Lang Hames6e2968c2010-09-25 12:04:16 +0000553 SlotIndex defIdx = getMBBStartIdx(MBB);
554 assert(getInstructionFromIndex(defIdx) == 0 &&
555 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000556 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000557 vni->setIsPHIDef(true);
558 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000559
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000560 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000561 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000562}
563
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000564/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000565/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000566/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000567/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000568void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000569 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000570 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000571 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000572
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000573 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000574
Evan Chengd129d732009-07-17 19:43:40 +0000575 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000576 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000577 MBBI != E; ++MBBI) {
578 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000579 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
580
Evan Cheng00a99a32010-02-06 09:07:11 +0000581 if (MBB->empty())
582 continue;
583
Owen Anderson134eb732008-09-21 20:43:24 +0000584 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000585 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000586 DEBUG(dbgs() << "BB#" << MBB->getNumber()
587 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000588
Dan Gohmancb406c22007-10-03 19:26:29 +0000589 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000590 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000591 LE = MBB->livein_end(); LI != LE; ++LI) {
592 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000593 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000594
Owen Anderson99500ae2008-09-15 22:00:38 +0000595 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000596 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000597 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000598
Dale Johannesen1caedd02010-01-22 22:38:21 +0000599 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
600 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000601 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000602 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000603 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000604 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000605 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000606
Evan Cheng438f7bc2006-11-10 08:43:01 +0000607 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000608 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
609 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000610
611 // Collect register masks.
612 if (MO.isRegMask()) {
613 RegMaskSlots.push_back(MIIndex.getRegSlot());
614 RegMaskBits.push_back(MO.getRegMask());
615 continue;
616 }
617
Evan Chengd129d732009-07-17 19:43:40 +0000618 if (!MO.isReg() || !MO.getReg())
619 continue;
620
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000621 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000622 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000623 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000624 else if (MO.isUndef())
625 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000626 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000627
Lang Hames233a60e2009-11-03 23:52:08 +0000628 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000629 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000630 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000631
632 // Compute the number of register mask instructions in this block.
633 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
634 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000635 }
Evan Chengd129d732009-07-17 19:43:40 +0000636
637 // Create empty intervals for registers defined by implicit_def's (except
638 // for those implicit_def that define values which are liveout of their
639 // blocks.
640 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
641 unsigned UndefReg = UndefUses[i];
642 (void)getOrCreateInterval(UndefReg);
643 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000644}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000645
Owen Anderson03857b22008-08-13 21:49:13 +0000646LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000647 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000648 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000649}
Evan Chengf2fbca62007-11-12 06:35:08 +0000650
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000651
652//===----------------------------------------------------------------------===//
653// Register Unit Liveness
654//===----------------------------------------------------------------------===//
655//
656// Fixed interference typically comes from ABI boundaries: Function arguments
657// and return values are passed in fixed registers, and so are exception
658// pointers entering landing pads. Certain instructions require values to be
659// present in specific registers. That is also represented through fixed
660// interference.
661//
662
663/// computeRegUnitInterval - Compute the live interval of a register unit, based
664/// on the uses and defs of aliasing registers. The interval should be empty,
665/// or contain only dead phi-defs from ABI blocks.
666void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
667 unsigned Unit = LI->reg;
668
669 assert(LRCalc && "LRCalc not initialized.");
670 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
671
672 // The physregs aliasing Unit are the roots and their super-registers.
673 // Create all values as dead defs before extending to uses. Note that roots
674 // may share super-registers. That's OK because createDeadDefs() is
675 // idempotent. It is very rare for a register unit to have multiple roots, so
676 // uniquing super-registers is probably not worthwhile.
677 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
678 unsigned Root = *Roots;
679 if (!MRI->reg_empty(Root))
680 LRCalc->createDeadDefs(LI, Root);
681 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
682 if (!MRI->reg_empty(*Supers))
683 LRCalc->createDeadDefs(LI, *Supers);
684 }
685 }
686
687 // Now extend LI to reach all uses.
688 // Ignore uses of reserved registers. We only track defs of those.
689 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
690 unsigned Root = *Roots;
691 if (!isReserved(Root) && !MRI->reg_empty(Root))
692 LRCalc->extendToUses(LI, Root);
693 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
694 unsigned Reg = *Supers;
695 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
696 LRCalc->extendToUses(LI, Reg);
697 }
698 }
699}
700
701
702/// computeLiveInRegUnits - Precompute the live ranges of any register units
703/// that are live-in to an ABI block somewhere. Register values can appear
704/// without a corresponding def when entering the entry block or a landing pad.
705///
706void LiveIntervals::computeLiveInRegUnits() {
707 RegUnitIntervals.resize(TRI->getNumRegUnits());
708 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
709
710 // Keep track of the intervals allocated.
711 SmallVector<LiveInterval*, 8> NewIntvs;
712
713 // Check all basic blocks for live-ins.
714 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
715 MFI != MFE; ++MFI) {
716 const MachineBasicBlock *MBB = MFI;
717
718 // We only care about ABI blocks: Entry + landing pads.
719 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
720 continue;
721
722 // Create phi-defs at Begin for all live-in registers.
723 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
724 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
725 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
726 LIE = MBB->livein_end(); LII != LIE; ++LII) {
727 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
728 unsigned Unit = *Units;
729 LiveInterval *Intv = RegUnitIntervals[Unit];
730 if (!Intv) {
731 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
732 NewIntvs.push_back(Intv);
733 }
734 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000735 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000736 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
737 }
738 }
739 DEBUG(dbgs() << '\n');
740 }
741 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
742
743 // Compute the 'normal' part of the intervals.
744 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
745 computeRegUnitInterval(NewIntvs[i]);
746}
747
748
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000749/// shrinkToUses - After removing some uses of a register, shrink its live
750/// range to just the remaining uses. This method does not compute reaching
751/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000752bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000753 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000754 DEBUG(dbgs() << "Shrink: " << *li << '\n');
755 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000756 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000757 // Find all the values used, including PHI kills.
758 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
759
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000760 // Blocks that have already been added to WorkList as live-out.
761 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
762
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000763 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000764 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000765 MachineInstr *UseMI = I.skipInstruction();) {
766 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
767 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000768 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000769 LiveRangeQuery LRQ(*li, Idx);
770 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000771 if (!VNI) {
772 // This shouldn't happen: readsVirtualRegister returns true, but there is
773 // no live value. It is likely caused by a target getting <undef> flags
774 // wrong.
775 DEBUG(dbgs() << Idx << '\t' << *UseMI
776 << "Warning: Instr claims to read non-existent value in "
777 << *li << '\n');
778 continue;
779 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000780 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000781 // register one slot early.
782 if (VNInfo *DefVNI = LRQ.valueDefined())
783 Idx = DefVNI->def;
784
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000785 WorkList.push_back(std::make_pair(Idx, VNI));
786 }
787
788 // Create a new live interval with only minimal live segments per def.
789 LiveInterval NewLI(li->reg, 0);
790 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
791 I != E; ++I) {
792 VNInfo *VNI = *I;
793 if (VNI->isUnused())
794 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000795 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000796 }
797
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000798 // Keep track of the PHIs that are in use.
799 SmallPtrSet<VNInfo*, 8> UsedPHIs;
800
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000801 // Extend intervals to reach all uses in WorkList.
802 while (!WorkList.empty()) {
803 SlotIndex Idx = WorkList.back().first;
804 VNInfo *VNI = WorkList.back().second;
805 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000806 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000807 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000808
809 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000810 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000811 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000812 assert(ExtVNI == VNI && "Unexpected existing value number");
813 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000814 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000815 continue;
816 // The PHI is live, make sure the predecessors are live-out.
817 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
818 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000819 if (!LiveOut.insert(*PI))
820 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000821 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000822 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000823 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000824 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000825 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000826 continue;
827 }
828
829 // VNI is live-in to MBB.
830 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000831 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000832
833 // Make sure VNI is live-out from the predecessors.
834 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
835 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000836 if (!LiveOut.insert(*PI))
837 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000838 SlotIndex Stop = getMBBEndIdx(*PI);
839 assert(li->getVNInfoBefore(Stop) == VNI &&
840 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000841 WorkList.push_back(std::make_pair(Stop, VNI));
842 }
843 }
844
845 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000846 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000847 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
848 I != E; ++I) {
849 VNInfo *VNI = *I;
850 if (VNI->isUnused())
851 continue;
852 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
853 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000854 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000855 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000856 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000857 // This is a dead PHI. Remove it.
858 VNI->setIsUnused(true);
859 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000860 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
861 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000862 } else {
863 // This is a dead def. Make sure the instruction knows.
864 MachineInstr *MI = getInstructionFromIndex(VNI->def);
865 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000866 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000867 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000868 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000869 dead->push_back(MI);
870 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000871 }
872 }
873
874 // Move the trimmed ranges back.
875 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000876 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000877 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000878}
879
880
Evan Chengf2fbca62007-11-12 06:35:08 +0000881//===----------------------------------------------------------------------===//
882// Register allocator hooks.
883//
884
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000885void LiveIntervals::addKillFlags() {
886 for (iterator I = begin(), E = end(); I != E; ++I) {
887 unsigned Reg = I->first;
888 if (TargetRegisterInfo::isPhysicalRegister(Reg))
889 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000890 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000891 continue;
892 LiveInterval *LI = I->second;
893
894 // Every instruction that kills Reg corresponds to a live range end point.
895 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
896 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000897 // A block index indicates an MBB edge.
898 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000899 continue;
900 MachineInstr *MI = getInstructionFromIndex(RI->end);
901 if (!MI)
902 continue;
903 MI->addRegisterKilled(Reg, NULL);
904 }
905 }
906}
907
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000908MachineBasicBlock*
909LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
910 // A local live range must be fully contained inside the block, meaning it is
911 // defined and killed at instructions, not at block boundaries. It is not
912 // live in or or out of any block.
913 //
914 // It is technically possible to have a PHI-defined live range identical to a
915 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000916
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000917 SlotIndex Start = LI.beginIndex();
918 if (Start.isBlock())
919 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000920
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000921 SlotIndex Stop = LI.endIndex();
922 if (Stop.isBlock())
923 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000924
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000925 // getMBBFromIndex doesn't need to search the MBB table when both indexes
926 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000927 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
928 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000929 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000930}
931
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000932float
933LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
934 // Limit the loop depth ridiculousness.
935 if (loopDepth > 200)
936 loopDepth = 200;
937
938 // The loop depth is used to roughly estimate the number of times the
939 // instruction is executed. Something like 10^d is simple, but will quickly
940 // overflow a float. This expression behaves like 10^d for small d, but is
941 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
942 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000943 // By the way, powf() might be unavailable here. For consistency,
944 // We may take pow(double,double).
945 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000946
947 return (isDef + isUse) * lc;
948}
949
Owen Andersonc4dc1322008-06-05 17:15:43 +0000950LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000951 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000952 LiveInterval& Interval = getOrCreateInterval(reg);
953 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000954 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000955 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000956 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000957 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000958 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000959 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000960 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000961
Owen Andersonc4dc1322008-06-05 17:15:43 +0000962 return LR;
963}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000964
965
966//===----------------------------------------------------------------------===//
967// Register mask functions
968//===----------------------------------------------------------------------===//
969
970bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
971 BitVector &UsableRegs) {
972 if (LI.empty())
973 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000974 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
975
976 // Use a smaller arrays for local live ranges.
977 ArrayRef<SlotIndex> Slots;
978 ArrayRef<const uint32_t*> Bits;
979 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
980 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
981 Bits = getRegMaskBitsInBlock(MBB->getNumber());
982 } else {
983 Slots = getRegMaskSlots();
984 Bits = getRegMaskBits();
985 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000986
987 // We are going to enumerate all the register mask slots contained in LI.
988 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000989 ArrayRef<SlotIndex>::iterator SlotI =
990 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
991 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
992
993 // No slots in range, LI begins after the last call.
994 if (SlotI == SlotE)
995 return false;
996
997 bool Found = false;
998 for (;;) {
999 assert(*SlotI >= LiveI->start);
1000 // Loop over all slots overlapping this segment.
1001 while (*SlotI < LiveI->end) {
1002 // *SlotI overlaps LI. Collect mask bits.
1003 if (!Found) {
1004 // This is the first overlap. Initialize UsableRegs to all ones.
1005 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001006 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001007 Found = true;
1008 }
1009 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001010 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001011 if (++SlotI == SlotE)
1012 return Found;
1013 }
1014 // *SlotI is beyond the current LI segment.
1015 LiveI = LI.advanceTo(LiveI, *SlotI);
1016 if (LiveI == LiveE)
1017 return Found;
1018 // Advance SlotI until it overlaps.
1019 while (*SlotI < LiveI->start)
1020 if (++SlotI == SlotE)
1021 return Found;
1022 }
1023}
Lang Hames3dc7c512012-02-17 18:44:18 +00001024
1025//===----------------------------------------------------------------------===//
1026// IntervalUpdate class.
1027//===----------------------------------------------------------------------===//
1028
Lang Hamesfd6d3212012-02-21 00:00:36 +00001029// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +00001030class LiveIntervals::HMEditor {
1031private:
Lang Hamesecb50622012-02-17 23:43:40 +00001032 LiveIntervals& LIS;
1033 const MachineRegisterInfo& MRI;
1034 const TargetRegisterInfo& TRI;
1035 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +00001036
Lang Hames55fed622012-02-19 03:00:30 +00001037 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
1038 typedef DenseSet<IntRangePair> RangeSet;
1039
Lang Hames6aceab12012-02-19 07:13:05 +00001040 struct RegRanges {
1041 LiveRange* Use;
1042 LiveRange* EC;
1043 LiveRange* Dead;
1044 LiveRange* Def;
1045 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
1046 };
1047 typedef DenseMap<unsigned, RegRanges> BundleRanges;
1048
Lang Hames3dc7c512012-02-17 18:44:18 +00001049public:
Lang Hamesecb50622012-02-17 23:43:40 +00001050 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
1051 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
1052 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +00001053
Lang Hames55fed622012-02-19 03:00:30 +00001054 // Update intervals for all operands of MI from OldIdx to NewIdx.
1055 // This assumes that MI used to be at OldIdx, and now resides at
1056 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +00001057 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +00001058 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
1059
Lang Hames55fed622012-02-19 03:00:30 +00001060 // Collect the operands.
1061 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +00001062 bool hasRegMaskOp = false;
1063 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +00001064
Andrew Trickf70af522012-03-21 04:12:16 +00001065 // To keep the LiveRanges valid within an interval, move the ranges closest
1066 // to the destination first. This prevents ranges from overlapping, to that
1067 // APIs like removeRange still work.
1068 if (NewIdx < OldIdx) {
1069 moveAllEnteringFrom(OldIdx, Entering);
1070 moveAllInternalFrom(OldIdx, Internal);
1071 moveAllExitingFrom(OldIdx, Exiting);
1072 }
1073 else {
1074 moveAllExitingFrom(OldIdx, Exiting);
1075 moveAllInternalFrom(OldIdx, Internal);
1076 moveAllEnteringFrom(OldIdx, Entering);
1077 }
Lang Hames55fed622012-02-19 03:00:30 +00001078
Lang Hamesac027142012-02-19 03:09:55 +00001079 if (hasRegMaskOp)
1080 updateRegMaskSlots(OldIdx);
1081
Lang Hames55fed622012-02-19 03:00:30 +00001082#ifndef NDEBUG
1083 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001084 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1085 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1086 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001087 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +00001088#endif
1089
Lang Hames3dc7c512012-02-17 18:44:18 +00001090 }
1091
Lang Hames4586d252012-02-21 22:29:38 +00001092 // Update intervals for all operands of MI to refer to BundleStart's
1093 // SlotIndex.
1094 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +00001095 if (MI == BundleStart)
1096 return; // Bundling instr with itself - nothing to do.
1097
Lang Hamesfd6d3212012-02-21 00:00:36 +00001098 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
1099 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
1100 "SlotIndex <-> Instruction mapping broken for MI");
1101
Lang Hames4586d252012-02-21 22:29:38 +00001102 // Collect all ranges already in the bundle.
1103 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +00001104 RangeSet Entering, Internal, Exiting;
1105 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +00001106 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1107 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1108 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
1109 if (&*BII == MI)
1110 continue;
1111 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1112 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1113 }
1114
1115 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
1116
Lang Hamesf905f692012-05-29 18:19:54 +00001117 Entering.clear();
1118 Internal.clear();
1119 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +00001120 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +00001121 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1122
1123 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
1124 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
1125 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +00001126
1127 moveAllEnteringFromInto(OldIdx, Entering, BR);
1128 moveAllInternalFromInto(OldIdx, Internal, BR);
1129 moveAllExitingFromInto(OldIdx, Exiting, BR);
1130
Lang Hames4586d252012-02-21 22:29:38 +00001131
Lang Hames6aceab12012-02-19 07:13:05 +00001132#ifndef NDEBUG
1133 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001134 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1135 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1136 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001137 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1138#endif
1139 }
1140
Lang Hames55fed622012-02-19 03:00:30 +00001141private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001142
Lang Hames55fed622012-02-19 03:00:30 +00001143#ifndef NDEBUG
1144 class LIValidator {
1145 private:
1146 DenseSet<const LiveInterval*> Checked, Bogus;
1147 public:
1148 void operator()(const IntRangePair& P) {
1149 const LiveInterval* LI = P.first;
1150 if (Checked.count(LI))
1151 return;
1152 Checked.insert(LI);
1153 if (LI->empty())
1154 return;
1155 SlotIndex LastEnd = LI->begin()->start;
1156 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1157 LRI != LRE; ++LRI) {
1158 const LiveRange& LR = *LRI;
1159 if (LastEnd > LR.start || LR.start >= LR.end)
1160 Bogus.insert(LI);
1161 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001162 }
1163 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001164
Lang Hames55fed622012-02-19 03:00:30 +00001165 bool rangesOk() const {
1166 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001167 }
Lang Hames55fed622012-02-19 03:00:30 +00001168 };
1169#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001170
Lang Hames55fed622012-02-19 03:00:30 +00001171 // Collect IntRangePairs for all operands of MI that may need fixing.
1172 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1173 // maps).
1174 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001175 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1176 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001177 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1178 MOE = MI->operands_end();
1179 MOI != MOE; ++MOI) {
1180 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001181
1182 if (MO.isRegMask()) {
1183 hasRegMaskOp = true;
1184 continue;
1185 }
1186
Lang Hamesecb50622012-02-17 23:43:40 +00001187 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001188 continue;
1189
Lang Hamesecb50622012-02-17 23:43:40 +00001190 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001191
1192 // TODO: Currently we're skipping uses that are reserved or have no
1193 // interval, but we're not updating their kills. This should be
1194 // fixed.
Lang Hamesecb50622012-02-17 23:43:40 +00001195 if (!LIS.hasInterval(Reg) ||
1196 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
Lang Hames3dc7c512012-02-17 18:44:18 +00001197 continue;
1198
Lang Hames55fed622012-02-19 03:00:30 +00001199 LiveInterval* LI = &LIS.getInterval(Reg);
1200
1201 if (MO.readsReg()) {
1202 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1203 if (LR != 0)
1204 Entering.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001205 }
Lang Hamesecb50622012-02-17 23:43:40 +00001206 if (MO.isDef()) {
Lang Hames55fed622012-02-19 03:00:30 +00001207 if (MO.isEarlyClobber()) {
1208 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot(true));
1209 assert(LR != 0 && "No EC range?");
1210 if (LR->end > OldIdx.getDeadSlot())
1211 Exiting.insert(std::make_pair(LI, LR));
1212 else
Lang Hamesac027142012-02-19 03:09:55 +00001213 Internal.insert(std::make_pair(LI, LR));
Lang Hames55fed622012-02-19 03:00:30 +00001214 } else if (MO.isDead()) {
1215 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1216 assert(LR != 0 && "No dead-def range?");
1217 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001218 } else {
Lang Hames55fed622012-02-19 03:00:30 +00001219 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getDeadSlot());
1220 assert(LR && LR->end > OldIdx.getDeadSlot() &&
1221 "Non-dead-def should have live range exiting.");
1222 Exiting.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001223 }
1224 }
1225 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001226 }
1227
Lang Hames4586d252012-02-21 22:29:38 +00001228 // Collect IntRangePairs for all operands of MI that may need fixing.
1229 void collectRangesInBundle(MachineInstr* MI, RangeSet& Entering,
1230 RangeSet& Exiting, SlotIndex MIStartIdx,
1231 SlotIndex MIEndIdx) {
1232 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1233 MOE = MI->operands_end();
1234 MOI != MOE; ++MOI) {
1235 const MachineOperand& MO = *MOI;
1236 assert(!MO.isRegMask() && "Can't have RegMasks in bundles.");
1237 if (!MO.isReg() || MO.getReg() == 0)
1238 continue;
Lang Hames6aceab12012-02-19 07:13:05 +00001239
Lang Hames4586d252012-02-21 22:29:38 +00001240 unsigned Reg = MO.getReg();
1241
1242 // TODO: Currently we're skipping uses that are reserved or have no
1243 // interval, but we're not updating their kills. This should be
1244 // fixed.
1245 if (!LIS.hasInterval(Reg) ||
1246 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
1247 continue;
1248
1249 LiveInterval* LI = &LIS.getInterval(Reg);
1250
1251 if (MO.readsReg()) {
1252 LiveRange* LR = LI->getLiveRangeContaining(MIStartIdx);
1253 if (LR != 0)
1254 Entering.insert(std::make_pair(LI, LR));
1255 }
1256 if (MO.isDef()) {
1257 assert(!MO.isEarlyClobber() && "Early clobbers not allowed in bundles.");
1258 assert(!MO.isDead() && "Dead-defs not allowed in bundles.");
1259 LiveRange* LR = LI->getLiveRangeContaining(MIEndIdx.getDeadSlot());
1260 assert(LR != 0 && "Internal ranges not allowed in bundles.");
1261 Exiting.insert(std::make_pair(LI, LR));
1262 }
Lang Hames6aceab12012-02-19 07:13:05 +00001263 }
Lang Hames4586d252012-02-21 22:29:38 +00001264 }
1265
1266 BundleRanges createBundleRanges(RangeSet& Entering, RangeSet& Internal, RangeSet& Exiting) {
1267 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001268
1269 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001270 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001271 LiveInterval* LI = EI->first;
1272 LiveRange* LR = EI->second;
1273 BR[LI->reg].Use = LR;
1274 }
1275
1276 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001277 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001278 LiveInterval* LI = II->first;
1279 LiveRange* LR = II->second;
1280 if (LR->end.isDead()) {
1281 BR[LI->reg].Dead = LR;
1282 } else {
1283 BR[LI->reg].EC = LR;
1284 }
1285 }
1286
1287 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001288 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001289 LiveInterval* LI = EI->first;
1290 LiveRange* LR = EI->second;
1291 BR[LI->reg].Def = LR;
1292 }
1293
1294 return BR;
1295 }
1296
Lang Hamesecb50622012-02-17 23:43:40 +00001297 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1298 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1299 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001300 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001301 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1302 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
1303 assert(!NewKillMI->killsRegister(reg) && "New kill instr is already a kill.");
1304 OldKillMI->clearRegisterKills(reg, &TRI);
1305 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001306 }
1307
Lang Hamesecb50622012-02-17 23:43:40 +00001308 void updateRegMaskSlots(SlotIndex OldIdx) {
1309 SmallVectorImpl<SlotIndex>::iterator RI =
1310 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1311 OldIdx);
1312 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1313 *RI = NewIdx;
1314 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001315 "RegSlots out of order. Did you move one call across another?");
1316 }
Lang Hames55fed622012-02-19 03:00:30 +00001317
1318 // Return the last use of reg between NewIdx and OldIdx.
1319 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1320 SlotIndex LastUse = NewIdx;
1321 for (MachineRegisterInfo::use_nodbg_iterator
1322 UI = MRI.use_nodbg_begin(Reg),
1323 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001324 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001325 const MachineInstr* MI = &*UI;
1326 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1327 if (InstSlot > LastUse && InstSlot < OldIdx)
1328 LastUse = InstSlot;
1329 }
1330 return LastUse;
1331 }
1332
1333 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1334 LiveInterval* LI = P.first;
1335 LiveRange* LR = P.second;
1336 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1337 if (LiveThrough)
1338 return;
1339 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1340 if (LastUse != NewIdx)
1341 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001342 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001343 }
1344
1345 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1346 LiveInterval* LI = P.first;
1347 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001348 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001349 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001350 // Move kill flags if OldIdx was not originally the end
1351 // (otherwise LR->end points to an invalid slot).
1352 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1353 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1354 moveKillFlags(LI->reg, LR->end, NewIdx);
1355 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001356 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001357 }
1358 }
1359
1360 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1361 bool GoingUp = NewIdx < OldIdx;
1362
1363 if (GoingUp) {
1364 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1365 EI != EE; ++EI)
1366 moveEnteringUpFrom(OldIdx, *EI);
1367 } else {
1368 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1369 EI != EE; ++EI)
1370 moveEnteringDownFrom(OldIdx, *EI);
1371 }
1372 }
1373
1374 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1375 LiveInterval* LI = P.first;
1376 LiveRange* LR = P.second;
1377 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1378 LR->end <= OldIdx.getDeadSlot() &&
1379 "Range should be internal to OldIdx.");
1380 LiveRange Tmp(*LR);
1381 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1382 Tmp.valno->def = Tmp.start;
1383 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1384 LI->removeRange(*LR);
1385 LI->addRange(Tmp);
1386 }
1387
1388 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1389 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1390 II != IE; ++II)
1391 moveInternalFrom(OldIdx, *II);
1392 }
1393
1394 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1395 LiveRange* LR = P.second;
1396 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1397 "Range should start in OldIdx.");
1398 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1399 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1400 LR->start = NewStart;
1401 LR->valno->def = NewStart;
1402 }
1403
1404 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1405 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1406 EI != EE; ++EI)
1407 moveExitingFrom(OldIdx, *EI);
1408 }
1409
Lang Hames6aceab12012-02-19 07:13:05 +00001410 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1411 BundleRanges& BR) {
1412 LiveInterval* LI = P.first;
1413 LiveRange* LR = P.second;
1414 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1415 if (LiveThrough) {
1416 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1417 "Def in bundle should be def range.");
1418 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1419 "If bundle has use for this reg it should be LR.");
1420 BR[LI->reg].Use = LR;
1421 return;
1422 }
1423
1424 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001425 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001426
1427 if (LR->start < NewIdx) {
1428 // Becoming a new entering range.
1429 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1430 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001431 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001432 "Bundle shouldn't have different use range for same reg.");
1433 LR->end = LastUse.getRegSlot();
1434 BR[LI->reg].Use = LR;
1435 } else {
1436 // Becoming a new Dead-def.
1437 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1438 "Live range starting at unexpected slot.");
1439 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1440 assert(BR[LI->reg].Dead == 0 &&
1441 "Can't have def and dead def of same reg in a bundle.");
1442 LR->end = LastUse.getDeadSlot();
1443 BR[LI->reg].Dead = BR[LI->reg].Def;
1444 BR[LI->reg].Def = 0;
1445 }
1446 }
1447
1448 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1449 BundleRanges& BR) {
1450 LiveInterval* LI = P.first;
1451 LiveRange* LR = P.second;
1452 if (NewIdx > LR->end) {
1453 // Range extended to bundle. Add to bundle uses.
1454 // Note: Currently adds kill flags to bundle start.
1455 assert(BR[LI->reg].Use == 0 &&
1456 "Bundle already has use range for reg.");
1457 moveKillFlags(LI->reg, LR->end, NewIdx);
1458 LR->end = NewIdx.getRegSlot();
1459 BR[LI->reg].Use = LR;
1460 } else {
1461 assert(BR[LI->reg].Use != 0 &&
1462 "Bundle should already have a use range for reg.");
1463 }
1464 }
1465
1466 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1467 BundleRanges& BR) {
1468 bool GoingUp = NewIdx < OldIdx;
1469
1470 if (GoingUp) {
1471 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1472 EI != EE; ++EI)
1473 moveEnteringUpFromInto(OldIdx, *EI, BR);
1474 } else {
1475 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1476 EI != EE; ++EI)
1477 moveEnteringDownFromInto(OldIdx, *EI, BR);
1478 }
1479 }
1480
1481 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1482 BundleRanges& BR) {
1483 // TODO: Sane rules for moving ranges into bundles.
1484 }
1485
1486 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1487 BundleRanges& BR) {
1488 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1489 II != IE; ++II)
1490 moveInternalFromInto(OldIdx, *II, BR);
1491 }
1492
1493 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1494 BundleRanges& BR) {
1495 LiveInterval* LI = P.first;
1496 LiveRange* LR = P.second;
1497
1498 assert(LR->start.isRegister() &&
1499 "Don't know how to merge exiting ECs into bundles yet.");
1500
1501 if (LR->end > NewIdx.getDeadSlot()) {
1502 // This range is becoming an exiting range on the bundle.
1503 // If there was an old dead-def of this reg, delete it.
1504 if (BR[LI->reg].Dead != 0) {
1505 LI->removeRange(*BR[LI->reg].Dead);
1506 BR[LI->reg].Dead = 0;
1507 }
1508 assert(BR[LI->reg].Def == 0 &&
1509 "Can't have two defs for the same variable exiting a bundle.");
1510 LR->start = NewIdx.getRegSlot();
1511 LR->valno->def = LR->start;
1512 BR[LI->reg].Def = LR;
1513 } else {
1514 // This range is becoming internal to the bundle.
1515 assert(LR->end == NewIdx.getRegSlot() &&
1516 "Can't bundle def whose kill is before the bundle");
1517 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1518 // Already have a def for this. Just delete range.
1519 LI->removeRange(*LR);
1520 } else {
1521 // Make range dead, record.
1522 LR->end = NewIdx.getDeadSlot();
1523 BR[LI->reg].Dead = LR;
1524 assert(BR[LI->reg].Use == LR &&
1525 "Range becoming dead should currently be use.");
1526 }
1527 // In both cases the range is no longer a use on the bundle.
1528 BR[LI->reg].Use = 0;
1529 }
1530 }
1531
1532 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1533 BundleRanges& BR) {
1534 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1535 EI != EE; ++EI)
1536 moveExitingFromInto(OldIdx, *EI, BR);
1537 }
1538
Lang Hames3dc7c512012-02-17 18:44:18 +00001539};
1540
Lang Hamesecb50622012-02-17 23:43:40 +00001541void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001542 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1543 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001544 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001545 Indexes->getInstructionIndex(MI) :
1546 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001547 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1548 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001549 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001550 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001551
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001552 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001553 HME.moveAllRangesFrom(MI, OldIndex);
1554}
1555
1556void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001557 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1558 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001559 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001560}