blob: e17f82d6aaa50564f44fa89985b734ef2ddeef98 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000028#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000030#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000031#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000032#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000034using namespace llvm;
35
Chris Lattner3ee77402007-06-19 05:46:06 +000036static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
37cl::desc("enable preincrement load/store generation on PPC (experimental)"),
38 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000039
Chris Lattner331d1bc2006-11-02 01:44:04 +000040PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
41 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000042
Nate Begeman405e3ec2005-10-21 00:02:42 +000043 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnerd145a612005-09-27 22:18:25 +000045 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000046 setUseUnderscoreSetJmp(true);
47 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000048
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000050 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
51 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
52 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000053
Evan Chengc5484282006-10-04 00:56:09 +000054 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000055 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000057
Chris Lattnerddf89562008-01-17 19:59:44 +000058 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
59
Chris Lattner94e509c2006-11-10 23:58:45 +000060 // PowerPC has pre-inc load and store's.
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000064 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000066 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000069 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
71
Chris Lattnera54aa942006-01-29 06:26:08 +000072 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
73 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
74
Dale Johannesen638ccd52007-10-06 01:24:11 +000075 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
76 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
77 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078 // This is used in the ppcf128->int sequence. Note it has different semantics
79 // from FP_ROUND: that rounds to nearest, this rounds to zero.
80 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // PowerPC has no intrinsics for these particular operations
83 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
84 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
85 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
86
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 // PowerPC has no SREM/UREM instructions
88 setOperationAction(ISD::SREM, MVT::i32, Expand);
89 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000090 setOperationAction(ISD::SREM, MVT::i64, Expand);
91 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000092
93 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
94 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
95 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
96 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
97 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
98 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
99 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
100 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
101 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000103 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104 setOperationAction(ISD::FSIN , MVT::f64, Expand);
105 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000106 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000107 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108 setOperationAction(ISD::FSIN , MVT::f32, Expand);
109 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000110 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000111 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000112
Dan Gohman1a024862008-01-31 00:41:03 +0000113 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114
115 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000116 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000117 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
118 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
119 }
120
Chris Lattner9601a862006-03-05 05:08:37 +0000121 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
122 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
123
Nate Begemand88fc032006-01-14 03:14:10 +0000124 // PowerPC does not have BSWAP, CTPOP or CTTZ
125 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000126 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
127 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000128 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
130 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131
Nate Begeman35ef9132006-01-11 21:21:00 +0000132 // PowerPC does not have ROTR
133 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // PowerPC does not have Select
136 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000137 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000138 setOperationAction(ISD::SELECT, MVT::f32, Expand);
139 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000140
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000141 // PowerPC wants to turn select_cc of FP into fsel when possible.
142 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
143 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000144
Nate Begeman750ac1b2006-02-01 07:19:44 +0000145 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000146 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000147
Nate Begeman81e80972006-03-17 01:40:33 +0000148 // PowerPC does not have BRCOND which requires SetCC
149 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000150
151 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152
Chris Lattnerf7605322005-08-31 21:09:52 +0000153 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
154 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000155
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000156 // PowerPC does not have [U|S]INT_TO_FP
157 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
158 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
159
Chris Lattner53e88452005-12-23 05:13:35 +0000160 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
161 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000162 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
163 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000164
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000165 // We cannot sextinreg(i1). Expand to shifts.
166 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000167
Jim Laskeyabf6d172006-01-05 01:25:28 +0000168 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000169 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000170 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000171
172 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
173 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
174 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
175 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
176
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000177
Nate Begeman28a6b022005-12-10 02:36:00 +0000178 // We want to legalize GlobalAddress and ConstantPool nodes into the
179 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000180 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000181 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000182 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000183 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000184 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000185 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000186 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
187 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
188
Nate Begemanee625572006-01-27 21:09:22 +0000189 // RET must be custom lowered, to meet ABI requirements
190 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000211
Chris Lattnera7a58542006-06-16 17:34:12 +0000212 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000213 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000214 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000215 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000216 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000217 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000218 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
219
Chris Lattner7fbcef72006-03-24 07:53:47 +0000220 // FIXME: disable this lowered code. This generates 64-bit register values,
221 // and we don't model the fact that the top part is clobbered by calls. We
222 // need to flag these together so that the value isn't live across a call.
223 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
224
Nate Begemanae749a92005-10-25 23:48:36 +0000225 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
226 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
227 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000228 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000230 }
231
Chris Lattnera7a58542006-06-16 17:34:12 +0000232 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000233 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000234 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000235 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
236 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000237 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000238 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000239 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
240 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
241 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000242 }
Evan Chengd30bf012006-03-01 01:11:20 +0000243
Nate Begeman425a9692005-11-29 08:17:20 +0000244 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000245 // First set operation action for all vector types to expand. Then we
246 // will selectively turn on ones that can be effectively codegen'd.
247 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000248 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000249 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000250 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
251 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000252
Chris Lattner7ff7e672006-04-04 17:25:31 +0000253 // We promote all shuffles to v16i8.
254 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000255 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
256
257 // We promote all non-typed operations to v4i32.
258 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
259 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
260 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
261 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
262 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
263 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
264 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
265 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
266 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
267 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
268 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
269 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000270
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000271 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000272 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
273 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
274 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
275 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
276 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000277 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000278 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000279 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
280 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
281 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000282 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
283 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
285 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000286 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000287 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
290 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000291 }
292
Chris Lattner7ff7e672006-04-04 17:25:31 +0000293 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
294 // with merges, splats, etc.
295 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
296
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000297 setOperationAction(ISD::AND , MVT::v4i32, Legal);
298 setOperationAction(ISD::OR , MVT::v4i32, Legal);
299 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
300 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
301 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
302 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
303
Nate Begeman425a9692005-11-29 08:17:20 +0000304 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000305 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000306 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
307 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000308
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000309 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000310 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000311 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000312 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000313
Chris Lattnerb2177b92006-03-19 06:55:52 +0000314 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
315 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000316
Chris Lattner541f91b2006-04-02 00:43:36 +0000317 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
318 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000319 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
320 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000321 }
322
Chris Lattnerc08f9022006-06-27 00:04:13 +0000323 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000324 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000325 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000326
Jim Laskey2ad9f172007-02-22 14:56:36 +0000327 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000328 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000329 setExceptionPointerRegister(PPC::X3);
330 setExceptionSelectorRegister(PPC::X4);
331 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000332 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000333 setExceptionPointerRegister(PPC::R3);
334 setExceptionSelectorRegister(PPC::R4);
335 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000336
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000337 // We have target-specific dag combine patterns for the following nodes:
338 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000339 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000340 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000341 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000342
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000343 // Darwin long double math library functions have $LDBL128 appended.
344 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000345 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000346 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
347 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000348 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
349 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000350 }
351
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000352 computeRegisterProperties();
353}
354
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000355const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
356 switch (Opcode) {
357 default: return 0;
358 case PPCISD::FSEL: return "PPCISD::FSEL";
359 case PPCISD::FCFID: return "PPCISD::FCFID";
360 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
361 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000362 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000363 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
364 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000365 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000366 case PPCISD::Hi: return "PPCISD::Hi";
367 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000368 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000369 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
370 case PPCISD::SRL: return "PPCISD::SRL";
371 case PPCISD::SRA: return "PPCISD::SRA";
372 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000373 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
374 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000375 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
376 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000377 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000378 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
379 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000380 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000381 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000382 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000383 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000384 case PPCISD::LBRX: return "PPCISD::LBRX";
385 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000386 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000387 case PPCISD::MFFS: return "PPCISD::MFFS";
388 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
389 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
390 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
391 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000392 }
393}
394
Chris Lattner1a635d62006-04-14 06:01:58 +0000395//===----------------------------------------------------------------------===//
396// Node matching predicates, for use by the tblgen matching code.
397//===----------------------------------------------------------------------===//
398
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000399/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
400static bool isFloatingPointZero(SDOperand Op) {
401 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000402 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000403 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000404 // Maybe this has already been legalized into the constant pool?
405 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000406 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000407 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000408 }
409 return false;
410}
411
Chris Lattnerddb739e2006-04-06 17:23:16 +0000412/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
413/// true if Op is undef or if it matches the specified value.
414static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
415 return Op.getOpcode() == ISD::UNDEF ||
416 cast<ConstantSDNode>(Op)->getValue() == Val;
417}
418
419/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
420/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000421bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
422 if (!isUnary) {
423 for (unsigned i = 0; i != 16; ++i)
424 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
425 return false;
426 } else {
427 for (unsigned i = 0; i != 8; ++i)
428 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
429 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
430 return false;
431 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000432 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000433}
434
435/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
436/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000437bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
438 if (!isUnary) {
439 for (unsigned i = 0; i != 16; i += 2)
440 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
441 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
442 return false;
443 } else {
444 for (unsigned i = 0; i != 8; i += 2)
445 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
446 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
447 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
448 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
449 return false;
450 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000451 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000452}
453
Chris Lattnercaad1632006-04-06 22:02:42 +0000454/// isVMerge - Common function, used to match vmrg* shuffles.
455///
456static bool isVMerge(SDNode *N, unsigned UnitSize,
457 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000458 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
459 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
460 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
461 "Unsupported merge size!");
462
463 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
464 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
465 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000466 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000467 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000468 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000469 return false;
470 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000471 return true;
472}
473
474/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
475/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
476bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
477 if (!isUnary)
478 return isVMerge(N, UnitSize, 8, 24);
479 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000480}
481
482/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
483/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000484bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
485 if (!isUnary)
486 return isVMerge(N, UnitSize, 0, 16);
487 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000488}
489
490
Chris Lattnerd0608e12006-04-06 18:26:28 +0000491/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
492/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000493int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000494 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
495 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000496 // Find the first non-undef value in the shuffle mask.
497 unsigned i;
498 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
499 /*search*/;
500
501 if (i == 16) return -1; // all undef.
502
503 // Otherwise, check to see if the rest of the elements are consequtively
504 // numbered from this value.
505 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
506 if (ShiftAmt < i) return -1;
507 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000508
Chris Lattnerf24380e2006-04-06 22:28:36 +0000509 if (!isUnary) {
510 // Check the rest of the elements to see if they are consequtive.
511 for (++i; i != 16; ++i)
512 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
513 return -1;
514 } else {
515 // Check the rest of the elements to see if they are consequtive.
516 for (++i; i != 16; ++i)
517 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
518 return -1;
519 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000520
521 return ShiftAmt;
522}
Chris Lattneref819f82006-03-20 06:33:01 +0000523
524/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
525/// specifies a splat of a single element that is suitable for input to
526/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000527bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
528 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
529 N->getNumOperands() == 16 &&
530 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000531
Chris Lattner88a99ef2006-03-20 06:37:44 +0000532 // This is a splat operation if each element of the permute is the same, and
533 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000534 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000535 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000536 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
537 ElementBase = EltV->getValue();
538 else
539 return false; // FIXME: Handle UNDEF elements too!
540
541 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
542 return false;
543
544 // Check that they are consequtive.
545 for (unsigned i = 1; i != EltSize; ++i) {
546 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
547 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
548 return false;
549 }
550
Chris Lattner88a99ef2006-03-20 06:37:44 +0000551 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000552 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000553 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000554 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
555 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000556 for (unsigned j = 0; j != EltSize; ++j)
557 if (N->getOperand(i+j) != N->getOperand(j))
558 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000559 }
560
Chris Lattner7ff7e672006-04-04 17:25:31 +0000561 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000562}
563
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000564/// isAllNegativeZeroVector - Returns true if all elements of build_vector
565/// are -0.0.
566bool PPC::isAllNegativeZeroVector(SDNode *N) {
567 assert(N->getOpcode() == ISD::BUILD_VECTOR);
568 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
569 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000570 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000571 return false;
572}
573
Chris Lattneref819f82006-03-20 06:33:01 +0000574/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
575/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000576unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
577 assert(isSplatShuffleMask(N, EltSize));
578 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000579}
580
Chris Lattnere87192a2006-04-12 17:37:20 +0000581/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000582/// by using a vspltis[bhw] instruction of the specified element size, return
583/// the constant being splatted. The ByteSize field indicates the number of
584/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000585SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000586 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000587
588 // If ByteSize of the splat is bigger than the element size of the
589 // build_vector, then we have a case where we are checking for a splat where
590 // multiple elements of the buildvector are folded together into a single
591 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
592 unsigned EltSize = 16/N->getNumOperands();
593 if (EltSize < ByteSize) {
594 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
595 SDOperand UniquedVals[4];
596 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
597
598 // See if all of the elements in the buildvector agree across.
599 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
600 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
601 // If the element isn't a constant, bail fully out.
602 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
603
604
605 if (UniquedVals[i&(Multiple-1)].Val == 0)
606 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
607 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
608 return SDOperand(); // no match.
609 }
610
611 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
612 // either constant or undef values that are identical for each chunk. See
613 // if these chunks can form into a larger vspltis*.
614
615 // Check to see if all of the leading entries are either 0 or -1. If
616 // neither, then this won't fit into the immediate field.
617 bool LeadingZero = true;
618 bool LeadingOnes = true;
619 for (unsigned i = 0; i != Multiple-1; ++i) {
620 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
621
622 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
623 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
624 }
625 // Finally, check the least significant entry.
626 if (LeadingZero) {
627 if (UniquedVals[Multiple-1].Val == 0)
628 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
629 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
630 if (Val < 16)
631 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
632 }
633 if (LeadingOnes) {
634 if (UniquedVals[Multiple-1].Val == 0)
635 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
636 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
637 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
638 return DAG.getTargetConstant(Val, MVT::i32);
639 }
640
641 return SDOperand();
642 }
643
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000644 // Check to see if this buildvec has a single non-undef value in its elements.
645 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
646 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
647 if (OpVal.Val == 0)
648 OpVal = N->getOperand(i);
649 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000650 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000651 }
652
Chris Lattner140a58f2006-04-08 06:46:53 +0000653 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000654
Nate Begeman98e70cc2006-03-28 04:15:58 +0000655 unsigned ValSizeInBytes = 0;
656 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000657 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
658 Value = CN->getValue();
659 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
660 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
661 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000662 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000663 ValSizeInBytes = 4;
664 }
665
666 // If the splat value is larger than the element value, then we can never do
667 // this splat. The only case that we could fit the replicated bits into our
668 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000669 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000670
671 // If the element value is larger than the splat value, cut it in half and
672 // check to see if the two halves are equal. Continue doing this until we
673 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
674 while (ValSizeInBytes > ByteSize) {
675 ValSizeInBytes >>= 1;
676
677 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000678 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
679 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000680 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000681 }
682
683 // Properly sign extend the value.
684 int ShAmt = (4-ByteSize)*8;
685 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
686
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000687 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000688 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689
Chris Lattner140a58f2006-04-08 06:46:53 +0000690 // Finally, if this value fits in a 5 bit sext field, return it
691 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
692 return DAG.getTargetConstant(MaskVal, MVT::i32);
693 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000694}
695
Chris Lattner1a635d62006-04-14 06:01:58 +0000696//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000697// Addressing Mode Selection
698//===----------------------------------------------------------------------===//
699
700/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
701/// or 64-bit immediate, and if the value can be accurately represented as a
702/// sign extension from a 16-bit value. If so, this returns true and the
703/// immediate.
704static bool isIntS16Immediate(SDNode *N, short &Imm) {
705 if (N->getOpcode() != ISD::Constant)
706 return false;
707
708 Imm = (short)cast<ConstantSDNode>(N)->getValue();
709 if (N->getValueType(0) == MVT::i32)
710 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
711 else
712 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
713}
714static bool isIntS16Immediate(SDOperand Op, short &Imm) {
715 return isIntS16Immediate(Op.Val, Imm);
716}
717
718
719/// SelectAddressRegReg - Given the specified addressed, check to see if it
720/// can be represented as an indexed [r+r] operation. Returns false if it
721/// can be more efficiently represented with [r+imm].
722bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
723 SDOperand &Index,
724 SelectionDAG &DAG) {
725 short imm = 0;
726 if (N.getOpcode() == ISD::ADD) {
727 if (isIntS16Immediate(N.getOperand(1), imm))
728 return false; // r+i
729 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
730 return false; // r+i
731
732 Base = N.getOperand(0);
733 Index = N.getOperand(1);
734 return true;
735 } else if (N.getOpcode() == ISD::OR) {
736 if (isIntS16Immediate(N.getOperand(1), imm))
737 return false; // r+i can fold it if we can.
738
739 // If this is an or of disjoint bitfields, we can codegen this as an add
740 // (for better address arithmetic) if the LHS and RHS of the OR are provably
741 // disjoint.
742 uint64_t LHSKnownZero, LHSKnownOne;
743 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000744 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000745
746 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000747 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000748 // If all of the bits are known zero on the LHS or RHS, the add won't
749 // carry.
750 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
751 Base = N.getOperand(0);
752 Index = N.getOperand(1);
753 return true;
754 }
755 }
756 }
757
758 return false;
759}
760
761/// Returns true if the address N can be represented by a base register plus
762/// a signed 16-bit displacement [r+imm], and if it is not better
763/// represented as reg+reg.
764bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
765 SDOperand &Base, SelectionDAG &DAG){
766 // If this can be more profitably realized as r+r, fail.
767 if (SelectAddressRegReg(N, Disp, Base, DAG))
768 return false;
769
770 if (N.getOpcode() == ISD::ADD) {
771 short imm = 0;
772 if (isIntS16Immediate(N.getOperand(1), imm)) {
773 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
774 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
775 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
776 } else {
777 Base = N.getOperand(0);
778 }
779 return true; // [r+i]
780 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
781 // Match LOAD (ADD (X, Lo(G))).
782 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
783 && "Cannot handle constant offsets yet!");
784 Disp = N.getOperand(1).getOperand(0); // The global address.
785 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
786 Disp.getOpcode() == ISD::TargetConstantPool ||
787 Disp.getOpcode() == ISD::TargetJumpTable);
788 Base = N.getOperand(0);
789 return true; // [&g+r]
790 }
791 } else if (N.getOpcode() == ISD::OR) {
792 short imm = 0;
793 if (isIntS16Immediate(N.getOperand(1), imm)) {
794 // If this is an or of disjoint bitfields, we can codegen this as an add
795 // (for better address arithmetic) if the LHS and RHS of the OR are
796 // provably disjoint.
797 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000798 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
800 // If all of the bits are known zero on the LHS or RHS, the add won't
801 // carry.
802 Base = N.getOperand(0);
803 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
804 return true;
805 }
806 }
807 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
808 // Loading from a constant address.
809
810 // If this address fits entirely in a 16-bit sext immediate field, codegen
811 // this as "d, 0"
812 short Imm;
813 if (isIntS16Immediate(CN, Imm)) {
814 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
815 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
816 return true;
817 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000818
819 // Handle 32-bit sext immediates with LIS + addr mode.
820 if (CN->getValueType(0) == MVT::i32 ||
821 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000822 int Addr = (int)CN->getValue();
823
824 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000825 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
826
827 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
828 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
829 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000830 return true;
831 }
832 }
833
834 Disp = DAG.getTargetConstant(0, getPointerTy());
835 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
836 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
837 else
838 Base = N;
839 return true; // [r+0]
840}
841
842/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
843/// represented as an indexed [r+r] operation.
844bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
845 SDOperand &Index,
846 SelectionDAG &DAG) {
847 // Check to see if we can easily represent this as an [r+r] address. This
848 // will fail if it thinks that the address is more profitably represented as
849 // reg+imm, e.g. where imm = 0.
850 if (SelectAddressRegReg(N, Base, Index, DAG))
851 return true;
852
853 // If the operand is an addition, always emit this as [r+r], since this is
854 // better (for code size, and execution, as the memop does the add for free)
855 // than emitting an explicit add.
856 if (N.getOpcode() == ISD::ADD) {
857 Base = N.getOperand(0);
858 Index = N.getOperand(1);
859 return true;
860 }
861
862 // Otherwise, do it the hard way, using R0 as the base register.
863 Base = DAG.getRegister(PPC::R0, N.getValueType());
864 Index = N;
865 return true;
866}
867
868/// SelectAddressRegImmShift - Returns true if the address N can be
869/// represented by a base register plus a signed 14-bit displacement
870/// [r+imm*4]. Suitable for use by STD and friends.
871bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
872 SDOperand &Base,
873 SelectionDAG &DAG) {
874 // If this can be more profitably realized as r+r, fail.
875 if (SelectAddressRegReg(N, Disp, Base, DAG))
876 return false;
877
878 if (N.getOpcode() == ISD::ADD) {
879 short imm = 0;
880 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
881 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
882 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
883 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
884 } else {
885 Base = N.getOperand(0);
886 }
887 return true; // [r+i]
888 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
889 // Match LOAD (ADD (X, Lo(G))).
890 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
891 && "Cannot handle constant offsets yet!");
892 Disp = N.getOperand(1).getOperand(0); // The global address.
893 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
894 Disp.getOpcode() == ISD::TargetConstantPool ||
895 Disp.getOpcode() == ISD::TargetJumpTable);
896 Base = N.getOperand(0);
897 return true; // [&g+r]
898 }
899 } else if (N.getOpcode() == ISD::OR) {
900 short imm = 0;
901 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
902 // If this is an or of disjoint bitfields, we can codegen this as an add
903 // (for better address arithmetic) if the LHS and RHS of the OR are
904 // provably disjoint.
905 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000906 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000907 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
908 // If all of the bits are known zero on the LHS or RHS, the add won't
909 // carry.
910 Base = N.getOperand(0);
911 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
912 return true;
913 }
914 }
915 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000916 // Loading from a constant address. Verify low two bits are clear.
917 if ((CN->getValue() & 3) == 0) {
918 // If this address fits entirely in a 14-bit sext immediate field, codegen
919 // this as "d, 0"
920 short Imm;
921 if (isIntS16Immediate(CN, Imm)) {
922 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
923 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
924 return true;
925 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000927 // Fold the low-part of 32-bit absolute addresses into addr mode.
928 if (CN->getValueType(0) == MVT::i32 ||
929 (int64_t)CN->getValue() == (int)CN->getValue()) {
930 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000932 // Otherwise, break this down into an LIS + disp.
933 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
934
935 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
936 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
937 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
938 return true;
939 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 }
941 }
942
943 Disp = DAG.getTargetConstant(0, getPointerTy());
944 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
945 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
946 else
947 Base = N;
948 return true; // [r+0]
949}
950
951
952/// getPreIndexedAddressParts - returns true by value, base pointer and
953/// offset pointer and addressing mode by reference if the node's address
954/// can be legally represented as pre-indexed load / store address.
955bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
956 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000957 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000959 // Disabled by default for now.
960 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000963 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
965 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000966 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000967
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000969 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000970 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000971 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 } else
973 return false;
974
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000975 // PowerPC doesn't have preinc load/store instructions for vectors.
976 if (MVT::isVector(VT))
977 return false;
978
Chris Lattner0851b4f2006-11-15 19:55:13 +0000979 // TODO: Check reg+reg first.
980
981 // LDU/STU use reg+imm*4, others use reg+imm.
982 if (VT != MVT::i64) {
983 // reg + imm
984 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
985 return false;
986 } else {
987 // reg + imm * 4.
988 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
989 return false;
990 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000991
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000992 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000993 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
994 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000995 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000996 LD->getExtensionType() == ISD::SEXTLOAD &&
997 isa<ConstantSDNode>(Offset))
998 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000999 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000
Chris Lattner4eab7142006-11-10 02:08:47 +00001001 AM = ISD::PRE_INC;
1002 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003}
1004
1005//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001006// LowerOperation implementation
1007//===----------------------------------------------------------------------===//
1008
1009static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001010 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001011 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001012 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001013 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1014 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001015
1016 const TargetMachine &TM = DAG.getTarget();
1017
Chris Lattner059ca0f2006-06-16 21:01:35 +00001018 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1019 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1020
Chris Lattner1a635d62006-04-14 06:01:58 +00001021 // If this is a non-darwin platform, we don't support non-static relo models
1022 // yet.
1023 if (TM.getRelocationModel() == Reloc::Static ||
1024 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1025 // Generate non-pic code that has direct accesses to the constant pool.
1026 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001027 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001028 }
1029
Chris Lattner35d86fe2006-07-26 21:12:04 +00001030 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001031 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001032 Hi = DAG.getNode(ISD::ADD, PtrVT,
1033 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001034 }
1035
Chris Lattner059ca0f2006-06-16 21:01:35 +00001036 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001037 return Lo;
1038}
1039
Nate Begeman37efe672006-04-22 18:53:45 +00001040static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001041 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001042 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001043 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1044 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001045
1046 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001047
1048 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1049 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1050
Nate Begeman37efe672006-04-22 18:53:45 +00001051 // If this is a non-darwin platform, we don't support non-static relo models
1052 // yet.
1053 if (TM.getRelocationModel() == Reloc::Static ||
1054 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1055 // Generate non-pic code that has direct accesses to the constant pool.
1056 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001057 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001058 }
1059
Chris Lattner35d86fe2006-07-26 21:12:04 +00001060 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001061 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001062 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001063 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001064 }
1065
Chris Lattner059ca0f2006-06-16 21:01:35 +00001066 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001067 return Lo;
1068}
1069
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001070static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1071 assert(0 && "TLS not implemented for PPC.");
1072}
1073
Chris Lattner1a635d62006-04-14 06:01:58 +00001074static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001075 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001076 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1077 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001078 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001079 // If it's a debug information descriptor, don't mess with it.
1080 if (DAG.isVerifiedDebugInfoDesc(Op))
1081 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001082 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001083
1084 const TargetMachine &TM = DAG.getTarget();
1085
Chris Lattner059ca0f2006-06-16 21:01:35 +00001086 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1087 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1088
Chris Lattner1a635d62006-04-14 06:01:58 +00001089 // If this is a non-darwin platform, we don't support non-static relo models
1090 // yet.
1091 if (TM.getRelocationModel() == Reloc::Static ||
1092 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1093 // Generate non-pic code that has direct accesses to globals.
1094 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001095 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001096 }
1097
Chris Lattner35d86fe2006-07-26 21:12:04 +00001098 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001099 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001100 Hi = DAG.getNode(ISD::ADD, PtrVT,
1101 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001102 }
1103
Chris Lattner059ca0f2006-06-16 21:01:35 +00001104 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001105
Chris Lattner57fc62c2006-12-11 23:22:45 +00001106 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001107 return Lo;
1108
1109 // If the global is weak or external, we have to go through the lazy
1110 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001111 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001112}
1113
1114static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1115 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1116
1117 // If we're comparing for equality to zero, expose the fact that this is
1118 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1119 // fold the new nodes.
1120 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1121 if (C->isNullValue() && CC == ISD::SETEQ) {
1122 MVT::ValueType VT = Op.getOperand(0).getValueType();
1123 SDOperand Zext = Op.getOperand(0);
1124 if (VT < MVT::i32) {
1125 VT = MVT::i32;
1126 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1127 }
1128 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1129 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1130 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1131 DAG.getConstant(Log2b, MVT::i32));
1132 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1133 }
1134 // Leave comparisons against 0 and -1 alone for now, since they're usually
1135 // optimized. FIXME: revisit this when we can custom lower all setcc
1136 // optimizations.
1137 if (C->isAllOnesValue() || C->isNullValue())
1138 return SDOperand();
1139 }
1140
1141 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001142 // by xor'ing the rhs with the lhs, which is faster than setting a
1143 // condition register, reading it back out, and masking the correct bit. The
1144 // normal approach here uses sub to do this instead of xor. Using xor exposes
1145 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001146 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1147 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1148 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001149 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001150 Op.getOperand(1));
1151 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1152 }
1153 return SDOperand();
1154}
1155
Nicolas Geoffray01119992007-04-03 13:59:52 +00001156static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1157 int VarArgsFrameIndex,
1158 int VarArgsStackOffset,
1159 unsigned VarArgsNumGPR,
1160 unsigned VarArgsNumFPR,
1161 const PPCSubtarget &Subtarget) {
1162
1163 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1164}
1165
Chris Lattner1a635d62006-04-14 06:01:58 +00001166static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001167 int VarArgsFrameIndex,
1168 int VarArgsStackOffset,
1169 unsigned VarArgsNumGPR,
1170 unsigned VarArgsNumFPR,
1171 const PPCSubtarget &Subtarget) {
1172
1173 if (Subtarget.isMachoABI()) {
1174 // vastart just stores the address of the VarArgsFrameIndex slot into the
1175 // memory location argument.
1176 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1177 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng334dc1f2008-01-31 21:00:00 +00001178 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1179 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1180 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001181 }
1182
1183 // For ELF 32 ABI we follow the layout of the va_list struct.
1184 // We suppose the given va_list is already allocated.
1185 //
1186 // typedef struct {
1187 // char gpr; /* index into the array of 8 GPRs
1188 // * stored in the register save area
1189 // * gpr=0 corresponds to r3,
1190 // * gpr=1 to r4, etc.
1191 // */
1192 // char fpr; /* index into the array of 8 FPRs
1193 // * stored in the register save area
1194 // * fpr=0 corresponds to f1,
1195 // * fpr=1 to f2, etc.
1196 // */
1197 // char *overflow_arg_area;
1198 // /* location on stack that holds
1199 // * the next overflow argument
1200 // */
1201 // char *reg_save_area;
1202 // /* where r3:r10 and f1:f8 (if saved)
1203 // * are stored
1204 // */
1205 // } va_list[1];
1206
1207
1208 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1209 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1210
1211
Chris Lattner0d72a202006-07-28 16:45:47 +00001212 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001213
Evan Cheng334dc1f2008-01-31 21:00:00 +00001214 SDOperand StackOffset = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001215 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001216
Evan Cheng334dc1f2008-01-31 21:00:00 +00001217 SDOperand ConstFrameOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8,
1218 PtrVT);
1219 SDOperand ConstStackOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8 - 1,
1220 PtrVT);
1221 SDOperand ConstFPROffset = DAG.getConstant(1, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001222
Evan Cheng334dc1f2008-01-31 21:00:00 +00001223 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Nicolas Geoffray01119992007-04-03 13:59:52 +00001224
1225 // Store first byte : number of int regs
1226 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Evan Cheng334dc1f2008-01-31 21:00:00 +00001227 Op.getOperand(1), SV->getValue(),
1228 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001229 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1230 ConstFPROffset);
1231
1232 // Store second byte : number of float regs
Evan Cheng334dc1f2008-01-31 21:00:00 +00001233 SDOperand secondStore = DAG.getStore(firstStore, ArgFPR, nextPtr,
1234 SV->getValue(), SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001235 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1236
1237 // Store second word : arguments given on stack
Evan Cheng334dc1f2008-01-31 21:00:00 +00001238 SDOperand thirdStore = DAG.getStore(secondStore, StackOffset, nextPtr,
1239 SV->getValue(), SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001240 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1241
1242 // Store third word : arguments given in registers
Evan Cheng334dc1f2008-01-31 21:00:00 +00001243 return DAG.getStore(thirdStore, FR, nextPtr, SV->getValue(),
1244 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001245
Chris Lattner1a635d62006-04-14 06:01:58 +00001246}
1247
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001248#include "PPCGenCallingConv.inc"
1249
Chris Lattner9f0bc652007-02-25 05:34:32 +00001250/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1251/// depending on which subtarget is selected.
1252static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1253 if (Subtarget.isMachoABI()) {
1254 static const unsigned FPR[] = {
1255 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1256 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1257 };
1258 return FPR;
1259 }
1260
1261
1262 static const unsigned FPR[] = {
1263 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001264 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001265 };
1266 return FPR;
1267}
1268
Chris Lattnerc91a4752006-06-26 22:48:35 +00001269static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001270 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001271 int &VarArgsStackOffset,
1272 unsigned &VarArgsNumGPR,
1273 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001274 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001275 // TODO: add description of PPC stack frame format, or at least some docs.
1276 //
1277 MachineFunction &MF = DAG.getMachineFunction();
1278 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001279 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001280 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001281 SDOperand Root = Op.getOperand(0);
1282
Jim Laskey2f616bf2006-11-16 22:43:37 +00001283 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1284 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001285 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001286 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001287 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001288
Chris Lattner9f0bc652007-02-25 05:34:32 +00001289 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001290
1291 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001292 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1293 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1294 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001295 static const unsigned GPR_64[] = { // 64-bit registers.
1296 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1297 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1298 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001299
1300 static const unsigned *FPR = GetFPR(Subtarget);
1301
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001302 static const unsigned VR[] = {
1303 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1304 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1305 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001306
Owen Anderson718cb662007-09-07 04:06:50 +00001307 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001308 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001309 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001310
1311 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1312
Chris Lattnerc91a4752006-06-26 22:48:35 +00001313 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001314
1315 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001316 // entry to a function on PPC, the arguments start after the linkage area,
1317 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001318 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001319 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001320 // represented with two words (long long or double) must be copied to an
1321 // even GPR_idx value or to an even ArgOffset value.
1322
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001323 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1324 SDOperand ArgVal;
1325 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001326 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1327 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001328 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001329 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1330 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1331 // See if next argument requires stack alignment in ELF
1332 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1333 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1334 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001335
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001336 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001337 switch (ObjectVT) {
1338 default: assert(0 && "Unhandled argument type!");
1339 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001340 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001341 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001342 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001343 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1344 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001345 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001346 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001347 } else {
1348 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001349 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001350 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001351 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001352 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001353 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001354 // All int arguments reserve stack space in Macho ABI.
1355 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001356 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001357
Chris Lattner9f0bc652007-02-25 05:34:32 +00001358 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001359 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001360 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1361 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001362 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1363 ++GPR_idx;
1364 } else {
1365 needsLoad = true;
1366 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001367 // All int arguments reserve stack space in Macho ABI.
1368 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001369 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001370
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001371 case MVT::f32:
1372 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001373 // Every 4 bytes of argument space consumes one of the GPRs available for
1374 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001375 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001376 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001377 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001378 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001379 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001380 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001381 unsigned VReg;
1382 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001383 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001384 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001385 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1386 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001387 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001388 ++FPR_idx;
1389 } else {
1390 needsLoad = true;
1391 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001392
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001393 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001394 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001395 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001396 // All FP arguments reserve stack space in Macho ABI.
1397 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001398 break;
1399 case MVT::v4f32:
1400 case MVT::v4i32:
1401 case MVT::v8i16:
1402 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001403 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001404 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001405 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1406 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001407 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001408 ++VR_idx;
1409 } else {
1410 // This should be simple, but requires getting 16-byte aligned stack
1411 // values.
1412 assert(0 && "Loading VR argument not implemented yet!");
1413 needsLoad = true;
1414 }
1415 break;
1416 }
1417
1418 // We need to load the argument to a virtual register if we determined above
1419 // that we ran out of physical registers of the appropriate type
1420 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001421 // If the argument is actually used, emit a load from the right stack
1422 // slot.
1423 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001424 int FI = MFI->CreateFixedObject(ObjSize,
1425 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001426 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001427 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001428 } else {
1429 // Don't emit a dead load.
1430 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1431 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001432 }
1433
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001434 ArgValues.push_back(ArgVal);
1435 }
1436
1437 // If the function takes variable number of arguments, make a frame index for
1438 // the start of the first vararg value... for expansion of llvm.va_start.
1439 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1440 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001441
1442 int depth;
1443 if (isELF32_ABI) {
1444 VarArgsNumGPR = GPR_idx;
1445 VarArgsNumFPR = FPR_idx;
1446
1447 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1448 // pointer.
1449 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1450 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1451 MVT::getSizeInBits(PtrVT)/8);
1452
1453 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1454 ArgOffset);
1455
1456 }
1457 else
1458 depth = ArgOffset;
1459
Chris Lattnerc91a4752006-06-26 22:48:35 +00001460 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001461 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001462 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001463
1464 SmallVector<SDOperand, 8> MemOps;
1465
1466 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1467 // stored to the VarArgsFrameIndex on the stack.
1468 if (isELF32_ABI) {
1469 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1470 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1471 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1472 MemOps.push_back(Store);
1473 // Increment the address by four for the next argument to store
1474 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1475 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1476 }
1477 }
1478
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001479 // If this function is vararg, store any remaining integer argument regs
1480 // to their spots on the stack so that they may be loaded by deferencing the
1481 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001482 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001483 unsigned VReg;
1484 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001485 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001486 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001487 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001488
Chris Lattner84bc5422007-12-31 04:13:23 +00001489 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001490 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001491 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001492 MemOps.push_back(Store);
1493 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001494 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1495 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001496 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001497
1498 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1499 // on the stack.
1500 if (isELF32_ABI) {
1501 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1502 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1503 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1504 MemOps.push_back(Store);
1505 // Increment the address by eight for the next argument to store
1506 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1507 PtrVT);
1508 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1509 }
1510
1511 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1512 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001513 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001514
Chris Lattner84bc5422007-12-31 04:13:23 +00001515 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001516 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1517 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1518 MemOps.push_back(Store);
1519 // Increment the address by eight for the next argument to store
1520 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1521 PtrVT);
1522 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1523 }
1524 }
1525
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001526 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001527 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001528 }
1529
1530 ArgValues.push_back(Root);
1531
1532 // Return the new list of results.
1533 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1534 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001535 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001536}
1537
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001538/// isCallCompatibleAddress - Return the immediate to use if the specified
1539/// 32-bit value is representable in the immediate field of a BxA instruction.
1540static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1541 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1542 if (!C) return 0;
1543
1544 int Addr = C->getValue();
1545 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1546 (Addr << 6 >> 6) != Addr)
1547 return 0; // Top 6 bits have to be sext of immediate.
1548
Evan Cheng33118762007-10-22 19:46:19 +00001549 return DAG.getConstant((int)C->getValue() >> 2,
1550 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001551}
1552
Chris Lattner9f0bc652007-02-25 05:34:32 +00001553
1554static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1555 const PPCSubtarget &Subtarget) {
1556 SDOperand Chain = Op.getOperand(0);
1557 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1558 SDOperand Callee = Op.getOperand(4);
1559 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1560
1561 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001562 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001563
Chris Lattnerc91a4752006-06-26 22:48:35 +00001564 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1565 bool isPPC64 = PtrVT == MVT::i64;
1566 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001567
Chris Lattnerabde4602006-05-16 22:56:08 +00001568 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1569 // SelectExpr to use to put the arguments in the appropriate registers.
1570 std::vector<SDOperand> args_to_use;
1571
1572 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001573 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001574 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001575 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001576
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001577 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001578 for (unsigned i = 0; i != NumOps; ++i) {
1579 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1580 ArgSize = std::max(ArgSize, PtrByteSize);
1581 NumBytes += ArgSize;
1582 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001583
Chris Lattner7b053502006-05-30 21:21:04 +00001584 // The prolog code of the callee may store up to 8 GPR argument registers to
1585 // the stack, allowing va_start to index over them in memory if its varargs.
1586 // Because we cannot tell if this is needed on the caller side, we have to
1587 // conservatively assume that it is needed. As such, make sure we have at
1588 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001589 NumBytes = std::max(NumBytes,
1590 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001591
1592 // Adjust the stack pointer for the new arguments...
1593 // These operations are automatically eliminated by the prolog/epilog pass
1594 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001595 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001596
1597 // Set up a copy of the stack pointer for use loading and storing any
1598 // arguments that may not fit in the registers available for argument
1599 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001600 SDOperand StackPtr;
1601 if (isPPC64)
1602 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1603 else
1604 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001605
1606 // Figure out which arguments are going to go in registers, and which in
1607 // memory. Also, if this is a vararg function, floating point operations
1608 // must be stored to our stack, and loaded into integer regs as well, if
1609 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001610 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001611 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001612
Chris Lattnerc91a4752006-06-26 22:48:35 +00001613 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001614 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1615 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1616 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001617 static const unsigned GPR_64[] = { // 64-bit registers.
1618 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1619 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1620 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001621 static const unsigned *FPR = GetFPR(Subtarget);
1622
Chris Lattner9a2a4972006-05-17 06:01:33 +00001623 static const unsigned VR[] = {
1624 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1625 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1626 };
Owen Anderson718cb662007-09-07 04:06:50 +00001627 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001628 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001629 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001630
Chris Lattnerc91a4752006-06-26 22:48:35 +00001631 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1632
Chris Lattner9a2a4972006-05-17 06:01:33 +00001633 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001634 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001635 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001636 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001637 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001638 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1639 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1640 // See if next argument requires stack alignment in ELF
1641 unsigned next = 5+2*(i+1)+1;
1642 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1643 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1644 (!(Flags & AlignFlag)));
1645
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001646 // PtrOff will be used to store the current argument to the stack if a
1647 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001648 SDOperand PtrOff;
1649
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001650 // Stack align in ELF 32
1651 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001652 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1653 StackPtr.getValueType());
1654 else
1655 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1656
Chris Lattnerc91a4752006-06-26 22:48:35 +00001657 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1658
1659 // On PPC64, promote integers to 64-bit values.
1660 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001661 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1662
Chris Lattnerc91a4752006-06-26 22:48:35 +00001663 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1664 }
1665
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001666 switch (Arg.getValueType()) {
1667 default: assert(0 && "Unexpected ValueType for argument!");
1668 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001669 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001670 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001671 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001672 if (GPR_idx != NumGPRs) {
1673 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001674 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001675 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001676 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001677 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001678 if (inMem || isMachoABI) {
1679 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001680 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001681 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1682
1683 ArgOffset += PtrByteSize;
1684 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001685 break;
1686 case MVT::f32:
1687 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001688 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001689 // Float varargs need to be promoted to double.
1690 if (Arg.getValueType() == MVT::f32)
1691 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1692 }
1693
Chris Lattner9a2a4972006-05-17 06:01:33 +00001694 if (FPR_idx != NumFPRs) {
1695 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1696
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001697 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001698 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001699 MemOpChains.push_back(Store);
1700
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001701 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001702 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001703 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001704 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001705 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1706 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001707 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001708 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001709 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001710 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001711 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001712 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001713 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1714 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001715 }
1716 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001717 // If we have any FPRs remaining, we may also have GPRs remaining.
1718 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1719 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001720 if (isMachoABI) {
1721 if (GPR_idx != NumGPRs)
1722 ++GPR_idx;
1723 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1724 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1725 ++GPR_idx;
1726 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001727 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001728 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001729 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001730 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001731 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001732 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001733 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001734 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001735 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001736 if (isPPC64)
1737 ArgOffset += 8;
1738 else
1739 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1740 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001741 break;
1742 case MVT::v4f32:
1743 case MVT::v4i32:
1744 case MVT::v8i16:
1745 case MVT::v16i8:
1746 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001747 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001748 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001749 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001750 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001751 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001752 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001753 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001754 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1755 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001756
Chris Lattner9a2a4972006-05-17 06:01:33 +00001757 // Build a sequence of copy-to-reg nodes chained together with token chain
1758 // and flag operands which copy the outgoing args into the appropriate regs.
1759 SDOperand InFlag;
1760 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1761 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1762 InFlag);
1763 InFlag = Chain.getValue(1);
1764 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001765
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001766 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1767 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001768 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1769 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1770 InFlag = Chain.getValue(1);
1771 }
1772
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001773 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001774 NodeTys.push_back(MVT::Other); // Returns a chain
1775 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1776
Chris Lattner79e490a2006-08-11 17:18:05 +00001777 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001778 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001779
1780 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1781 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1782 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00001783 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1784 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
1785 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001786 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1787 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1788 // If this is an absolute destination address, use the munged value.
1789 Callee = SDOperand(Dest, 0);
1790 else {
1791 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1792 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001793 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1794 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001795 InFlag = Chain.getValue(1);
1796
1797 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001798 if (isMachoABI) {
1799 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1800 InFlag = Chain.getValue(1);
1801 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001802
1803 NodeTys.clear();
1804 NodeTys.push_back(MVT::Other);
1805 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001806 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001807 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001808 Callee.Val = 0;
1809 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001810
Chris Lattner4a45abf2006-06-10 01:14:28 +00001811 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001812 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001813 Ops.push_back(Chain);
1814 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001815 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001816
Chris Lattner4a45abf2006-06-10 01:14:28 +00001817 // Add argument registers to the end of the list so that they are known live
1818 // into the call.
1819 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1820 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1821 RegsToPass[i].second.getValueType()));
1822
1823 if (InFlag.Val)
1824 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001825 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001826 InFlag = Chain.getValue(1);
1827
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001828 Chain = DAG.getCALLSEQ_END(Chain,
1829 DAG.getConstant(NumBytes, PtrVT),
1830 DAG.getConstant(0, PtrVT),
1831 InFlag);
1832 if (Op.Val->getValueType(0) != MVT::Other)
1833 InFlag = Chain.getValue(1);
1834
Chris Lattner79e490a2006-08-11 17:18:05 +00001835 SDOperand ResultVals[3];
1836 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001837 NodeTys.clear();
1838
1839 // If the call has results, copy the values out of the ret val registers.
1840 switch (Op.Val->getValueType(0)) {
1841 default: assert(0 && "Unexpected ret value!");
1842 case MVT::Other: break;
1843 case MVT::i32:
1844 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001845 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001846 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001847 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001848 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001849 ResultVals[1] = Chain.getValue(0);
1850 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001851 NodeTys.push_back(MVT::i32);
1852 } else {
1853 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001854 ResultVals[0] = Chain.getValue(0);
1855 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001856 }
1857 NodeTys.push_back(MVT::i32);
1858 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001859 case MVT::i64:
1860 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001861 ResultVals[0] = Chain.getValue(0);
1862 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001863 NodeTys.push_back(MVT::i64);
1864 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001865 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001866 if (Op.Val->getValueType(1) == MVT::f64) {
1867 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1868 ResultVals[0] = Chain.getValue(0);
1869 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1870 Chain.getValue(2)).getValue(1);
1871 ResultVals[1] = Chain.getValue(0);
1872 NumResults = 2;
1873 NodeTys.push_back(MVT::f64);
1874 NodeTys.push_back(MVT::f64);
1875 break;
1876 }
1877 // else fall through
1878 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001879 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1880 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001881 ResultVals[0] = Chain.getValue(0);
1882 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001883 NodeTys.push_back(Op.Val->getValueType(0));
1884 break;
1885 case MVT::v4f32:
1886 case MVT::v4i32:
1887 case MVT::v8i16:
1888 case MVT::v16i8:
1889 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1890 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001891 ResultVals[0] = Chain.getValue(0);
1892 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001893 NodeTys.push_back(Op.Val->getValueType(0));
1894 break;
1895 }
1896
Chris Lattner9a2a4972006-05-17 06:01:33 +00001897 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001898
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001899 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001900 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001901 return Chain;
1902
1903 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001904 ResultVals[NumResults++] = Chain;
1905 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1906 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001907 return Res.getValue(Op.ResNo);
1908}
1909
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001910static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1911 SmallVector<CCValAssign, 16> RVLocs;
1912 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001913 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1914 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001915 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1916
1917 // If this is the first return lowered for this function, add the regs to the
1918 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001919 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001920 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001921 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001922 }
1923
Chris Lattnercaddd442007-02-26 19:44:02 +00001924 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001925 SDOperand Flag;
1926
1927 // Copy the result values into the output registers.
1928 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1929 CCValAssign &VA = RVLocs[i];
1930 assert(VA.isRegLoc() && "Can only return in registers!");
1931 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1932 Flag = Chain.getValue(1);
1933 }
1934
1935 if (Flag.Val)
1936 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1937 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001938 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001939}
1940
Jim Laskeyefc7e522006-12-04 22:04:42 +00001941static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1942 const PPCSubtarget &Subtarget) {
1943 // When we pop the dynamic allocation we need to restore the SP link.
1944
1945 // Get the corect type for pointers.
1946 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1947
1948 // Construct the stack pointer operand.
1949 bool IsPPC64 = Subtarget.isPPC64();
1950 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1951 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1952
1953 // Get the operands for the STACKRESTORE.
1954 SDOperand Chain = Op.getOperand(0);
1955 SDOperand SaveSP = Op.getOperand(1);
1956
1957 // Load the old link SP.
1958 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1959
1960 // Restore the stack pointer.
1961 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1962
1963 // Store the old link SP.
1964 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1965}
1966
Jim Laskey2f616bf2006-11-16 22:43:37 +00001967static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1968 const PPCSubtarget &Subtarget) {
1969 MachineFunction &MF = DAG.getMachineFunction();
1970 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001971 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001972
1973 // Get current frame pointer save index. The users of this index will be
1974 // primarily DYNALLOC instructions.
1975 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1976 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001977
Jim Laskey2f616bf2006-11-16 22:43:37 +00001978 // If the frame pointer save index hasn't been defined yet.
1979 if (!FPSI) {
1980 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001981 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1982
Jim Laskey2f616bf2006-11-16 22:43:37 +00001983 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001984 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001985 // Save the result.
1986 FI->setFramePointerSaveIndex(FPSI);
1987 }
1988
1989 // Get the inputs.
1990 SDOperand Chain = Op.getOperand(0);
1991 SDOperand Size = Op.getOperand(1);
1992
1993 // Get the corect type for pointers.
1994 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1995 // Negate the size.
1996 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1997 DAG.getConstant(0, PtrVT), Size);
1998 // Construct a node for the frame pointer save index.
1999 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
2000 // Build a DYNALLOC node.
2001 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2002 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2003 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2004}
2005
2006
Chris Lattner1a635d62006-04-14 06:01:58 +00002007/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2008/// possible.
2009static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
2010 // Not FP? Not a fsel.
2011 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2012 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2013 return SDOperand();
2014
2015 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2016
2017 // Cannot handle SETEQ/SETNE.
2018 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2019
2020 MVT::ValueType ResVT = Op.getValueType();
2021 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2022 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2023 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2024
2025 // If the RHS of the comparison is a 0.0, we don't need to do the
2026 // subtraction at all.
2027 if (isFloatingPointZero(RHS))
2028 switch (CC) {
2029 default: break; // SETUO etc aren't handled by fsel.
2030 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002031 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002032 case ISD::SETLT:
2033 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2034 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002035 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002036 case ISD::SETGE:
2037 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2038 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2039 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2040 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002041 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002042 case ISD::SETGT:
2043 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2044 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002045 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002046 case ISD::SETLE:
2047 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2048 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2049 return DAG.getNode(PPCISD::FSEL, ResVT,
2050 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2051 }
2052
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002053 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002054 switch (CC) {
2055 default: break; // SETUO etc aren't handled by fsel.
2056 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002057 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002058 case ISD::SETLT:
2059 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2060 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2061 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2062 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2063 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002064 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002065 case ISD::SETGE:
2066 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2067 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2068 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2069 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2070 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002071 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002072 case ISD::SETGT:
2073 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2074 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2075 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2076 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2077 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002078 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002079 case ISD::SETLE:
2080 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2081 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2082 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2083 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2084 }
2085 return SDOperand();
2086}
2087
Chris Lattner1f873002007-11-28 18:44:47 +00002088// FIXME: Split this code up when LegalizeDAGTypes lands.
Chris Lattner1a635d62006-04-14 06:01:58 +00002089static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2090 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2091 SDOperand Src = Op.getOperand(0);
2092 if (Src.getValueType() == MVT::f32)
2093 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2094
2095 SDOperand Tmp;
2096 switch (Op.getValueType()) {
2097 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2098 case MVT::i32:
2099 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2100 break;
2101 case MVT::i64:
2102 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2103 break;
2104 }
2105
2106 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002107 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2108
2109 // Emit a store to the stack slot.
2110 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2111
2112 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2113 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002114 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002115 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2116 DAG.getConstant(4, FIPtr.getValueType()));
2117 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002118}
2119
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002120static SDOperand LowerFP_ROUND_INREG(SDOperand Op, SelectionDAG &DAG) {
2121 assert(Op.getValueType() == MVT::ppcf128);
2122 SDNode *Node = Op.Val;
2123 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002124 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002125 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2126 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2127
2128 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2129 // of the long double, and puts FPSCR back the way it was. We do not
2130 // actually model FPSCR.
2131 std::vector<MVT::ValueType> NodeTys;
2132 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2133
2134 NodeTys.push_back(MVT::f64); // Return register
2135 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2136 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2137 MFFSreg = Result.getValue(0);
2138 InFlag = Result.getValue(1);
2139
2140 NodeTys.clear();
2141 NodeTys.push_back(MVT::Flag); // Returns a flag
2142 Ops[0] = DAG.getConstant(31, MVT::i32);
2143 Ops[1] = InFlag;
2144 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2145 InFlag = Result.getValue(0);
2146
2147 NodeTys.clear();
2148 NodeTys.push_back(MVT::Flag); // Returns a flag
2149 Ops[0] = DAG.getConstant(30, MVT::i32);
2150 Ops[1] = InFlag;
2151 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2152 InFlag = Result.getValue(0);
2153
2154 NodeTys.clear();
2155 NodeTys.push_back(MVT::f64); // result of add
2156 NodeTys.push_back(MVT::Flag); // Returns a flag
2157 Ops[0] = Lo;
2158 Ops[1] = Hi;
2159 Ops[2] = InFlag;
2160 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2161 FPreg = Result.getValue(0);
2162 InFlag = Result.getValue(1);
2163
2164 NodeTys.clear();
2165 NodeTys.push_back(MVT::f64);
2166 Ops[0] = DAG.getConstant(1, MVT::i32);
2167 Ops[1] = MFFSreg;
2168 Ops[2] = FPreg;
2169 Ops[3] = InFlag;
2170 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2171 FPreg = Result.getValue(0);
2172
2173 // We know the low half is about to be thrown away, so just use something
2174 // convenient.
2175 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2176}
2177
Chris Lattner1a635d62006-04-14 06:01:58 +00002178static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2179 if (Op.getOperand(0).getValueType() == MVT::i64) {
2180 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2181 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2182 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002183 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002184 return FP;
2185 }
2186
2187 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2188 "Unhandled SINT_TO_FP type in custom expander!");
2189 // Since we only generate this in 64-bit mode, we can take advantage of
2190 // 64-bit registers. In particular, sign extend the input value into the
2191 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2192 // then lfd it and fcfid it.
2193 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2194 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002195 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2196 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002197
2198 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2199 Op.getOperand(0));
2200
2201 // STD the extended value into the stack slot.
2202 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2203 DAG.getEntryNode(), Ext64, FIdx,
Evan Cheng334dc1f2008-01-31 21:00:00 +00002204 DAG.getSrcValue(NULL));
Chris Lattner1a635d62006-04-14 06:01:58 +00002205 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002206 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002207
2208 // FCFID it and return it.
2209 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2210 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002211 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002212 return FP;
2213}
2214
Dan Gohman1a024862008-01-31 00:41:03 +00002215static SDOperand LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002216 /*
2217 The rounding mode is in bits 30:31 of FPSR, and has the following
2218 settings:
2219 00 Round to nearest
2220 01 Round to 0
2221 10 Round to +inf
2222 11 Round to -inf
2223
2224 FLT_ROUNDS, on the other hand, expects the following:
2225 -1 Undefined
2226 0 Round to 0
2227 1 Round to nearest
2228 2 Round to +inf
2229 3 Round to -inf
2230
2231 To perform the conversion, we do:
2232 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2233 */
2234
2235 MachineFunction &MF = DAG.getMachineFunction();
2236 MVT::ValueType VT = Op.getValueType();
2237 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2238 std::vector<MVT::ValueType> NodeTys;
2239 SDOperand MFFSreg, InFlag;
2240
2241 // Save FP Control Word to register
2242 NodeTys.push_back(MVT::f64); // return register
2243 NodeTys.push_back(MVT::Flag); // unused in this context
2244 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2245
2246 // Save FP register to stack slot
2247 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2248 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2249 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2250 StackSlot, NULL, 0);
2251
2252 // Load FP Control Word from low 32 bits of stack slot.
2253 SDOperand Four = DAG.getConstant(4, PtrVT);
2254 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2255 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2256
2257 // Transform as necessary
2258 SDOperand CWD1 =
2259 DAG.getNode(ISD::AND, MVT::i32,
2260 CWD, DAG.getConstant(3, MVT::i32));
2261 SDOperand CWD2 =
2262 DAG.getNode(ISD::SRL, MVT::i32,
2263 DAG.getNode(ISD::AND, MVT::i32,
2264 DAG.getNode(ISD::XOR, MVT::i32,
2265 CWD, DAG.getConstant(3, MVT::i32)),
2266 DAG.getConstant(3, MVT::i32)),
2267 DAG.getConstant(1, MVT::i8));
2268
2269 SDOperand RetVal =
2270 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2271
2272 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2273 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2274}
2275
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002276static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2277 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002278 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002279
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002280 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002281 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002282 SDOperand Lo = Op.getOperand(0);
2283 SDOperand Hi = Op.getOperand(1);
2284 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002285
2286 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2287 DAG.getConstant(32, MVT::i32), Amt);
2288 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2289 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2290 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2291 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2292 DAG.getConstant(-32U, MVT::i32));
2293 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2294 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2295 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002296 SDOperand OutOps[] = { OutLo, OutHi };
2297 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2298 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002299}
2300
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002301static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2302 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2303 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002304
2305 // Otherwise, expand into a bunch of logical ops. Note that these ops
2306 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002307 SDOperand Lo = Op.getOperand(0);
2308 SDOperand Hi = Op.getOperand(1);
2309 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002310
2311 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2312 DAG.getConstant(32, MVT::i32), Amt);
2313 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2314 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2315 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2316 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2317 DAG.getConstant(-32U, MVT::i32));
2318 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2319 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2320 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002321 SDOperand OutOps[] = { OutLo, OutHi };
2322 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2323 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002324}
2325
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002326static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2327 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002328 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002329
2330 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002331 SDOperand Lo = Op.getOperand(0);
2332 SDOperand Hi = Op.getOperand(1);
2333 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002334
2335 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2336 DAG.getConstant(32, MVT::i32), Amt);
2337 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2338 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2339 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2340 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2341 DAG.getConstant(-32U, MVT::i32));
2342 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2343 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2344 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2345 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002346 SDOperand OutOps[] = { OutLo, OutHi };
2347 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2348 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002349}
2350
2351//===----------------------------------------------------------------------===//
2352// Vector related lowering.
2353//
2354
Chris Lattnerac225ca2006-04-12 19:07:14 +00002355// If this is a vector of constants or undefs, get the bits. A bit in
2356// UndefBits is set if the corresponding element of the vector is an
2357// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2358// zero. Return true if this is not an array of constants, false if it is.
2359//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002360static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2361 uint64_t UndefBits[2]) {
2362 // Start with zero'd results.
2363 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2364
2365 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2366 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2367 SDOperand OpVal = BV->getOperand(i);
2368
2369 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002370 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002371
2372 uint64_t EltBits = 0;
2373 if (OpVal.getOpcode() == ISD::UNDEF) {
2374 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2375 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2376 continue;
2377 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2378 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2379 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2380 assert(CN->getValueType(0) == MVT::f32 &&
2381 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002382 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002383 } else {
2384 // Nonconstant element.
2385 return true;
2386 }
2387
2388 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2389 }
2390
2391 //printf("%llx %llx %llx %llx\n",
2392 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2393 return false;
2394}
Chris Lattneref819f82006-03-20 06:33:01 +00002395
Chris Lattnerb17f1672006-04-16 01:01:29 +00002396// If this is a splat (repetition) of a value across the whole vector, return
2397// the smallest size that splats it. For example, "0x01010101010101..." is a
2398// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2399// SplatSize = 1 byte.
2400static bool isConstantSplat(const uint64_t Bits128[2],
2401 const uint64_t Undef128[2],
2402 unsigned &SplatBits, unsigned &SplatUndef,
2403 unsigned &SplatSize) {
2404
2405 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2406 // the same as the lower 64-bits, ignoring undefs.
2407 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2408 return false; // Can't be a splat if two pieces don't match.
2409
2410 uint64_t Bits64 = Bits128[0] | Bits128[1];
2411 uint64_t Undef64 = Undef128[0] & Undef128[1];
2412
2413 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2414 // undefs.
2415 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2416 return false; // Can't be a splat if two pieces don't match.
2417
2418 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2419 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2420
2421 // If the top 16-bits are different than the lower 16-bits, ignoring
2422 // undefs, we have an i32 splat.
2423 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2424 SplatBits = Bits32;
2425 SplatUndef = Undef32;
2426 SplatSize = 4;
2427 return true;
2428 }
2429
2430 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2431 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2432
2433 // If the top 8-bits are different than the lower 8-bits, ignoring
2434 // undefs, we have an i16 splat.
2435 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2436 SplatBits = Bits16;
2437 SplatUndef = Undef16;
2438 SplatSize = 2;
2439 return true;
2440 }
2441
2442 // Otherwise, we have an 8-bit splat.
2443 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2444 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2445 SplatSize = 1;
2446 return true;
2447}
2448
Chris Lattner4a998b92006-04-17 06:00:21 +00002449/// BuildSplatI - Build a canonical splati of Val with an element size of
2450/// SplatSize. Cast the result to VT.
2451static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2452 SelectionDAG &DAG) {
2453 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002454
Chris Lattner4a998b92006-04-17 06:00:21 +00002455 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2456 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2457 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002458
2459 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2460
2461 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2462 if (Val == -1)
2463 SplatSize = 1;
2464
Chris Lattner4a998b92006-04-17 06:00:21 +00002465 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2466
2467 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002468 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002469 SmallVector<SDOperand, 8> Ops;
2470 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2471 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2472 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002473 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002474}
2475
Chris Lattnere7c768e2006-04-18 03:24:30 +00002476/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002477/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002478static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2479 SelectionDAG &DAG,
2480 MVT::ValueType DestVT = MVT::Other) {
2481 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2482 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002483 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2484}
2485
Chris Lattnere7c768e2006-04-18 03:24:30 +00002486/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2487/// specified intrinsic ID.
2488static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2489 SDOperand Op2, SelectionDAG &DAG,
2490 MVT::ValueType DestVT = MVT::Other) {
2491 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2492 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2493 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2494}
2495
2496
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002497/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2498/// amount. The result has the specified value type.
2499static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2500 MVT::ValueType VT, SelectionDAG &DAG) {
2501 // Force LHS/RHS to be the right type.
2502 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2503 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2504
Chris Lattnere2199452006-08-11 17:38:39 +00002505 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002506 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002507 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002508 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002509 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002510 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2511}
2512
Chris Lattnerf1b47082006-04-14 05:19:18 +00002513// If this is a case we can't handle, return null and let the default
2514// expansion code take care of it. If we CAN select this case, and if it
2515// selects to a single instruction, return Op. Otherwise, if we can codegen
2516// this case more efficiently than a constant pool load, lower it to the
2517// sequence of ops that should be used.
2518static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2519 // If this is a vector of constants or undefs, get the bits. A bit in
2520 // UndefBits is set if the corresponding element of the vector is an
2521 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2522 // zero.
2523 uint64_t VectorBits[2];
2524 uint64_t UndefBits[2];
2525 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2526 return SDOperand(); // Not a constant vector.
2527
Chris Lattnerb17f1672006-04-16 01:01:29 +00002528 // If this is a splat (repetition) of a value across the whole vector, return
2529 // the smallest size that splats it. For example, "0x01010101010101..." is a
2530 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2531 // SplatSize = 1 byte.
2532 unsigned SplatBits, SplatUndef, SplatSize;
2533 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2534 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2535
2536 // First, handle single instruction cases.
2537
2538 // All zeros?
2539 if (SplatBits == 0) {
2540 // Canonicalize all zero vectors to be v4i32.
2541 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2542 SDOperand Z = DAG.getConstant(0, MVT::i32);
2543 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2544 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2545 }
2546 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002547 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002548
2549 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2550 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002551 if (SextVal >= -16 && SextVal <= 15)
2552 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002553
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002554
2555 // Two instruction sequences.
2556
Chris Lattner4a998b92006-04-17 06:00:21 +00002557 // If this value is in the range [-32,30] and is even, use:
2558 // tmp = VSPLTI[bhw], result = add tmp, tmp
2559 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2560 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2561 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2562 }
Chris Lattner6876e662006-04-17 06:58:41 +00002563
2564 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2565 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2566 // for fneg/fabs.
2567 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2568 // Make -1 and vspltisw -1:
2569 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2570
2571 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002572 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2573 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002574
2575 // xor by OnesV to invert it.
2576 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2577 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2578 }
2579
2580 // Check to see if this is a wide variety of vsplti*, binop self cases.
2581 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002582 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002583 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002584 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002585 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002586
Owen Anderson718cb662007-09-07 04:06:50 +00002587 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002588 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2589 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2590 int i = SplatCsts[idx];
2591
2592 // Figure out what shift amount will be used by altivec if shifted by i in
2593 // this splat size.
2594 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2595
2596 // vsplti + shl self.
2597 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002598 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002599 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2600 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2601 Intrinsic::ppc_altivec_vslw
2602 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002603 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2604 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002605 }
2606
2607 // vsplti + srl self.
2608 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002609 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002610 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2611 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2612 Intrinsic::ppc_altivec_vsrw
2613 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002614 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2615 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002616 }
2617
2618 // vsplti + sra self.
2619 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002620 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002621 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2622 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2623 Intrinsic::ppc_altivec_vsraw
2624 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002625 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2626 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002627 }
2628
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002629 // vsplti + rol self.
2630 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2631 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002632 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002633 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2634 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2635 Intrinsic::ppc_altivec_vrlw
2636 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002637 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2638 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002639 }
2640
2641 // t = vsplti c, result = vsldoi t, t, 1
2642 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2643 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2644 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2645 }
2646 // t = vsplti c, result = vsldoi t, t, 2
2647 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2648 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2649 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2650 }
2651 // t = vsplti c, result = vsldoi t, t, 3
2652 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2653 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2654 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2655 }
Chris Lattner6876e662006-04-17 06:58:41 +00002656 }
2657
Chris Lattner6876e662006-04-17 06:58:41 +00002658 // Three instruction sequences.
2659
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002660 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2661 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002662 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2663 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002664 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002665 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002666 }
2667 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2668 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002669 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2670 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002671 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002672 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002673 }
2674 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002675
Chris Lattnerf1b47082006-04-14 05:19:18 +00002676 return SDOperand();
2677}
2678
Chris Lattner59138102006-04-17 05:28:54 +00002679/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2680/// the specified operations to build the shuffle.
2681static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2682 SDOperand RHS, SelectionDAG &DAG) {
2683 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2684 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2685 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2686
2687 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002688 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002689 OP_VMRGHW,
2690 OP_VMRGLW,
2691 OP_VSPLTISW0,
2692 OP_VSPLTISW1,
2693 OP_VSPLTISW2,
2694 OP_VSPLTISW3,
2695 OP_VSLDOI4,
2696 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002697 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002698 };
2699
2700 if (OpNum == OP_COPY) {
2701 if (LHSID == (1*9+2)*9+3) return LHS;
2702 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2703 return RHS;
2704 }
2705
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002706 SDOperand OpLHS, OpRHS;
2707 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2708 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2709
Chris Lattner59138102006-04-17 05:28:54 +00002710 unsigned ShufIdxs[16];
2711 switch (OpNum) {
2712 default: assert(0 && "Unknown i32 permute!");
2713 case OP_VMRGHW:
2714 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2715 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2716 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2717 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2718 break;
2719 case OP_VMRGLW:
2720 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2721 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2722 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2723 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2724 break;
2725 case OP_VSPLTISW0:
2726 for (unsigned i = 0; i != 16; ++i)
2727 ShufIdxs[i] = (i&3)+0;
2728 break;
2729 case OP_VSPLTISW1:
2730 for (unsigned i = 0; i != 16; ++i)
2731 ShufIdxs[i] = (i&3)+4;
2732 break;
2733 case OP_VSPLTISW2:
2734 for (unsigned i = 0; i != 16; ++i)
2735 ShufIdxs[i] = (i&3)+8;
2736 break;
2737 case OP_VSPLTISW3:
2738 for (unsigned i = 0; i != 16; ++i)
2739 ShufIdxs[i] = (i&3)+12;
2740 break;
2741 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002742 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002743 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002744 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002745 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002746 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002747 }
Chris Lattnere2199452006-08-11 17:38:39 +00002748 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002749 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002750 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002751
2752 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002753 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002754}
2755
Chris Lattnerf1b47082006-04-14 05:19:18 +00002756/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2757/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2758/// return the code it can be lowered into. Worst case, it can always be
2759/// lowered into a vperm.
2760static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2761 SDOperand V1 = Op.getOperand(0);
2762 SDOperand V2 = Op.getOperand(1);
2763 SDOperand PermMask = Op.getOperand(2);
2764
2765 // Cases that are handled by instructions that take permute immediates
2766 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2767 // selected by the instruction selector.
2768 if (V2.getOpcode() == ISD::UNDEF) {
2769 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2770 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2771 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2772 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2773 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2774 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2775 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2776 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2777 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2778 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2779 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2780 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2781 return Op;
2782 }
2783 }
2784
2785 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2786 // and produce a fixed permutation. If any of these match, do not lower to
2787 // VPERM.
2788 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2789 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2790 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2791 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2792 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2793 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2794 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2795 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2796 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2797 return Op;
2798
Chris Lattner59138102006-04-17 05:28:54 +00002799 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2800 // perfect shuffle table to emit an optimal matching sequence.
2801 unsigned PFIndexes[4];
2802 bool isFourElementShuffle = true;
2803 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2804 unsigned EltNo = 8; // Start out undef.
2805 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2806 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2807 continue; // Undef, ignore it.
2808
2809 unsigned ByteSource =
2810 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2811 if ((ByteSource & 3) != j) {
2812 isFourElementShuffle = false;
2813 break;
2814 }
2815
2816 if (EltNo == 8) {
2817 EltNo = ByteSource/4;
2818 } else if (EltNo != ByteSource/4) {
2819 isFourElementShuffle = false;
2820 break;
2821 }
2822 }
2823 PFIndexes[i] = EltNo;
2824 }
2825
2826 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2827 // perfect shuffle vector to determine if it is cost effective to do this as
2828 // discrete instructions, or whether we should use a vperm.
2829 if (isFourElementShuffle) {
2830 // Compute the index in the perfect shuffle table.
2831 unsigned PFTableIndex =
2832 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2833
2834 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2835 unsigned Cost = (PFEntry >> 30);
2836
2837 // Determining when to avoid vperm is tricky. Many things affect the cost
2838 // of vperm, particularly how many times the perm mask needs to be computed.
2839 // For example, if the perm mask can be hoisted out of a loop or is already
2840 // used (perhaps because there are multiple permutes with the same shuffle
2841 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2842 // the loop requires an extra register.
2843 //
2844 // As a compromise, we only emit discrete instructions if the shuffle can be
2845 // generated in 3 or fewer operations. When we have loop information
2846 // available, if this block is within a loop, we should avoid using vperm
2847 // for 3-operation perms and use a constant pool load instead.
2848 if (Cost < 3)
2849 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2850 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002851
2852 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2853 // vector that will get spilled to the constant pool.
2854 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2855
2856 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2857 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002858 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002859 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2860
Chris Lattnere2199452006-08-11 17:38:39 +00002861 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002862 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002863 unsigned SrcElt;
2864 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2865 SrcElt = 0;
2866 else
2867 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002868
2869 for (unsigned j = 0; j != BytesPerElement; ++j)
2870 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2871 MVT::i8));
2872 }
2873
Chris Lattnere2199452006-08-11 17:38:39 +00002874 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2875 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002876 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2877}
2878
Chris Lattner90564f22006-04-18 17:59:36 +00002879/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2880/// altivec comparison. If it is, return true and fill in Opc/isDot with
2881/// information about the intrinsic.
2882static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2883 bool &isDot) {
2884 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2885 CompareOpc = -1;
2886 isDot = false;
2887 switch (IntrinsicID) {
2888 default: return false;
2889 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002890 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2891 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2892 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2893 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2894 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2895 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2896 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2897 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2898 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2899 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2900 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2901 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2902 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2903
2904 // Normal Comparisons.
2905 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2906 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2907 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2908 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2909 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2910 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2911 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2912 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2913 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2914 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2915 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2916 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2917 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2918 }
Chris Lattner90564f22006-04-18 17:59:36 +00002919 return true;
2920}
2921
2922/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2923/// lower, do it, otherwise return null.
2924static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2925 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2926 // opcode number of the comparison.
2927 int CompareOpc;
2928 bool isDot;
2929 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2930 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002931
Chris Lattner90564f22006-04-18 17:59:36 +00002932 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002933 if (!isDot) {
2934 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2935 Op.getOperand(1), Op.getOperand(2),
2936 DAG.getConstant(CompareOpc, MVT::i32));
2937 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2938 }
2939
2940 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002941 SDOperand Ops[] = {
2942 Op.getOperand(2), // LHS
2943 Op.getOperand(3), // RHS
2944 DAG.getConstant(CompareOpc, MVT::i32)
2945 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002946 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002947 VTs.push_back(Op.getOperand(2).getValueType());
2948 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002949 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002950
2951 // Now that we have the comparison, emit a copy from the CR to a GPR.
2952 // This is flagged to the above dot comparison.
2953 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2954 DAG.getRegister(PPC::CR6, MVT::i32),
2955 CompNode.getValue(1));
2956
2957 // Unpack the result based on how the target uses it.
2958 unsigned BitNo; // Bit # of CR6.
2959 bool InvertBit; // Invert result?
2960 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2961 default: // Can't happen, don't crash on invalid number though.
2962 case 0: // Return the value of the EQ bit of CR6.
2963 BitNo = 0; InvertBit = false;
2964 break;
2965 case 1: // Return the inverted value of the EQ bit of CR6.
2966 BitNo = 0; InvertBit = true;
2967 break;
2968 case 2: // Return the value of the LT bit of CR6.
2969 BitNo = 2; InvertBit = false;
2970 break;
2971 case 3: // Return the inverted value of the LT bit of CR6.
2972 BitNo = 2; InvertBit = true;
2973 break;
2974 }
2975
2976 // Shift the bit into the low position.
2977 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2978 DAG.getConstant(8-(3-BitNo), MVT::i32));
2979 // Isolate the bit.
2980 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2981 DAG.getConstant(1, MVT::i32));
2982
2983 // If we are supposed to, toggle the bit.
2984 if (InvertBit)
2985 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2986 DAG.getConstant(1, MVT::i32));
2987 return Flags;
2988}
2989
2990static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2991 // Create a stack slot that is 16-byte aligned.
2992 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2993 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002994 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2995 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002996
2997 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002998 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002999 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003000 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003001 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003002}
3003
Chris Lattnere7c768e2006-04-18 03:24:30 +00003004static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003005 if (Op.getValueType() == MVT::v4i32) {
3006 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3007
3008 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3009 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3010
3011 SDOperand RHSSwap = // = vrlw RHS, 16
3012 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3013
3014 // Shrinkify inputs to v8i16.
3015 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3016 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3017 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3018
3019 // Low parts multiplied together, generating 32-bit results (we ignore the
3020 // top parts).
3021 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3022 LHS, RHS, DAG, MVT::v4i32);
3023
3024 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3025 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3026 // Shift the high parts up 16 bits.
3027 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3028 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3029 } else if (Op.getValueType() == MVT::v8i16) {
3030 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3031
Chris Lattnercea2aa72006-04-18 04:28:57 +00003032 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003033
Chris Lattnercea2aa72006-04-18 04:28:57 +00003034 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3035 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003036 } else if (Op.getValueType() == MVT::v16i8) {
3037 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3038
3039 // Multiply the even 8-bit parts, producing 16-bit sums.
3040 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3041 LHS, RHS, DAG, MVT::v8i16);
3042 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3043
3044 // Multiply the odd 8-bit parts, producing 16-bit sums.
3045 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3046 LHS, RHS, DAG, MVT::v8i16);
3047 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3048
3049 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003050 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003051 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003052 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3053 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003054 }
Chris Lattner19a81522006-04-18 03:57:35 +00003055 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003056 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003057 } else {
3058 assert(0 && "Unknown mul to lower!");
3059 abort();
3060 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003061}
3062
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003063/// LowerOperation - Provide custom lowering hooks for some operations.
3064///
Nate Begeman21e463b2005-10-16 05:39:50 +00003065SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003066 switch (Op.getOpcode()) {
3067 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003068 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3069 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003070 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003071 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003072 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003073 case ISD::VASTART:
3074 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3075 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3076
3077 case ISD::VAARG:
3078 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3079 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3080
Chris Lattneref957102006-06-21 00:34:03 +00003081 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003082 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3083 VarArgsStackOffset, VarArgsNumGPR,
3084 VarArgsNumFPR, PPCSubTarget);
3085
Chris Lattner9f0bc652007-02-25 05:34:32 +00003086 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003087 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003088 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003089 case ISD::DYNAMIC_STACKALLOC:
3090 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003091
Chris Lattner1a635d62006-04-14 06:01:58 +00003092 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3093 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3094 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003095 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003096 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003097
Chris Lattner1a635d62006-04-14 06:01:58 +00003098 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003099 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3100 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3101 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003102
Chris Lattner1a635d62006-04-14 06:01:58 +00003103 // Vector-related lowering.
3104 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3105 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3106 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3107 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003108 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003109
Chris Lattner3fc027d2007-12-08 06:59:59 +00003110 // Frame & Return address.
3111 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003112 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003113 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003114 return SDOperand();
3115}
3116
Chris Lattner1f873002007-11-28 18:44:47 +00003117SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3118 switch (N->getOpcode()) {
3119 default: assert(0 && "Wasn't expecting to be able to lower this!");
3120 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3121 }
3122}
3123
3124
Chris Lattner1a635d62006-04-14 06:01:58 +00003125//===----------------------------------------------------------------------===//
3126// Other Lowering Code
3127//===----------------------------------------------------------------------===//
3128
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003129MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003130PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3131 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003132 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003133 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3134 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003135 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003136 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3137 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003138 "Unexpected instr type to insert");
3139
3140 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3141 // control-flow pattern. The incoming instruction knows the destination vreg
3142 // to set, the condition code register to branch on, the true/false values to
3143 // select between, and a branch opcode to use.
3144 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3145 ilist<MachineBasicBlock>::iterator It = BB;
3146 ++It;
3147
3148 // thisMBB:
3149 // ...
3150 // TrueVal = ...
3151 // cmpTY ccX, r1, r2
3152 // bCC copy1MBB
3153 // fallthrough --> copy0MBB
3154 MachineBasicBlock *thisMBB = BB;
3155 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3156 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003157 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003158 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003159 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003160 MachineFunction *F = BB->getParent();
3161 F->getBasicBlockList().insert(It, copy0MBB);
3162 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003163 // Update machine-CFG edges by first adding all successors of the current
3164 // block to the new block which will contain the Phi node for the select.
3165 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3166 e = BB->succ_end(); i != e; ++i)
3167 sinkMBB->addSuccessor(*i);
3168 // Next, remove all successors of the current block, and add the true
3169 // and fallthrough blocks as its successors.
3170 while(!BB->succ_empty())
3171 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003172 BB->addSuccessor(copy0MBB);
3173 BB->addSuccessor(sinkMBB);
3174
3175 // copy0MBB:
3176 // %FalseValue = ...
3177 // # fallthrough to sinkMBB
3178 BB = copy0MBB;
3179
3180 // Update machine-CFG edges
3181 BB->addSuccessor(sinkMBB);
3182
3183 // sinkMBB:
3184 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3185 // ...
3186 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003187 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003188 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3189 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3190
3191 delete MI; // The pseudo instruction is gone now.
3192 return BB;
3193}
3194
Chris Lattner1a635d62006-04-14 06:01:58 +00003195//===----------------------------------------------------------------------===//
3196// Target Optimization Hooks
3197//===----------------------------------------------------------------------===//
3198
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003199SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3200 DAGCombinerInfo &DCI) const {
3201 TargetMachine &TM = getTargetMachine();
3202 SelectionDAG &DAG = DCI.DAG;
3203 switch (N->getOpcode()) {
3204 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003205 case PPCISD::SHL:
3206 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3207 if (C->getValue() == 0) // 0 << V -> 0.
3208 return N->getOperand(0);
3209 }
3210 break;
3211 case PPCISD::SRL:
3212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3213 if (C->getValue() == 0) // 0 >>u V -> 0.
3214 return N->getOperand(0);
3215 }
3216 break;
3217 case PPCISD::SRA:
3218 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3219 if (C->getValue() == 0 || // 0 >>s V -> 0.
3220 C->isAllOnesValue()) // -1 >>s V -> -1.
3221 return N->getOperand(0);
3222 }
3223 break;
3224
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003225 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003227 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3228 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3229 // We allow the src/dst to be either f32/f64, but the intermediate
3230 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003231 if (N->getOperand(0).getValueType() == MVT::i64 &&
3232 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003233 SDOperand Val = N->getOperand(0).getOperand(0);
3234 if (Val.getValueType() == MVT::f32) {
3235 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3236 DCI.AddToWorklist(Val.Val);
3237 }
3238
3239 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003240 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003241 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003242 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003243 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00003244 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3245 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003246 DCI.AddToWorklist(Val.Val);
3247 }
3248 return Val;
3249 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3250 // If the intermediate type is i32, we can avoid the load/store here
3251 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003252 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003253 }
3254 }
3255 break;
Chris Lattner51269842006-03-01 05:50:56 +00003256 case ISD::STORE:
3257 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3258 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00003259 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00003260 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003261 N->getOperand(1).getValueType() == MVT::i32 &&
3262 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003263 SDOperand Val = N->getOperand(1).getOperand(0);
3264 if (Val.getValueType() == MVT::f32) {
3265 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3266 DCI.AddToWorklist(Val.Val);
3267 }
3268 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3269 DCI.AddToWorklist(Val.Val);
3270
3271 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3272 N->getOperand(2), N->getOperand(3));
3273 DCI.AddToWorklist(Val.Val);
3274 return Val;
3275 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003276
3277 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3278 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3279 N->getOperand(1).Val->hasOneUse() &&
3280 (N->getOperand(1).getValueType() == MVT::i32 ||
3281 N->getOperand(1).getValueType() == MVT::i16)) {
3282 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3283 // Do an any-extend to 32-bits if this is a half-word input.
3284 if (BSwapOp.getValueType() == MVT::i16)
3285 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3286
3287 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3288 N->getOperand(2), N->getOperand(3),
3289 DAG.getValueType(N->getOperand(1).getValueType()));
3290 }
3291 break;
3292 case ISD::BSWAP:
3293 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003294 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003295 N->getOperand(0).hasOneUse() &&
3296 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3297 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003298 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003299 // Create the byte-swapping load.
3300 std::vector<MVT::ValueType> VTs;
3301 VTs.push_back(MVT::i32);
3302 VTs.push_back(MVT::Other);
Evan Cheng334dc1f2008-01-31 21:00:00 +00003303 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00003304 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003305 LD->getChain(), // Chain
3306 LD->getBasePtr(), // Ptr
Evan Cheng334dc1f2008-01-31 21:00:00 +00003307 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00003308 DAG.getValueType(N->getValueType(0)) // VT
3309 };
3310 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003311
3312 // If this is an i16 load, insert the truncate.
3313 SDOperand ResVal = BSLoad;
3314 if (N->getValueType(0) == MVT::i16)
3315 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3316
3317 // First, combine the bswap away. This makes the value produced by the
3318 // load dead.
3319 DCI.CombineTo(N, ResVal);
3320
3321 // Next, combine the load away, we give it a bogus result value but a real
3322 // chain result. The result value is dead because the bswap is dead.
3323 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3324
3325 // Return N so it doesn't get rechecked!
3326 return SDOperand(N, 0);
3327 }
3328
Chris Lattner51269842006-03-01 05:50:56 +00003329 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003330 case PPCISD::VCMP: {
3331 // If a VCMPo node already exists with exactly the same operands as this
3332 // node, use its result instead of this node (VCMPo computes both a CR6 and
3333 // a normal output).
3334 //
3335 if (!N->getOperand(0).hasOneUse() &&
3336 !N->getOperand(1).hasOneUse() &&
3337 !N->getOperand(2).hasOneUse()) {
3338
3339 // Scan all of the users of the LHS, looking for VCMPo's that match.
3340 SDNode *VCMPoNode = 0;
3341
3342 SDNode *LHSN = N->getOperand(0).Val;
3343 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3344 UI != E; ++UI)
3345 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3346 (*UI)->getOperand(1) == N->getOperand(1) &&
3347 (*UI)->getOperand(2) == N->getOperand(2) &&
3348 (*UI)->getOperand(0) == N->getOperand(0)) {
3349 VCMPoNode = *UI;
3350 break;
3351 }
3352
Chris Lattner00901202006-04-18 18:28:22 +00003353 // If there is no VCMPo node, or if the flag value has a single use, don't
3354 // transform this.
3355 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3356 break;
3357
3358 // Look at the (necessarily single) use of the flag value. If it has a
3359 // chain, this transformation is more complex. Note that multiple things
3360 // could use the value result, which we should ignore.
3361 SDNode *FlagUser = 0;
3362 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3363 FlagUser == 0; ++UI) {
3364 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3365 SDNode *User = *UI;
3366 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3367 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3368 FlagUser = User;
3369 break;
3370 }
3371 }
3372 }
3373
3374 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3375 // give up for right now.
3376 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003377 return SDOperand(VCMPoNode, 0);
3378 }
3379 break;
3380 }
Chris Lattner90564f22006-04-18 17:59:36 +00003381 case ISD::BR_CC: {
3382 // If this is a branch on an altivec predicate comparison, lower this so
3383 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3384 // lowering is done pre-legalize, because the legalizer lowers the predicate
3385 // compare down to code that is difficult to reassemble.
3386 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3387 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3388 int CompareOpc;
3389 bool isDot;
3390
3391 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3392 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3393 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3394 assert(isDot && "Can't compare against a vector result!");
3395
3396 // If this is a comparison against something other than 0/1, then we know
3397 // that the condition is never/always true.
3398 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3399 if (Val != 0 && Val != 1) {
3400 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3401 return N->getOperand(0);
3402 // Always !=, turn it into an unconditional branch.
3403 return DAG.getNode(ISD::BR, MVT::Other,
3404 N->getOperand(0), N->getOperand(4));
3405 }
3406
3407 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3408
3409 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003410 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003411 SDOperand Ops[] = {
3412 LHS.getOperand(2), // LHS of compare
3413 LHS.getOperand(3), // RHS of compare
3414 DAG.getConstant(CompareOpc, MVT::i32)
3415 };
Chris Lattner90564f22006-04-18 17:59:36 +00003416 VTs.push_back(LHS.getOperand(2).getValueType());
3417 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003418 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003419
3420 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003421 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003422 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3423 default: // Can't happen, don't crash on invalid number though.
3424 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003425 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003426 break;
3427 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003428 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003429 break;
3430 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003431 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003432 break;
3433 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003434 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003435 break;
3436 }
3437
3438 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003439 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003440 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003441 N->getOperand(4), CompNode.getValue(1));
3442 }
3443 break;
3444 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003445 }
3446
3447 return SDOperand();
3448}
3449
Chris Lattner1a635d62006-04-14 06:01:58 +00003450//===----------------------------------------------------------------------===//
3451// Inline Assembly Support
3452//===----------------------------------------------------------------------===//
3453
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003454void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3455 uint64_t Mask,
3456 uint64_t &KnownZero,
3457 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003458 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003459 unsigned Depth) const {
3460 KnownZero = 0;
3461 KnownOne = 0;
3462 switch (Op.getOpcode()) {
3463 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003464 case PPCISD::LBRX: {
3465 // lhbrx is known to have the top bits cleared out.
3466 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3467 KnownZero = 0xFFFF0000;
3468 break;
3469 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003470 case ISD::INTRINSIC_WO_CHAIN: {
3471 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3472 default: break;
3473 case Intrinsic::ppc_altivec_vcmpbfp_p:
3474 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3475 case Intrinsic::ppc_altivec_vcmpequb_p:
3476 case Intrinsic::ppc_altivec_vcmpequh_p:
3477 case Intrinsic::ppc_altivec_vcmpequw_p:
3478 case Intrinsic::ppc_altivec_vcmpgefp_p:
3479 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3480 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3481 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3482 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3483 case Intrinsic::ppc_altivec_vcmpgtub_p:
3484 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3485 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3486 KnownZero = ~1U; // All bits but the low one are known to be zero.
3487 break;
3488 }
3489 }
3490 }
3491}
3492
3493
Chris Lattner4234f572007-03-25 02:14:49 +00003494/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003495/// constraint it is for this target.
3496PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003497PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3498 if (Constraint.size() == 1) {
3499 switch (Constraint[0]) {
3500 default: break;
3501 case 'b':
3502 case 'r':
3503 case 'f':
3504 case 'v':
3505 case 'y':
3506 return C_RegisterClass;
3507 }
3508 }
3509 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003510}
3511
Chris Lattner331d1bc2006-11-02 01:44:04 +00003512std::pair<unsigned, const TargetRegisterClass*>
3513PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3514 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003515 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003516 // GCC RS6000 Constraint Letters
3517 switch (Constraint[0]) {
3518 case 'b': // R1-R31
3519 case 'r': // R0-R31
3520 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3521 return std::make_pair(0U, PPC::G8RCRegisterClass);
3522 return std::make_pair(0U, PPC::GPRCRegisterClass);
3523 case 'f':
3524 if (VT == MVT::f32)
3525 return std::make_pair(0U, PPC::F4RCRegisterClass);
3526 else if (VT == MVT::f64)
3527 return std::make_pair(0U, PPC::F8RCRegisterClass);
3528 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003529 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003530 return std::make_pair(0U, PPC::VRRCRegisterClass);
3531 case 'y': // crrc
3532 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003533 }
3534 }
3535
Chris Lattner331d1bc2006-11-02 01:44:04 +00003536 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003537}
Chris Lattner763317d2006-02-07 00:47:13 +00003538
Chris Lattner331d1bc2006-11-02 01:44:04 +00003539
Chris Lattner48884cd2007-08-25 00:47:38 +00003540/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3541/// vector. If it is invalid, don't add anything to Ops.
3542void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3543 std::vector<SDOperand>&Ops,
3544 SelectionDAG &DAG) {
3545 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003546 switch (Letter) {
3547 default: break;
3548 case 'I':
3549 case 'J':
3550 case 'K':
3551 case 'L':
3552 case 'M':
3553 case 'N':
3554 case 'O':
3555 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003556 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003557 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003558 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003559 switch (Letter) {
3560 default: assert(0 && "Unknown constraint letter!");
3561 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003562 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003563 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003564 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003565 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3566 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003567 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003568 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003569 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003570 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003571 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003572 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003573 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003574 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003575 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003576 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003577 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003578 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003579 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003580 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003581 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003582 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003583 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003584 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003585 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003586 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003587 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003588 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003589 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003590 }
3591 break;
3592 }
3593 }
3594
Chris Lattner48884cd2007-08-25 00:47:38 +00003595 if (Result.Val) {
3596 Ops.push_back(Result);
3597 return;
3598 }
3599
Chris Lattner763317d2006-02-07 00:47:13 +00003600 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003601 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003602}
Evan Chengc4c62572006-03-13 23:20:37 +00003603
Chris Lattnerc9addb72007-03-30 23:15:24 +00003604// isLegalAddressingMode - Return true if the addressing mode represented
3605// by AM is legal for this target, for a load/store of the specified type.
3606bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3607 const Type *Ty) const {
3608 // FIXME: PPC does not allow r+i addressing modes for vectors!
3609
3610 // PPC allows a sign-extended 16-bit immediate field.
3611 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3612 return false;
3613
3614 // No global is ever allowed as a base.
3615 if (AM.BaseGV)
3616 return false;
3617
3618 // PPC only support r+r,
3619 switch (AM.Scale) {
3620 case 0: // "r+i" or just "i", depending on HasBaseReg.
3621 break;
3622 case 1:
3623 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3624 return false;
3625 // Otherwise we have r+r or r+i.
3626 break;
3627 case 2:
3628 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3629 return false;
3630 // Allow 2*r as r+r.
3631 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003632 default:
3633 // No other scales are supported.
3634 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003635 }
3636
3637 return true;
3638}
3639
Evan Chengc4c62572006-03-13 23:20:37 +00003640/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003641/// as the offset of the target addressing mode for load / store of the
3642/// given type.
3643bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003644 // PPC allows a sign-extended 16-bit immediate field.
3645 return (V > -(1 << 16) && V < (1 << 16)-1);
3646}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003647
3648bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003649 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003650}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003651
Chris Lattner3fc027d2007-12-08 06:59:59 +00003652SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3653 // Depths > 0 not supported yet!
3654 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3655 return SDOperand();
3656
3657 MachineFunction &MF = DAG.getMachineFunction();
3658 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3659 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3660 if (RAIdx == 0) {
3661 bool isPPC64 = PPCSubTarget.isPPC64();
3662 int Offset =
3663 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3664
3665 // Set up a frame object for the return address.
3666 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3667
3668 // Remember it for next time.
3669 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3670
3671 // Make sure the function really does not optimize away the store of the RA
3672 // to the stack.
3673 FuncInfo->setLRStoreRequired();
3674 }
3675
3676 // Just load the return address off the stack.
3677 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3678 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3679}
3680
3681SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003682 // Depths > 0 not supported yet!
3683 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3684 return SDOperand();
3685
3686 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3687 bool isPPC64 = PtrVT == MVT::i64;
3688
3689 MachineFunction &MF = DAG.getMachineFunction();
3690 MachineFrameInfo *MFI = MF.getFrameInfo();
3691 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3692 && MFI->getStackSize();
3693
3694 if (isPPC64)
3695 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003696 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003697 else
3698 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3699 MVT::i32);
3700}