blob: 915c3817e512099c74f39e18bae1b5d0127cc77b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Evan Chenga8e29892007-01-19 07:51:42 +0000131static int getLoadStoreMultipleOpcode(int Opcode) {
132 switch (Opcode) {
133 case ARM::LDR:
134 NumLDMGened++;
135 return ARM::LDM;
136 case ARM::STR:
137 NumSTMGened++;
138 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000139 case ARM::t2LDRi8:
140 case ARM::t2LDRi12:
141 NumLDMGened++;
142 return ARM::t2LDM;
143 case ARM::t2STRi8:
144 case ARM::t2STRi12:
145 NumSTMGened++;
146 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000147 case ARM::VLDRS:
148 NumVLDMGened++;
149 return ARM::VLDMS;
150 case ARM::VSTRS:
151 NumVSTMGened++;
152 return ARM::VSTMS;
153 case ARM::VLDRD:
154 NumVLDMGened++;
155 return ARM::VLDMD;
156 case ARM::VSTRD:
157 NumVSTMGened++;
158 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000159 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 return 0;
162}
163
Evan Cheng27934da2009-08-04 01:43:45 +0000164static bool isT2i32Load(unsigned Opc) {
165 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
166}
167
Evan Cheng45032f22009-07-09 23:11:34 +0000168static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000169 return Opc == ARM::LDR || isT2i32Load(Opc);
170}
171
172static bool isT2i32Store(unsigned Opc) {
173 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000174}
175
176static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000177 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000178}
179
Evan Cheng92549222009-06-05 19:08:58 +0000180/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000181/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000182/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000183bool
Evan Cheng92549222009-06-05 19:08:58 +0000184ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000185 MachineBasicBlock::iterator MBBI,
186 int Offset, unsigned Base, bool BaseKill,
187 int Opcode, ARMCC::CondCodes Pred,
188 unsigned PredReg, unsigned Scratch, DebugLoc dl,
189 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000190 // Only a single register to load / store. Don't bother.
191 unsigned NumRegs = Regs.size();
192 if (NumRegs <= 1)
193 return false;
194
195 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000196 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000197 if (isAM4 && Offset == 4) {
198 if (isThumb2)
199 // Thumb2 does not support ldmib / stmib.
200 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000201 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000202 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
203 if (isThumb2)
204 // Thumb2 does not support ldmda / stmda.
205 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000206 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000207 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000208 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000209 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000210 // If starting offset isn't zero, insert a MI to materialize a new base.
211 // But only do so if it is cost effective, i.e. merging more than two
212 // loads / stores.
213 if (NumRegs <= 2)
214 return false;
215
216 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000217 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000218 // If it is a load, then just use one of the destination register to
219 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000220 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000221 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000222 // Use the scratch register to use as a new base.
223 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000224 if (NewBase == 0)
225 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000226 }
Evan Cheng86198642009-08-07 00:34:42 +0000227 int BaseOpc = !isThumb2
228 ? ARM::ADDri
229 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000230 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000231 BaseOpc = !isThumb2
232 ? ARM::SUBri
233 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000234 Offset = - Offset;
235 }
Evan Cheng45032f22009-07-09 23:11:34 +0000236 int ImmedOffset = isThumb2
237 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
238 if (ImmedOffset == -1)
239 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000240 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000241
Dale Johannesenb6728402009-02-13 02:25:56 +0000242 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000243 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000244 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000245 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000246 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000247 }
248
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000249 bool isDPR = (Opcode == ARM::VLDRD || Opcode == ARM::VSTRD);
250 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
251 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000252 Opcode = getLoadStoreMultipleOpcode(Opcode);
253 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000254 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000255 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000256 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000257 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000258 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson2d357f62010-03-16 18:38:09 +0000259 .addImm(ARM_AM::getAM5Opc(Mode, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000260 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000261 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000262 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
263 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000264
265 return true;
266}
267
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000268// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
269// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000270void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
271 MemOpQueue &memOps,
272 unsigned memOpsBegin, unsigned memOpsEnd,
273 unsigned insertAfter, int Offset,
274 unsigned Base, bool BaseKill,
275 int Opcode,
276 ARMCC::CondCodes Pred, unsigned PredReg,
277 unsigned Scratch,
278 DebugLoc dl,
279 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000280 // First calculate which of the registers should be killed by the merged
281 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000282 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000283
284 SmallSet<unsigned, 4> UnavailRegs;
285 SmallSet<unsigned, 4> KilledRegs;
286 DenseMap<unsigned, unsigned> Killer;
287 for (unsigned i = 0; i < memOpsBegin; ++i) {
288 if (memOps[i].Position < insertPos && memOps[i].isKill) {
289 unsigned Reg = memOps[i].Reg;
290 if (memOps[i].Merged)
291 UnavailRegs.insert(Reg);
292 else {
293 KilledRegs.insert(Reg);
294 Killer[Reg] = i;
295 }
296 }
297 }
298 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
299 if (memOps[i].Position < insertPos && memOps[i].isKill) {
300 unsigned Reg = memOps[i].Reg;
301 KilledRegs.insert(Reg);
302 Killer[Reg] = i;
303 }
304 }
305
306 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000307 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000308 unsigned Reg = memOps[i].Reg;
309 if (UnavailRegs.count(Reg))
310 // Register is killed before and it's not easy / possible to update the
311 // kill marker on already merged instructions. Abort.
312 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000313
314 // If we are inserting the merged operation after an unmerged operation that
315 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000316 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000317 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000318 }
319
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000320 // Try to do the merge.
321 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
322 Loc++;
323 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000324 Pred, PredReg, Scratch, dl, Regs))
325 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000326
327 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000328 Merges.push_back(prior(Loc));
329 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000330 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000331 if (Regs[i-memOpsBegin].second) {
332 unsigned Reg = Regs[i-memOpsBegin].first;
333 if (KilledRegs.count(Reg)) {
334 unsigned j = Killer[Reg];
335 memOps[j].MBBI->getOperand(0).setIsKill(false);
336 }
337 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000338 MBB.erase(memOps[i].MBBI);
339 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000340 }
341}
342
Evan Chenga90f3402007-03-06 21:59:20 +0000343/// MergeLDR_STR - Merge a number of load / store instructions into one or more
344/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000345void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000346ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000347 unsigned Base, int Opcode, unsigned Size,
348 ARMCC::CondCodes Pred, unsigned PredReg,
349 unsigned Scratch, MemOpQueue &MemOps,
350 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000351 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 int Offset = MemOps[SIndex].Offset;
353 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000354 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000355 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000356 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000357 const MachineOperand &PMO = Loc->getOperand(0);
358 unsigned PReg = PMO.getReg();
359 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
360 : ARMRegisterInfo::getRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000361 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000362
Evan Chenga8e29892007-01-19 07:51:42 +0000363 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
364 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000365 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
366 unsigned Reg = MO.getReg();
367 unsigned RegNum = MO.isUndef() ? UINT_MAX
368 : ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga8e29892007-01-19 07:51:42 +0000369 // AM4 - register numbers in ascending order.
370 // AM5 - consecutive register numbers in ascending order.
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000371 // Can only do up to 16 double-word registers per insn.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000372 if (Reg != ARM::SP &&
373 NewOffset == Offset + (int)Size &&
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000374 ((isAM4 && RegNum > PRegNum)
375 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000376 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000377 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000378 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000379 } else {
380 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000381 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
382 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000383 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
384 MemOps, Merges);
385 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
387
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000388 if (MemOps[i].Position > MemOps[insertAfter].Position)
389 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000390 }
391
Evan Chengfaa51072007-04-26 19:00:32 +0000392 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000393 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
394 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000395 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000396}
397
398static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000399 unsigned Bytes, unsigned Limit,
400 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000401 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000402 if (!MI)
403 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000404 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000405 MI->getOpcode() != ARM::t2SUBrSPi &&
406 MI->getOpcode() != ARM::t2SUBrSPi12 &&
407 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000408 MI->getOpcode() != ARM::SUBri)
409 return false;
410
411 // Make sure the offset fits in 8 bits.
412 if (Bytes <= 0 || (Limit && Bytes >= Limit))
413 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000414
Evan Cheng86198642009-08-07 00:34:42 +0000415 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000416 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000417 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000418 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000419 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000420 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000421}
422
423static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000424 unsigned Bytes, unsigned Limit,
425 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000426 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000427 if (!MI)
428 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000429 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000430 MI->getOpcode() != ARM::t2ADDrSPi &&
431 MI->getOpcode() != ARM::t2ADDrSPi12 &&
432 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000433 MI->getOpcode() != ARM::ADDri)
434 return false;
435
436 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000437 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000438 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000439
Evan Cheng86198642009-08-07 00:34:42 +0000440 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000441 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000442 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000443 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000444 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000445 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000446}
447
448static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
449 switch (MI->getOpcode()) {
450 default: return 0;
451 case ARM::LDR:
452 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000453 case ARM::t2LDRi8:
454 case ARM::t2LDRi12:
455 case ARM::t2STRi8:
456 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000457 case ARM::VLDRS:
458 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000459 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000460 case ARM::VLDRD:
461 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000462 return 8;
463 case ARM::LDM:
464 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000465 case ARM::t2LDM:
466 case ARM::t2STM:
Bob Wilson815baeb2010-03-13 01:08:20 +0000467 return (MI->getNumOperands() - 4) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000468 case ARM::VLDMS:
469 case ARM::VSTMS:
470 case ARM::VLDMD:
471 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000472 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
473 }
474}
475
Bob Wilson815baeb2010-03-13 01:08:20 +0000476static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
477 switch (Opc) {
478 case ARM::LDM: return ARM::LDM_UPD;
479 case ARM::STM: return ARM::STM_UPD;
480 case ARM::t2LDM: return ARM::t2LDM_UPD;
481 case ARM::t2STM: return ARM::t2STM_UPD;
482 case ARM::VLDMS: return ARM::VLDMS_UPD;
483 case ARM::VLDMD: return ARM::VLDMD_UPD;
484 case ARM::VSTMS: return ARM::VSTMS_UPD;
485 case ARM::VSTMD: return ARM::VSTMD_UPD;
486 default: llvm_unreachable("Unhandled opcode!");
487 }
488 return 0;
489}
490
Evan Cheng45032f22009-07-09 23:11:34 +0000491/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000492/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000493///
494/// stmia rn, <ra, rb, rc>
495/// rn := rn + 4 * 3;
496/// =>
497/// stmia rn!, <ra, rb, rc>
498///
499/// rn := rn - 4 * 3;
500/// ldmia rn, <ra, rb, rc>
501/// =>
502/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000503bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
504 MachineBasicBlock::iterator MBBI,
505 bool &Advance,
506 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000507 MachineInstr *MI = MBBI;
508 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000509 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000510 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000511 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000512 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000513 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000514 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000515 bool isAM4 = (Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
516 Opcode == ARM::STM || Opcode == ARM::t2STM);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Bob Wilson815baeb2010-03-13 01:08:20 +0000518 bool DoMerge = false;
519 ARM_AM::AMSubMode Mode = ARM_AM::ia;
520 unsigned Offset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000521
Bob Wilson815baeb2010-03-13 01:08:20 +0000522 if (isAM4) {
523 // Can't use an updating ld/st if the base register is also a dest
Evan Chenga8e29892007-01-19 07:51:42 +0000524 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000525 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000526 if (MI->getOperand(i).getReg() == Base)
527 return false;
528 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000529 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000530 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000531 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Bob Wilson815baeb2010-03-13 01:08:20 +0000532 Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
533 Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
534 }
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Bob Wilson815baeb2010-03-13 01:08:20 +0000536 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000537 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
538 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000539 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000540 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
541 --PrevMBBI;
Bob Wilson815baeb2010-03-13 01:08:20 +0000542 if (isAM4) {
Evan Chenga8e29892007-01-19 07:51:42 +0000543 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000544 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000545 DoMerge = true;
546 Mode = ARM_AM::db;
547 } else if (isAM4 && Mode == ARM_AM::ib &&
548 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
549 DoMerge = true;
550 Mode = ARM_AM::da;
551 }
552 } else {
553 if (Mode == ARM_AM::ia &&
554 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
555 Mode = ARM_AM::db;
556 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000557 }
558 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000559 if (DoMerge)
560 MBB.erase(PrevMBBI);
561 }
Evan Chenga8e29892007-01-19 07:51:42 +0000562
Bob Wilson815baeb2010-03-13 01:08:20 +0000563 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000564 MachineBasicBlock::iterator EndMBBI = MBB.end();
565 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000566 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000567 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
568 ++NextMBBI;
Bob Wilson815baeb2010-03-13 01:08:20 +0000569 if (isAM4) {
570 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
571 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
572 DoMerge = true;
573 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
574 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
575 DoMerge = true;
576 }
577 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000578 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000579 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000580 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000581 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000582 }
583 if (DoMerge) {
584 if (NextMBBI == I) {
585 Advance = true;
586 ++I;
587 }
588 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000589 }
590 }
591
Bob Wilson815baeb2010-03-13 01:08:20 +0000592 if (!DoMerge)
593 return false;
594
595 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
596 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
597 .addReg(Base, getDefRegState(true)) // WB base register
598 .addReg(Base, getKillRegState(BaseKill));
599 if (isAM4) {
600 // [t2]LDM_UPD, [t2]STM_UPD
Bob Wilsonab346052010-03-16 17:46:45 +0000601 MIB.addImm(ARM_AM::getAM4ModeImm(Mode))
Bob Wilson815baeb2010-03-13 01:08:20 +0000602 .addImm(Pred).addReg(PredReg);
603 } else {
604 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson2d357f62010-03-16 18:38:09 +0000605 MIB.addImm(ARM_AM::getAM5Opc(Mode, Offset))
Bob Wilson815baeb2010-03-13 01:08:20 +0000606 .addImm(Pred).addReg(PredReg);
607 }
608 // Transfer the rest of operands.
609 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
610 MIB.addOperand(MI->getOperand(OpNum));
611 // Transfer memoperands.
612 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
613
614 MBB.erase(MBBI);
615 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000616}
617
618static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
619 switch (Opc) {
620 case ARM::LDR: return ARM::LDR_PRE;
621 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000622 case ARM::VLDRS: return ARM::VLDMS_UPD;
623 case ARM::VLDRD: return ARM::VLDMD_UPD;
624 case ARM::VSTRS: return ARM::VSTMS_UPD;
625 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000626 case ARM::t2LDRi8:
627 case ARM::t2LDRi12:
628 return ARM::t2LDR_PRE;
629 case ARM::t2STRi8:
630 case ARM::t2STRi12:
631 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000632 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000633 }
634 return 0;
635}
636
637static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
638 switch (Opc) {
639 case ARM::LDR: return ARM::LDR_POST;
640 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000641 case ARM::VLDRS: return ARM::VLDMS_UPD;
642 case ARM::VLDRD: return ARM::VLDMD_UPD;
643 case ARM::VSTRS: return ARM::VSTMS_UPD;
644 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000645 case ARM::t2LDRi8:
646 case ARM::t2LDRi12:
647 return ARM::t2LDR_POST;
648 case ARM::t2STRi8:
649 case ARM::t2STRi12:
650 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000651 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000652 }
653 return 0;
654}
655
Evan Cheng45032f22009-07-09 23:11:34 +0000656/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000657/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000658bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
659 MachineBasicBlock::iterator MBBI,
660 const TargetInstrInfo *TII,
661 bool &Advance,
662 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000663 MachineInstr *MI = MBBI;
664 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000665 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000666 unsigned Bytes = getLSMultipleTransferSize(MI);
667 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000668 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000669 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
670 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
671 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000672 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
673 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000674 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000675 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000676 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000677 if (MI->getOperand(2).getImm() != 0)
678 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000679
Jim Grosbache5165492009-11-09 00:11:35 +0000680 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000681 // Can't do the merge if the destination register is the same as the would-be
682 // writeback register.
683 if (isLd && MI->getOperand(0).getReg() == Base)
684 return false;
685
Evan Cheng0e1d3792007-07-05 07:18:20 +0000686 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000687 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000688 bool DoMerge = false;
689 ARM_AM::AddrOpc AddSub = ARM_AM::add;
690 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000691 // AM2 - 12 bits, thumb2 - 8 bits.
692 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000693
694 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000695 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
696 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000697 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000698 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
699 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000700 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000701 DoMerge = true;
702 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000703 } else if (!isAM5 &&
704 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000705 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000706 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000707 if (DoMerge) {
708 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000709 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000710 }
Evan Chenga8e29892007-01-19 07:51:42 +0000711 }
712
Bob Wilsone4193b22010-03-12 22:50:09 +0000713 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000714 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000715 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000716 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000717 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
718 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000719 if (!isAM5 &&
720 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000721 DoMerge = true;
722 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000723 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000724 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000725 }
Evan Chenge71bff72007-09-19 21:48:07 +0000726 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000727 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000728 if (NextMBBI == I) {
729 Advance = true;
730 ++I;
731 }
Evan Chenga8e29892007-01-19 07:51:42 +0000732 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000733 }
Evan Chenga8e29892007-01-19 07:51:42 +0000734 }
735
736 if (!DoMerge)
737 return false;
738
Jim Grosbache5165492009-11-09 00:11:35 +0000739 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000740 unsigned Offset = 0;
741 if (isAM5)
Bob Wilsone4193b22010-03-12 22:50:09 +0000742 Offset = ARM_AM::getAM5Opc(AddSub == ARM_AM::sub ? ARM_AM::db : ARM_AM::ia,
Bob Wilson2d357f62010-03-16 18:38:09 +0000743 (isDPR ? 2 : 1));
Evan Cheng9e7a3122009-08-04 21:12:13 +0000744 else if (isAM2)
745 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
746 else
747 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000748
749 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000750 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson3943ac32010-03-13 00:43:32 +0000751 MachineOperand &MO = MI->getOperand(0);
752 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000753 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000754 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
755 .addImm(Offset)
756 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000757 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
758 getKillRegState(MO.isKill())));
759 } else if (isLd) {
760 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000761 // LDR_PRE, LDR_POST,
762 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
763 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000764 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000765 else
Evan Cheng27934da2009-08-04 01:43:45 +0000766 // t2LDR_PRE, t2LDR_POST
767 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
768 .addReg(Base, RegState::Define)
769 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
770 } else {
771 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000772 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000773 // STR_PRE, STR_POST
774 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
775 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
776 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
777 else
778 // t2STR_PRE, t2STR_POST
779 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
780 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
781 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000782 }
783 MBB.erase(MBBI);
784
785 return true;
786}
787
Evan Chengcc1c4272007-03-06 18:02:41 +0000788/// isMemoryOp - Returns true if instruction is a memory operations (that this
789/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000790static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000791 if (MI->hasOneMemOperand()) {
792 const MachineMemOperand *MMO = *MI->memoperands_begin();
793
794 // Don't touch volatile memory accesses - we may be changing their order.
795 if (MMO->isVolatile())
796 return false;
797
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000798 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
799 // not.
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000800 if (MMO->getAlignment() < 4)
801 return false;
802 }
803
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000804 // str <undef> could probably be eliminated entirely, but for now we just want
805 // to avoid making a mess of it.
806 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
807 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
808 MI->getOperand(0).isUndef())
809 return false;
810
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000811 // Likewise don't mess with references to undefined addresses.
812 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
813 MI->getOperand(1).isUndef())
814 return false;
815
Evan Chengcc1c4272007-03-06 18:02:41 +0000816 int Opcode = MI->getOpcode();
817 switch (Opcode) {
818 default: break;
819 case ARM::LDR:
820 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000821 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000822 case ARM::VLDRS:
823 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000824 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000825 case ARM::VLDRD:
826 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000827 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000828 case ARM::t2LDRi8:
829 case ARM::t2LDRi12:
830 case ARM::t2STRi8:
831 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000832 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000833 }
834 return false;
835}
836
Evan Cheng11788fd2007-03-08 02:55:08 +0000837/// AdvanceRS - Advance register scavenger to just before the earliest memory
838/// op that is being merged.
839void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
840 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
841 unsigned Position = MemOps[0].Position;
842 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
843 if (MemOps[i].Position < Position) {
844 Position = MemOps[i].Position;
845 Loc = MemOps[i].MBBI;
846 }
847 }
848
849 if (Loc != MBB.begin())
850 RS->forward(prior(Loc));
851}
852
Evan Chenge7d6df72009-06-13 09:12:55 +0000853static int getMemoryOpOffset(const MachineInstr *MI) {
854 int Opcode = MI->getOpcode();
855 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000856 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000857 unsigned NumOperands = MI->getDesc().getNumOperands();
858 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000859
860 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
861 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
862 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
863 return OffField;
864
Evan Chenge7d6df72009-06-13 09:12:55 +0000865 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000866 ? ARM_AM::getAM2Offset(OffField)
867 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
868 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000869 if (isAM2) {
870 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
871 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000872 } else if (isAM3) {
873 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
874 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000875 } else {
876 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
877 Offset = -Offset;
878 }
879 return Offset;
880}
881
Evan Cheng358dec52009-06-15 08:28:29 +0000882static void InsertLDR_STR(MachineBasicBlock &MBB,
883 MachineBasicBlock::iterator &MBBI,
884 int OffImm, bool isDef,
885 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000886 unsigned Reg, bool RegDeadKill, bool RegUndef,
887 unsigned BaseReg, bool BaseKill, bool BaseUndef,
888 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000889 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000890 const TargetInstrInfo *TII, bool isT2) {
891 int Offset = OffImm;
892 if (!isT2) {
893 if (OffImm < 0)
894 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
895 else
896 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
897 }
898 if (isDef) {
899 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
900 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000901 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000902 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
903 if (!isT2)
904 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
905 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
906 } else {
907 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
908 TII->get(NewOpc))
909 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
910 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
911 if (!isT2)
912 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
913 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
914 }
Evan Cheng358dec52009-06-15 08:28:29 +0000915}
916
917bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
918 MachineBasicBlock::iterator &MBBI) {
919 MachineInstr *MI = &*MBBI;
920 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000921 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
922 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000923 unsigned EvenReg = MI->getOperand(0).getReg();
924 unsigned OddReg = MI->getOperand(1).getReg();
925 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
926 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
927 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
928 return false;
929
Evan Chengd95ea2d2010-06-21 21:21:14 +0000930 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +0000931 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
932 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000933 bool EvenDeadKill = isLd ?
934 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000935 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000936 bool OddDeadKill = isLd ?
937 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000938 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000939 const MachineOperand &BaseOp = MI->getOperand(2);
940 unsigned BaseReg = BaseOp.getReg();
941 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000942 bool BaseUndef = BaseOp.isUndef();
943 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
944 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
945 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000946 int OffImm = getMemoryOpOffset(MI);
947 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000948 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000949
950 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
951 // Ascending register numbers and no offset. It's safe to change it to a
952 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000953 unsigned NewOpc = (isLd)
954 ? (isT2 ? ARM::t2LDM : ARM::LDM)
955 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000956 if (isLd) {
957 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
958 .addReg(BaseReg, getKillRegState(BaseKill))
959 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
960 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000961 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000962 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000963 ++NumLDRD2LDM;
964 } else {
965 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
966 .addReg(BaseReg, getKillRegState(BaseKill))
967 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
968 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000969 .addReg(EvenReg,
970 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
971 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000972 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000973 ++NumSTRD2STM;
974 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000975 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +0000976 } else {
977 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000978 assert((!isT2 || !OffReg) &&
979 "Thumb2 ldrd / strd does not encode offset register!");
980 unsigned NewOpc = (isLd)
981 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
982 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000983 DebugLoc dl = MBBI->getDebugLoc();
984 // If this is a load and base register is killed, it may have been
985 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000986 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000987 (BaseKill || OffKill) &&
988 (TRI->regsOverlap(EvenReg, BaseReg) ||
989 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
990 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
991 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000992 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
993 OddReg, OddDeadKill, false,
994 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
995 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000996 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +0000997 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
998 EvenReg, EvenDeadKill, false,
999 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
1000 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001001 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001002 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001003 // If the two source operands are the same, the kill marker is
1004 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001005 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1006 EvenDeadKill = false;
1007 OddDeadKill = true;
1008 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001009 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001010 EvenReg, EvenDeadKill, EvenUndef,
1011 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
1012 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001013 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001014 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001015 OddReg, OddDeadKill, OddUndef,
1016 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
1017 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001018 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001019 if (isLd)
1020 ++NumLDRD2LDR;
1021 else
1022 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001023 }
1024
Evan Cheng358dec52009-06-15 08:28:29 +00001025 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001026 MBBI = NewBBI;
1027 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001028 }
1029 return false;
1030}
1031
Evan Chenga8e29892007-01-19 07:51:42 +00001032/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1033/// ops of the same base and incrementing offset into LDM / STM ops.
1034bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1035 unsigned NumMerges = 0;
1036 unsigned NumMemOps = 0;
1037 MemOpQueue MemOps;
1038 unsigned CurrBase = 0;
1039 int CurrOpc = -1;
1040 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001041 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001042 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001043 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001044 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001045
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001046 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001047 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1048 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001049 if (FixInvalidRegPairOp(MBB, MBBI))
1050 continue;
1051
Evan Chenga8e29892007-01-19 07:51:42 +00001052 bool Advance = false;
1053 bool TryMerge = false;
1054 bool Clobber = false;
1055
Evan Chengcc1c4272007-03-06 18:02:41 +00001056 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001057 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001058 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001059 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001060 const MachineOperand &MO = MBBI->getOperand(0);
1061 unsigned Reg = MO.getReg();
1062 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001063 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001064 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001065 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001066 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001067 // Watch out for:
1068 // r4 := ldr [r5]
1069 // r5 := ldr [r5, #4]
1070 // r6 := ldr [r5, #8]
1071 //
1072 // The second ldr has effectively broken the chain even though it
1073 // looks like the later ldr(s) use the same base register. Try to
1074 // merge the ldr's so far, including this one. But don't try to
1075 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001076 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001077 if (CurrBase == 0 && !Clobber) {
1078 // Start of a new chain.
1079 CurrBase = Base;
1080 CurrOpc = Opcode;
1081 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001082 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001083 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001084 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Evan Chenga8e29892007-01-19 07:51:42 +00001085 NumMemOps++;
1086 Advance = true;
1087 } else {
1088 if (Clobber) {
1089 TryMerge = true;
1090 Advance = true;
1091 }
1092
Evan Cheng44bec522007-05-15 01:29:07 +00001093 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001094 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001095 // Continue adding to the queue.
1096 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001097 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1098 Position, MBBI));
Evan Chenga8e29892007-01-19 07:51:42 +00001099 NumMemOps++;
1100 Advance = true;
1101 } else {
1102 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1103 I != E; ++I) {
1104 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001105 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1106 Position, MBBI));
Evan Chenga8e29892007-01-19 07:51:42 +00001107 NumMemOps++;
1108 Advance = true;
1109 break;
1110 } else if (Offset == I->Offset) {
1111 // Collision! This can't be merged!
1112 break;
1113 }
1114 }
1115 }
1116 }
1117 }
1118 }
1119
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001120 if (MBBI->isDebugValue()) {
1121 ++MBBI;
1122 if (MBBI == E)
1123 // Reach the end of the block, try merging the memory instructions.
1124 TryMerge = true;
1125 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001126 ++Position;
1127 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001128 if (MBBI == E)
1129 // Reach the end of the block, try merging the memory instructions.
1130 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001131 } else
1132 TryMerge = true;
1133
1134 if (TryMerge) {
1135 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001136 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001137 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001138 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001139 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001140 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001141 // Process the load / store instructions.
1142 RS->forward(prior(MBBI));
1143
1144 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001145 Merges.clear();
1146 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1147 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001148
Evan Chenga8e29892007-01-19 07:51:42 +00001149 // Try folding preceeding/trailing base inc/dec into the generated
1150 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001151 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001152 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001153 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001154 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001155
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001156 // Try folding preceeding/trailing base inc/dec into those load/store
1157 // that were not merged to form LDM/STM ops.
1158 for (unsigned i = 0; i != NumMemOps; ++i)
1159 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001160 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001161 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001162
Jim Grosbach764ab522009-08-11 15:33:49 +00001163 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001164 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001165 } else if (NumMemOps == 1) {
1166 // Try folding preceeding/trailing base inc/dec into the single
1167 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001168 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001169 ++NumMerges;
1170 RS->forward(prior(MBBI));
1171 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001172 }
Evan Chenga8e29892007-01-19 07:51:42 +00001173
1174 CurrBase = 0;
1175 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001176 CurrSize = 0;
1177 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001178 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001179 if (NumMemOps) {
1180 MemOps.clear();
1181 NumMemOps = 0;
1182 }
1183
1184 // If iterator hasn't been advanced and this is not a memory op, skip it.
1185 // It can't start a new chain anyway.
1186 if (!Advance && !isMemOp && MBBI != E) {
1187 ++Position;
1188 ++MBBI;
1189 }
1190 }
1191 }
1192 return NumMerges > 0;
1193}
1194
Evan Chenge7d6df72009-06-13 09:12:55 +00001195namespace {
1196 struct OffsetCompare {
1197 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1198 int LOffset = getMemoryOpOffset(LHS);
1199 int ROffset = getMemoryOpOffset(RHS);
1200 assert(LHS == RHS || LOffset != ROffset);
1201 return LOffset > ROffset;
1202 }
1203 };
1204}
1205
Bob Wilsonc88d0722010-03-20 22:20:40 +00001206/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1207/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1208/// directly restore the value of LR into pc.
1209/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001210/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001211/// or
1212/// ldmfd sp!, {..., lr}
1213/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001214/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001215/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001216bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1217 if (MBB.empty()) return false;
1218
1219 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001220 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001221 (MBBI->getOpcode() == ARM::BX_RET ||
1222 MBBI->getOpcode() == ARM::tBX_RET ||
1223 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001224 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001225 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1226 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001227 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001228 if (MO.getReg() != ARM::LR)
1229 return false;
1230 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1231 PrevMI->setDesc(TII->get(NewOpc));
1232 MO.setReg(ARM::PC);
1233 MBB.erase(MBBI);
1234 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001235 }
1236 }
1237 return false;
1238}
1239
1240bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001241 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001242 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001243 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001244 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001245 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001246 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001247
Evan Chenga8e29892007-01-19 07:51:42 +00001248 bool Modified = false;
1249 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1250 ++MFI) {
1251 MachineBasicBlock &MBB = *MFI;
1252 Modified |= LoadStoreMultipleOpti(MBB);
1253 Modified |= MergeReturnIntoLDM(MBB);
1254 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001255
1256 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001257 return Modified;
1258}
Evan Chenge7d6df72009-06-13 09:12:55 +00001259
1260
1261/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1262/// load / stores from consecutive locations close to make it more
1263/// likely they will be combined later.
1264
1265namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001266 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001267 static char ID;
1268 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1269
Evan Cheng358dec52009-06-15 08:28:29 +00001270 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001271 const TargetInstrInfo *TII;
1272 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001273 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001274 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001275 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001276
1277 virtual bool runOnMachineFunction(MachineFunction &Fn);
1278
1279 virtual const char *getPassName() const {
1280 return "ARM pre- register allocation load / store optimization pass";
1281 }
1282
1283 private:
Evan Chengd780f352009-06-15 20:54:56 +00001284 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1285 unsigned &NewOpc, unsigned &EvenReg,
1286 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001287 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001288 unsigned &PredReg, ARMCC::CondCodes &Pred,
1289 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001290 bool RescheduleOps(MachineBasicBlock *MBB,
1291 SmallVector<MachineInstr*, 4> &Ops,
1292 unsigned Base, bool isLd,
1293 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1294 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1295 };
1296 char ARMPreAllocLoadStoreOpt::ID = 0;
1297}
1298
1299bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001300 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001301 TII = Fn.getTarget().getInstrInfo();
1302 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001303 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001304 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001305 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001306
1307 bool Modified = false;
1308 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1309 ++MFI)
1310 Modified |= RescheduleLoadStoreInstrs(MFI);
1311
1312 return Modified;
1313}
1314
Evan Chengae69a2a2009-06-19 23:17:27 +00001315static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1316 MachineBasicBlock::iterator I,
1317 MachineBasicBlock::iterator E,
1318 SmallPtrSet<MachineInstr*, 4> &MemOps,
1319 SmallSet<unsigned, 4> &MemRegs,
1320 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001321 // Are there stores / loads / calls between them?
1322 // FIXME: This is overly conservative. We should make use of alias information
1323 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001324 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001325 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001326 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001327 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001328 const TargetInstrDesc &TID = I->getDesc();
1329 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1330 return false;
1331 if (isLd && TID.mayStore())
1332 return false;
1333 if (!isLd) {
1334 if (TID.mayLoad())
1335 return false;
1336 // It's not safe to move the first 'str' down.
1337 // str r1, [r0]
1338 // strh r5, [r0]
1339 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001340 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001341 return false;
1342 }
1343 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1344 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001345 if (!MO.isReg())
1346 continue;
1347 unsigned Reg = MO.getReg();
1348 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001349 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001350 if (Reg != Base && !MemRegs.count(Reg))
1351 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001352 }
1353 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001354
1355 // Estimate register pressure increase due to the transformation.
1356 if (MemRegs.size() <= 4)
1357 // Ok if we are moving small number of instructions.
1358 return true;
1359 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001360}
1361
Evan Chengd780f352009-06-15 20:54:56 +00001362bool
1363ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1364 DebugLoc &dl,
1365 unsigned &NewOpc, unsigned &EvenReg,
1366 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001367 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001368 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001369 ARMCC::CondCodes &Pred,
1370 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001371 // Make sure we're allowed to generate LDRD/STRD.
1372 if (!STI->hasV5TEOps())
1373 return false;
1374
Jim Grosbache5165492009-11-09 00:11:35 +00001375 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001376 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001377 unsigned Opcode = Op0->getOpcode();
1378 if (Opcode == ARM::LDR)
1379 NewOpc = ARM::LDRD;
1380 else if (Opcode == ARM::STR)
1381 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001382 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1383 NewOpc = ARM::t2LDRDi8;
1384 Scale = 4;
1385 isT2 = true;
1386 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1387 NewOpc = ARM::t2STRDi8;
1388 Scale = 4;
1389 isT2 = true;
1390 } else
1391 return false;
1392
Evan Cheng8f05c102009-09-26 02:43:36 +00001393 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001394 if (!isT2 &&
1395 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1396 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001397
1398 // Must sure the base address satisfies i64 ld / st alignment requirement.
1399 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001400 !(*Op0->memoperands_begin())->getValue() ||
1401 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001402 return false;
1403
Dan Gohmanc76909a2009-09-25 20:36:54 +00001404 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001405 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001406 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001407 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1408 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001409 if (Align < ReqAlign)
1410 return false;
1411
1412 // Then make sure the immediate offset fits.
1413 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001414 if (isT2) {
1415 if (OffImm < 0) {
1416 if (OffImm < -255)
1417 // Can't fall back to t2LDRi8 / t2STRi8.
1418 return false;
1419 } else {
1420 int Limit = (1 << 8) * Scale;
1421 if (OffImm >= Limit || (OffImm & (Scale-1)))
1422 return false;
1423 }
Evan Chengeef490f2009-09-25 21:44:53 +00001424 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001425 } else {
1426 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1427 if (OffImm < 0) {
1428 AddSub = ARM_AM::sub;
1429 OffImm = - OffImm;
1430 }
1431 int Limit = (1 << 8) * Scale;
1432 if (OffImm >= Limit || (OffImm & (Scale-1)))
1433 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001434 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001435 }
Evan Chengd780f352009-06-15 20:54:56 +00001436 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001437 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001438 if (EvenReg == OddReg)
1439 return false;
1440 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001441 if (!isT2)
1442 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001443 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001444 dl = Op0->getDebugLoc();
1445 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001446}
1447
Evan Chenge7d6df72009-06-13 09:12:55 +00001448bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1449 SmallVector<MachineInstr*, 4> &Ops,
1450 unsigned Base, bool isLd,
1451 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1452 bool RetVal = false;
1453
1454 // Sort by offset (in reverse order).
1455 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1456
1457 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001458 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001459 // 1. Any def of base.
1460 // 2. Any gaps.
1461 while (Ops.size() > 1) {
1462 unsigned FirstLoc = ~0U;
1463 unsigned LastLoc = 0;
1464 MachineInstr *FirstOp = 0;
1465 MachineInstr *LastOp = 0;
1466 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001467 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001468 unsigned LastBytes = 0;
1469 unsigned NumMove = 0;
1470 for (int i = Ops.size() - 1; i >= 0; --i) {
1471 MachineInstr *Op = Ops[i];
1472 unsigned Loc = MI2LocMap[Op];
1473 if (Loc <= FirstLoc) {
1474 FirstLoc = Loc;
1475 FirstOp = Op;
1476 }
1477 if (Loc >= LastLoc) {
1478 LastLoc = Loc;
1479 LastOp = Op;
1480 }
1481
Evan Chengf9f1da12009-06-18 02:04:01 +00001482 unsigned Opcode = Op->getOpcode();
1483 if (LastOpcode && Opcode != LastOpcode)
1484 break;
1485
Evan Chenge7d6df72009-06-13 09:12:55 +00001486 int Offset = getMemoryOpOffset(Op);
1487 unsigned Bytes = getLSMultipleTransferSize(Op);
1488 if (LastBytes) {
1489 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1490 break;
1491 }
1492 LastOffset = Offset;
1493 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001494 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001495 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001496 break;
1497 }
1498
1499 if (NumMove <= 1)
1500 Ops.pop_back();
1501 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001502 SmallPtrSet<MachineInstr*, 4> MemOps;
1503 SmallSet<unsigned, 4> MemRegs;
1504 for (int i = NumMove-1; i >= 0; --i) {
1505 MemOps.insert(Ops[i]);
1506 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1507 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001508
1509 // Be conservative, if the instructions are too far apart, don't
1510 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001511 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001512 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001513 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1514 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001515 if (!DoMove) {
1516 for (unsigned i = 0; i != NumMove; ++i)
1517 Ops.pop_back();
1518 } else {
1519 // This is the new location for the loads / stores.
1520 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001521 while (InsertPos != MBB->end()
1522 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001523 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001524
1525 // If we are moving a pair of loads / stores, see if it makes sense
1526 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001527 MachineInstr *Op0 = Ops.back();
1528 MachineInstr *Op1 = Ops[Ops.size()-2];
1529 unsigned EvenReg = 0, OddReg = 0;
1530 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1531 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001532 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001533 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001534 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001535 DebugLoc dl;
1536 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1537 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001538 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001539 Ops.pop_back();
1540 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001541
Evan Chengd780f352009-06-15 20:54:56 +00001542 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001543 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001544 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1545 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001546 .addReg(EvenReg, RegState::Define)
1547 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001548 .addReg(BaseReg);
1549 if (!isT2)
1550 MIB.addReg(OffReg);
1551 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001552 ++NumLDRDFormed;
1553 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001554 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1555 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001556 .addReg(EvenReg)
1557 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001558 .addReg(BaseReg);
1559 if (!isT2)
1560 MIB.addReg(OffReg);
1561 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001562 ++NumSTRDFormed;
1563 }
1564 MBB->erase(Op0);
1565 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001566
1567 // Add register allocation hints to form register pairs.
1568 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1569 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001570 } else {
1571 for (unsigned i = 0; i != NumMove; ++i) {
1572 MachineInstr *Op = Ops.back();
1573 Ops.pop_back();
1574 MBB->splice(InsertPos, MBB, Op);
1575 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001576 }
1577
1578 NumLdStMoved += NumMove;
1579 RetVal = true;
1580 }
1581 }
1582 }
1583
1584 return RetVal;
1585}
1586
1587bool
1588ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1589 bool RetVal = false;
1590
1591 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1592 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1593 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1594 SmallVector<unsigned, 4> LdBases;
1595 SmallVector<unsigned, 4> StBases;
1596
1597 unsigned Loc = 0;
1598 MachineBasicBlock::iterator MBBI = MBB->begin();
1599 MachineBasicBlock::iterator E = MBB->end();
1600 while (MBBI != E) {
1601 for (; MBBI != E; ++MBBI) {
1602 MachineInstr *MI = MBBI;
1603 const TargetInstrDesc &TID = MI->getDesc();
1604 if (TID.isCall() || TID.isTerminator()) {
1605 // Stop at barriers.
1606 ++MBBI;
1607 break;
1608 }
1609
Jim Grosbach958e4e12010-06-04 01:23:30 +00001610 if (!MI->isDebugValue())
1611 MI2LocMap[MI] = ++Loc;
1612
Evan Chenge7d6df72009-06-13 09:12:55 +00001613 if (!isMemoryOp(MI))
1614 continue;
1615 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001616 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001617 continue;
1618
Evan Chengeef490f2009-09-25 21:44:53 +00001619 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001620 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001621 unsigned Base = MI->getOperand(1).getReg();
1622 int Offset = getMemoryOpOffset(MI);
1623
1624 bool StopHere = false;
1625 if (isLd) {
1626 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1627 Base2LdsMap.find(Base);
1628 if (BI != Base2LdsMap.end()) {
1629 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1630 if (Offset == getMemoryOpOffset(BI->second[i])) {
1631 StopHere = true;
1632 break;
1633 }
1634 }
1635 if (!StopHere)
1636 BI->second.push_back(MI);
1637 } else {
1638 SmallVector<MachineInstr*, 4> MIs;
1639 MIs.push_back(MI);
1640 Base2LdsMap[Base] = MIs;
1641 LdBases.push_back(Base);
1642 }
1643 } else {
1644 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1645 Base2StsMap.find(Base);
1646 if (BI != Base2StsMap.end()) {
1647 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1648 if (Offset == getMemoryOpOffset(BI->second[i])) {
1649 StopHere = true;
1650 break;
1651 }
1652 }
1653 if (!StopHere)
1654 BI->second.push_back(MI);
1655 } else {
1656 SmallVector<MachineInstr*, 4> MIs;
1657 MIs.push_back(MI);
1658 Base2StsMap[Base] = MIs;
1659 StBases.push_back(Base);
1660 }
1661 }
1662
1663 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001664 // Found a duplicate (a base+offset combination that's seen earlier).
1665 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001666 --Loc;
1667 break;
1668 }
1669 }
1670
1671 // Re-schedule loads.
1672 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1673 unsigned Base = LdBases[i];
1674 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1675 if (Lds.size() > 1)
1676 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1677 }
1678
1679 // Re-schedule stores.
1680 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1681 unsigned Base = StBases[i];
1682 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1683 if (Sts.size() > 1)
1684 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1685 }
1686
1687 if (MBBI != E) {
1688 Base2LdsMap.clear();
1689 Base2StsMap.clear();
1690 LdBases.clear();
1691 StBases.clear();
1692 }
1693 }
1694
1695 return RetVal;
1696}
1697
1698
1699/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1700/// optimization pass.
1701FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1702 if (PreAlloc)
1703 return new ARMPreAllocLoadStoreOpt();
1704 return new ARMLoadStoreOpt();
1705}