blob: 230c9565a2f31d80e785c1fb4b8f1768d1addb08 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- TargetSelectionDAG.td - Common code for DAG isels ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces used by SelectionDAG
11// instruction selection generators.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Selection DAG Type Constraint definitions.
17//
18// Note that the semantics of these constraints are hard coded into tblgen. To
19// modify or add constraints, you have to hack tblgen.
20//
21
22class SDTypeConstraint<int opnum> {
23 int OperandNum = opnum;
24}
25
26// SDTCisVT - The specified operand has exactly this VT.
27class SDTCisVT<int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
28 ValueType VT = vt;
29}
30
31class SDTCisPtrTy<int OpNum> : SDTypeConstraint<OpNum>;
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP<int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50class SDTCisOpSmallerThanOp<int SmallOp, int BigOp> : SDTypeConstraint<SmallOp>{
51 int BigOperandNum = BigOp;
52}
53
54/// SDTCisIntVectorOfSameSize - This indicates that ThisOp and OtherOp are
55/// vector types, and that ThisOp is the result of
Duncan Sands92c43912008-06-06 12:08:01 +000056/// MVT::getIntVectorWithNumElements with the number of elements
57/// that ThisOp has.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058class SDTCisIntVectorOfSameSize<int ThisOp, int OtherOp>
59 : SDTypeConstraint<ThisOp> {
60 int OtherOpNum = OtherOp;
61}
62
Nate Begemanea391a22008-02-09 01:37:05 +000063/// SDTCisEltOfVec - This indicates that ThisOp is a scalar type of the same
64/// type as the element type of OtherOp, which is a vector type.
Dan Gohman2c4be2a2008-05-31 02:11:25 +000065class SDTCisEltOfVec<int ThisOp, int OtherOp>
Nate Begemanea391a22008-02-09 01:37:05 +000066 : SDTypeConstraint<ThisOp> {
67 int OtherOpNum = OtherOp;
68}
69
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070//===----------------------------------------------------------------------===//
71// Selection DAG Type Profile definitions.
72//
73// These use the constraints defined above to describe the type requirements of
74// the various nodes. These are not hard coded into tblgen, allowing targets to
75// add their own if needed.
76//
77
78// SDTypeProfile - This profile describes the type requirements of a Selection
79// DAG node.
80class SDTypeProfile<int numresults, int numoperands,
81 list<SDTypeConstraint> constraints> {
82 int NumResults = numresults;
83 int NumOperands = numoperands;
84 list<SDTypeConstraint> Constraints = constraints;
85}
86
87// Builtin profiles.
88def SDTIntLeaf: SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
89def SDTFPLeaf : SDTypeProfile<1, 0, [SDTCisFP<0>]>; // for 'fpimm'.
90def SDTPtrLeaf: SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; // for '&g'.
91def SDTOther : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'.
92def SDTUNDEF : SDTypeProfile<1, 0, []>; // for 'undef'.
93def SDTUnaryOp : SDTypeProfile<1, 1, []>; // bitconvert
94
95def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
96 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
97]>;
98def SDTIntShiftOp : SDTypeProfile<1, 2, [ // shl, sra, srl
99 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<2>
100]>;
101def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
102 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
103]>;
104def SDTFPSignOp : SDTypeProfile<1, 2, [ // fcopysign.
105 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisFP<2>
106]>;
107def SDTFPTernaryOp : SDTypeProfile<1, 3, [ // fmadd, fnmsub, etc.
108 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisFP<0>
109]>;
110def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
111 SDTCisSameAs<0, 1>, SDTCisInt<0>
112]>;
113def SDTIntExtendOp : SDTypeProfile<1, 1, [ // sext, zext, anyext
114 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>
115]>;
116def SDTIntTruncOp : SDTypeProfile<1, 1, [ // trunc
117 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<0, 1>
118]>;
119def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
120 SDTCisSameAs<0, 1>, SDTCisFP<0>
121]>;
122def SDTFPRoundOp : SDTypeProfile<1, 1, [ // fround
123 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<0, 1>
124]>;
125def SDTFPExtendOp : SDTypeProfile<1, 1, [ // fextend
126 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<1, 0>
127]>;
128def SDTIntToFPOp : SDTypeProfile<1, 1, [ // [su]int_to_fp
129 SDTCisFP<0>, SDTCisInt<1>
130]>;
131def SDTFPToIntOp : SDTypeProfile<1, 1, [ // fp_to_[su]int
132 SDTCisInt<0>, SDTCisFP<1>
133]>;
134def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
135 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
136 SDTCisVTSmallerThanOp<2, 1>
137]>;
138
139def SDTSetCC : SDTypeProfile<1, 3, [ // setcc
140 SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
141]>;
142
143def SDTSelect : SDTypeProfile<1, 3, [ // select
144 SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>
145]>;
146
147def SDTSelectCC : SDTypeProfile<1, 5, [ // select_cc
148 SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, SDTCisSameAs<0, 3>,
149 SDTCisVT<5, OtherVT>
150]>;
151
152def SDTBr : SDTypeProfile<0, 1, [ // br
153 SDTCisVT<0, OtherVT>
154]>;
155
156def SDTBrcond : SDTypeProfile<0, 2, [ // brcond
157 SDTCisInt<0>, SDTCisVT<1, OtherVT>
158]>;
159
160def SDTBrind : SDTypeProfile<0, 1, [ // brind
161 SDTCisPtrTy<0>
162]>;
163
Chris Lattner3d254552008-01-15 22:02:54 +0000164def SDTNone : SDTypeProfile<0, 0, []>; // ret, trap
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
166def SDTLoad : SDTypeProfile<1, 1, [ // load
167 SDTCisPtrTy<1>
168]>;
169
170def SDTStore : SDTypeProfile<0, 2, [ // store
171 SDTCisPtrTy<1>
172]>;
173
174def SDTIStore : SDTypeProfile<1, 3, [ // indexed store
175 SDTCisSameAs<0, 2>, SDTCisPtrTy<0>, SDTCisPtrTy<3>
176]>;
177
178def SDTVecShuffle : SDTypeProfile<1, 3, [
179 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisIntVectorOfSameSize<3, 0>
180]>;
Nate Begemanea391a22008-02-09 01:37:05 +0000181def SDTVecExtract : SDTypeProfile<1, 2, [ // vector extract
182 SDTCisEltOfVec<0, 1>, SDTCisPtrTy<2>
183]>;
Nate Begemand77e59e2008-02-11 04:19:36 +0000184def SDTVecInsert : SDTypeProfile<1, 3, [ // vector insert
185 SDTCisEltOfVec<2, 1>, SDTCisSameAs<0, 1>, SDTCisPtrTy<3>
Nate Begemanea391a22008-02-09 01:37:05 +0000186]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187
Evan Chengd1d68072008-03-08 00:58:38 +0000188def STDPrefetch : SDTypeProfile<0, 3, [ // prefetch
189 SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>
190]>;
191
192def STDMemBarrier : SDTypeProfile<0, 5, [ // memory barier
Andrew Lenharth785610d2008-02-16 01:24:58 +0000193 SDTCisSameAs<0,1>, SDTCisSameAs<0,2>, SDTCisSameAs<0,3>, SDTCisSameAs<0,4>,
194 SDTCisInt<0>
195]>;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000196def STDAtomic3 : SDTypeProfile<1, 3, [
197 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>, SDTCisInt<0>, SDTCisPtrTy<1>
198]>;
199def STDAtomic2 : SDTypeProfile<1, 2, [
200 SDTCisSameAs<0,2>, SDTCisInt<0>, SDTCisPtrTy<1>
201]>;
Andrew Lenharth785610d2008-02-16 01:24:58 +0000202
Bill Wendling7173da52007-11-13 09:19:02 +0000203class SDCallSeqStart<list<SDTypeConstraint> constraints> :
204 SDTypeProfile<0, 1, constraints>;
205class SDCallSeqEnd<list<SDTypeConstraint> constraints> :
206 SDTypeProfile<0, 2, constraints>;
207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208//===----------------------------------------------------------------------===//
209// Selection DAG Node Properties.
210//
211// Note: These are hard coded into tblgen.
212//
213class SDNodeProperty;
214def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
215def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
216def SDNPHasChain : SDNodeProperty; // R/W chain operand and result
217def SDNPOutFlag : SDNodeProperty; // Write a flag result
218def SDNPInFlag : SDNodeProperty; // Read a flag operand
219def SDNPOptInFlag : SDNodeProperty; // Optionally read a flag operand
Chris Lattner6887b142008-01-06 08:36:04 +0000220def SDNPMayStore : SDNodeProperty; // May write to memory, sets 'mayStore'.
Chris Lattnerdfde8132008-01-10 04:44:32 +0000221def SDNPMayLoad : SDNodeProperty; // May read memory, sets 'mayLoad'.
Chris Lattner2e40ad12008-01-10 05:48:23 +0000222def SDNPSideEffect : SDNodeProperty; // Sets 'HasUnmodelledSideEffects'.
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000223def SDNPMemOperand : SDNodeProperty; // Touches memory, has assoc MemOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224
225//===----------------------------------------------------------------------===//
226// Selection DAG Node definitions.
227//
228class SDNode<string opcode, SDTypeProfile typeprof,
229 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
230 string Opcode = opcode;
231 string SDClass = sdclass;
232 list<SDNodeProperty> Properties = props;
233 SDTypeProfile TypeProfile = typeprof;
234}
235
236def set;
Evan Chengf031fcb2007-09-25 01:48:59 +0000237def implicit;
Evan Cheng775baac2007-09-12 23:30:14 +0000238def parallel;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239def node;
240def srcvalue;
241
242def imm : SDNode<"ISD::Constant" , SDTIntLeaf , [], "ConstantSDNode">;
Nate Begemane2ba64f2008-02-14 08:57:00 +0000243def fpimm : SDNode<"ISD::ConstantFP", SDTFPLeaf , [], "ConstantFPSDNode">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244def vt : SDNode<"ISD::VALUETYPE" , SDTOther , [], "VTSDNode">;
245def bb : SDNode<"ISD::BasicBlock", SDTOther , [], "BasicBlockSDNode">;
246def cond : SDNode<"ISD::CONDCODE" , SDTOther , [], "CondCodeSDNode">;
247def undef : SDNode<"ISD::UNDEF" , SDTUNDEF , []>;
248def globaladdr : SDNode<"ISD::GlobalAddress", SDTPtrLeaf, [],
249 "GlobalAddressSDNode">;
250def tglobaladdr : SDNode<"ISD::TargetGlobalAddress", SDTPtrLeaf, [],
251 "GlobalAddressSDNode">;
252def globaltlsaddr : SDNode<"ISD::GlobalTLSAddress", SDTPtrLeaf, [],
253 "GlobalAddressSDNode">;
254def tglobaltlsaddr : SDNode<"ISD::TargetGlobalTLSAddress", SDTPtrLeaf, [],
255 "GlobalAddressSDNode">;
256def constpool : SDNode<"ISD::ConstantPool", SDTPtrLeaf, [],
257 "ConstantPoolSDNode">;
258def tconstpool : SDNode<"ISD::TargetConstantPool", SDTPtrLeaf, [],
259 "ConstantPoolSDNode">;
260def jumptable : SDNode<"ISD::JumpTable", SDTPtrLeaf, [],
261 "JumpTableSDNode">;
262def tjumptable : SDNode<"ISD::TargetJumpTable", SDTPtrLeaf, [],
263 "JumpTableSDNode">;
264def frameindex : SDNode<"ISD::FrameIndex", SDTPtrLeaf, [],
265 "FrameIndexSDNode">;
266def tframeindex : SDNode<"ISD::TargetFrameIndex", SDTPtrLeaf, [],
267 "FrameIndexSDNode">;
Bill Wendlingfef06052008-09-16 21:48:12 +0000268def externalsym : SDNode<"ISD::ExternalSymbol", SDTPtrLeaf, [],
269 "ExternalSymbolSDNode">;
270def texternalsym: SDNode<"ISD::TargetExternalSymbol", SDTPtrLeaf, [],
271 "ExternalSymbolSDNode">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272
273def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
274 [SDNPCommutative, SDNPAssociative]>;
275def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
276def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
277 [SDNPCommutative, SDNPAssociative]>;
278def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
279def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
280def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
281def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
282def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
283def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
284def srl : SDNode<"ISD::SRL" , SDTIntShiftOp>;
285def sra : SDNode<"ISD::SRA" , SDTIntShiftOp>;
286def shl : SDNode<"ISD::SHL" , SDTIntShiftOp>;
287def rotl : SDNode<"ISD::ROTL" , SDTIntShiftOp>;
288def rotr : SDNode<"ISD::ROTR" , SDTIntShiftOp>;
289def and : SDNode<"ISD::AND" , SDTIntBinOp,
290 [SDNPCommutative, SDNPAssociative]>;
291def or : SDNode<"ISD::OR" , SDTIntBinOp,
292 [SDNPCommutative, SDNPAssociative]>;
293def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
294 [SDNPCommutative, SDNPAssociative]>;
295def addc : SDNode<"ISD::ADDC" , SDTIntBinOp,
296 [SDNPCommutative, SDNPOutFlag]>;
297def adde : SDNode<"ISD::ADDE" , SDTIntBinOp,
298 [SDNPCommutative, SDNPOutFlag, SDNPInFlag]>;
299def subc : SDNode<"ISD::SUBC" , SDTIntBinOp,
300 [SDNPOutFlag]>;
301def sube : SDNode<"ISD::SUBE" , SDTIntBinOp,
302 [SDNPOutFlag, SDNPInFlag]>;
303
304def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
305def bswap : SDNode<"ISD::BSWAP" , SDTIntUnaryOp>;
306def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
307def cttz : SDNode<"ISD::CTTZ" , SDTIntUnaryOp>;
308def ctpop : SDNode<"ISD::CTPOP" , SDTIntUnaryOp>;
309def sext : SDNode<"ISD::SIGN_EXTEND", SDTIntExtendOp>;
310def zext : SDNode<"ISD::ZERO_EXTEND", SDTIntExtendOp>;
311def anyext : SDNode<"ISD::ANY_EXTEND" , SDTIntExtendOp>;
312def trunc : SDNode<"ISD::TRUNCATE" , SDTIntTruncOp>;
313def bitconvert : SDNode<"ISD::BIT_CONVERT", SDTUnaryOp>;
Nate Begemanea391a22008-02-09 01:37:05 +0000314def extractelt : SDNode<"ISD::EXTRACT_VECTOR_ELT", SDTVecExtract>;
315def insertelt : SDNode<"ISD::INSERT_VECTOR_ELT", SDTVecInsert>;
316
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317
318def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
319def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
320def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
321def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
322def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
323def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
324def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
325def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
326def fsin : SDNode<"ISD::FSIN" , SDTFPUnaryOp>;
327def fcos : SDNode<"ISD::FCOS" , SDTFPUnaryOp>;
Dan Gohmanc8b20e22008-08-21 17:55:02 +0000328def frint : SDNode<"ISD::FRINT" , SDTFPUnaryOp>;
329def ftrunc : SDNode<"ISD::FTRUNC" , SDTFPUnaryOp>;
330def fceil : SDNode<"ISD::FCEIL" , SDTFPUnaryOp>;
331def ffloor : SDNode<"ISD::FFLOOR" , SDTFPUnaryOp>;
332def fnearbyint : SDNode<"ISD::FNEARBYINT" , SDTFPUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333
334def fround : SDNode<"ISD::FP_ROUND" , SDTFPRoundOp>;
335def fextend : SDNode<"ISD::FP_EXTEND" , SDTFPExtendOp>;
336def fcopysign : SDNode<"ISD::FCOPYSIGN" , SDTFPSignOp>;
337
338def sint_to_fp : SDNode<"ISD::SINT_TO_FP" , SDTIntToFPOp>;
339def uint_to_fp : SDNode<"ISD::UINT_TO_FP" , SDTIntToFPOp>;
340def fp_to_sint : SDNode<"ISD::FP_TO_SINT" , SDTFPToIntOp>;
341def fp_to_uint : SDNode<"ISD::FP_TO_UINT" , SDTFPToIntOp>;
342
343def setcc : SDNode<"ISD::SETCC" , SDTSetCC>;
344def select : SDNode<"ISD::SELECT" , SDTSelect>;
345def selectcc : SDNode<"ISD::SELECT_CC" , SDTSelectCC>;
Nate Begeman9a1ce152008-05-12 19:40:03 +0000346def vsetcc : SDNode<"ISD::VSETCC" , SDTSetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347
348def brcond : SDNode<"ISD::BRCOND" , SDTBrcond, [SDNPHasChain]>;
349def brind : SDNode<"ISD::BRIND" , SDTBrind, [SDNPHasChain]>;
350def br : SDNode<"ISD::BR" , SDTBr, [SDNPHasChain]>;
Chris Lattner3d254552008-01-15 22:02:54 +0000351def ret : SDNode<"ISD::RET" , SDTNone, [SDNPHasChain]>;
352def trap : SDNode<"ISD::TRAP" , SDTNone,
353 [SDNPHasChain, SDNPSideEffect]>;
Evan Chengd1d68072008-03-08 00:58:38 +0000354
355def prefetch : SDNode<"ISD::PREFETCH" , STDPrefetch,
356 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
357
358def membarrier : SDNode<"ISD::MEMBARRIER" , STDMemBarrier,
Andrew Lenharth785610d2008-02-16 01:24:58 +0000359 [SDNPHasChain, SDNPSideEffect]>;
Evan Chengd1d68072008-03-08 00:58:38 +0000360
Dale Johannesenbc187662008-08-28 02:44:49 +0000361def atomic_cmp_swap_8 : SDNode<"ISD::ATOMIC_CMP_SWAP_8" , STDAtomic3,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000362 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000363def atomic_load_add_8 : SDNode<"ISD::ATOMIC_LOAD_ADD_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000364 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000365def atomic_swap_8 : SDNode<"ISD::ATOMIC_SWAP_8", STDAtomic2,
Bill Wendling6f189e22008-08-19 23:09:18 +0000366 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000367def atomic_load_sub_8 : SDNode<"ISD::ATOMIC_LOAD_SUB_8" , STDAtomic2,
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000368 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000369def atomic_load_and_8 : SDNode<"ISD::ATOMIC_LOAD_AND_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000370 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000371def atomic_load_or_8 : SDNode<"ISD::ATOMIC_LOAD_OR_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000372 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000373def atomic_load_xor_8 : SDNode<"ISD::ATOMIC_LOAD_XOR_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000374 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000375def atomic_load_nand_8: SDNode<"ISD::ATOMIC_LOAD_NAND_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000376 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000377def atomic_load_min_8 : SDNode<"ISD::ATOMIC_LOAD_MIN_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000378 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000379def atomic_load_max_8 : SDNode<"ISD::ATOMIC_LOAD_MAX_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000380 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000381def atomic_load_umin_8 : SDNode<"ISD::ATOMIC_LOAD_UMIN_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000382 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000383def atomic_load_umax_8 : SDNode<"ISD::ATOMIC_LOAD_UMAX_8", STDAtomic2,
384 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
385def atomic_cmp_swap_16 : SDNode<"ISD::ATOMIC_CMP_SWAP_16" , STDAtomic3,
386 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
387def atomic_load_add_16 : SDNode<"ISD::ATOMIC_LOAD_ADD_16" , STDAtomic2,
388 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
389def atomic_swap_16 : SDNode<"ISD::ATOMIC_SWAP_16", STDAtomic2,
390 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
391def atomic_load_sub_16 : SDNode<"ISD::ATOMIC_LOAD_SUB_16" , STDAtomic2,
392 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
393def atomic_load_and_16 : SDNode<"ISD::ATOMIC_LOAD_AND_16" , STDAtomic2,
394 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
395def atomic_load_or_16 : SDNode<"ISD::ATOMIC_LOAD_OR_16" , STDAtomic2,
396 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
397def atomic_load_xor_16 : SDNode<"ISD::ATOMIC_LOAD_XOR_16" , STDAtomic2,
398 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
399def atomic_load_nand_16: SDNode<"ISD::ATOMIC_LOAD_NAND_16", STDAtomic2,
400 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
401def atomic_load_min_16 : SDNode<"ISD::ATOMIC_LOAD_MIN_16", STDAtomic2,
402 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
403def atomic_load_max_16 : SDNode<"ISD::ATOMIC_LOAD_MAX_16", STDAtomic2,
404 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
405def atomic_load_umin_16 : SDNode<"ISD::ATOMIC_LOAD_UMIN_16", STDAtomic2,
406 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
407def atomic_load_umax_16 : SDNode<"ISD::ATOMIC_LOAD_UMAX_16", STDAtomic2,
408 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
409def atomic_cmp_swap_32 : SDNode<"ISD::ATOMIC_CMP_SWAP_32" , STDAtomic3,
410 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
411def atomic_load_add_32 : SDNode<"ISD::ATOMIC_LOAD_ADD_32" , STDAtomic2,
412 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
413def atomic_swap_32 : SDNode<"ISD::ATOMIC_SWAP_32", STDAtomic2,
414 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
415def atomic_load_sub_32 : SDNode<"ISD::ATOMIC_LOAD_SUB_32" , STDAtomic2,
416 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
417def atomic_load_and_32 : SDNode<"ISD::ATOMIC_LOAD_AND_32" , STDAtomic2,
418 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
419def atomic_load_or_32 : SDNode<"ISD::ATOMIC_LOAD_OR_32" , STDAtomic2,
420 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
421def atomic_load_xor_32 : SDNode<"ISD::ATOMIC_LOAD_XOR_32" , STDAtomic2,
422 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
423def atomic_load_nand_32: SDNode<"ISD::ATOMIC_LOAD_NAND_32", STDAtomic2,
424 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
425def atomic_load_min_32 : SDNode<"ISD::ATOMIC_LOAD_MIN_32", STDAtomic2,
426 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
427def atomic_load_max_32 : SDNode<"ISD::ATOMIC_LOAD_MAX_32", STDAtomic2,
428 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
429def atomic_load_umin_32 : SDNode<"ISD::ATOMIC_LOAD_UMIN_32", STDAtomic2,
430 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
431def atomic_load_umax_32 : SDNode<"ISD::ATOMIC_LOAD_UMAX_32", STDAtomic2,
432 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
433def atomic_cmp_swap_64 : SDNode<"ISD::ATOMIC_CMP_SWAP_64" , STDAtomic3,
434 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
435def atomic_load_add_64 : SDNode<"ISD::ATOMIC_LOAD_ADD_64" , STDAtomic2,
436 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
437def atomic_swap_64 : SDNode<"ISD::ATOMIC_SWAP_64", STDAtomic2,
438 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
439def atomic_load_sub_64 : SDNode<"ISD::ATOMIC_LOAD_SUB_64" , STDAtomic2,
440 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
441def atomic_load_and_64 : SDNode<"ISD::ATOMIC_LOAD_AND_64" , STDAtomic2,
442 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
443def atomic_load_or_64 : SDNode<"ISD::ATOMIC_LOAD_OR_64" , STDAtomic2,
444 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
445def atomic_load_xor_64 : SDNode<"ISD::ATOMIC_LOAD_XOR_64" , STDAtomic2,
446 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
447def atomic_load_nand_64: SDNode<"ISD::ATOMIC_LOAD_NAND_64", STDAtomic2,
448 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
449def atomic_load_min_64 : SDNode<"ISD::ATOMIC_LOAD_MIN_64", STDAtomic2,
450 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
451def atomic_load_max_64 : SDNode<"ISD::ATOMIC_LOAD_MAX_64", STDAtomic2,
452 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
453def atomic_load_umin_64 : SDNode<"ISD::ATOMIC_LOAD_UMIN_64", STDAtomic2,
454 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
455def atomic_load_umax_64 : SDNode<"ISD::ATOMIC_LOAD_UMAX_64", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000456 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
458// Do not use ld, st directly. Use load, extload, sextload, zextload, store,
459// and truncst (see below).
Chris Lattnerdfde8132008-01-10 04:44:32 +0000460def ld : SDNode<"ISD::LOAD" , SDTLoad,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000461 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000462def st : SDNode<"ISD::STORE" , SDTStore,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000463 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000464def ist : SDNode<"ISD::STORE" , SDTIStore,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000465 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466
467def vector_shuffle : SDNode<"ISD::VECTOR_SHUFFLE", SDTVecShuffle, []>;
Duncan Sandse10a0cb2008-07-28 19:17:21 +0000468def build_vector : SDNode<"ISD::BUILD_VECTOR", SDTypeProfile<1, -1, []>, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469def scalar_to_vector : SDNode<"ISD::SCALAR_TO_VECTOR", SDTypeProfile<1, 1, []>,
470 []>;
471def vector_extract : SDNode<"ISD::EXTRACT_VECTOR_ELT",
472 SDTypeProfile<1, 2, [SDTCisPtrTy<2>]>, []>;
473def vector_insert : SDNode<"ISD::INSERT_VECTOR_ELT",
474 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Christopher Lambb768c2e2007-07-26 07:34:40 +0000475
476def extract_subreg : SDNode<"ISD::EXTRACT_SUBREG",
477 SDTypeProfile<1, 2, []>>;
478def insert_subreg : SDNode<"ISD::INSERT_SUBREG",
479 SDTypeProfile<1, 3, []>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481// Nodes for intrinsics, you should use the intrinsic itself and let tblgen use
482// these internally. Don't reference these directly.
483def intrinsic_void : SDNode<"ISD::INTRINSIC_VOID",
484 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
485 [SDNPHasChain]>;
486def intrinsic_w_chain : SDNode<"ISD::INTRINSIC_W_CHAIN",
487 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>,
488 [SDNPHasChain]>;
489def intrinsic_wo_chain : SDNode<"ISD::INTRINSIC_WO_CHAIN",
490 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>, []>;
491
492
493//===----------------------------------------------------------------------===//
494// Selection DAG Condition Codes
495
496class CondCode; // ISD::CondCode enums
497def SETOEQ : CondCode; def SETOGT : CondCode;
498def SETOGE : CondCode; def SETOLT : CondCode; def SETOLE : CondCode;
499def SETONE : CondCode; def SETO : CondCode; def SETUO : CondCode;
500def SETUEQ : CondCode; def SETUGT : CondCode; def SETUGE : CondCode;
501def SETULT : CondCode; def SETULE : CondCode; def SETUNE : CondCode;
502
503def SETEQ : CondCode; def SETGT : CondCode; def SETGE : CondCode;
504def SETLT : CondCode; def SETLE : CondCode; def SETNE : CondCode;
505
506
507//===----------------------------------------------------------------------===//
508// Selection DAG Node Transformation Functions.
509//
510// This mechanism allows targets to manipulate nodes in the output DAG once a
511// match has been formed. This is typically used to manipulate immediate
512// values.
513//
514class SDNodeXForm<SDNode opc, code xformFunction> {
515 SDNode Opcode = opc;
516 code XFormFunction = xformFunction;
517}
518
519def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
520
521
522//===----------------------------------------------------------------------===//
523// Selection DAG Pattern Fragments.
524//
525// Pattern fragments are reusable chunks of dags that match specific things.
526// They can take arguments and have C++ predicates that control whether they
527// match. They are intended to make the patterns for common instructions more
528// compact and readable.
529//
530
531/// PatFrag - Represents a pattern fragment. This can match something on the
532/// DAG, frame a single node to multiply nested other fragments.
533///
534class PatFrag<dag ops, dag frag, code pred = [{}],
535 SDNodeXForm xform = NOOP_SDNodeXForm> {
536 dag Operands = ops;
537 dag Fragment = frag;
538 code Predicate = pred;
539 SDNodeXForm OperandTransform = xform;
540}
541
542// PatLeaf's are pattern fragments that have no operands. This is just a helper
543// to define immediates and other common things concisely.
544class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
545 : PatFrag<(ops), frag, pred, xform>;
546
547// Leaf fragments.
548
Duncan Sands92c43912008-06-06 12:08:01 +0000549def vtInt : PatLeaf<(vt), [{ return N->getVT().isInteger(); }]>;
550def vtFP : PatLeaf<(vt), [{ return N->getVT().isFloatingPoint(); }]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551
552def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
553def immAllOnesV: PatLeaf<(build_vector), [{
554 return ISD::isBuildVectorAllOnes(N);
555}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556def immAllOnesV_bc: PatLeaf<(bitconvert), [{
557 return ISD::isBuildVectorAllOnes(N);
558}]>;
Chris Lattner8f259c02007-11-24 19:02:07 +0000559def immAllZerosV: PatLeaf<(build_vector), [{
560 return ISD::isBuildVectorAllZeros(N);
561}]>;
562def immAllZerosV_bc: PatLeaf<(bitconvert), [{
563 return ISD::isBuildVectorAllZeros(N);
564}]>;
565
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566
567
568// Other helper fragments.
569def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
570def vnot : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV)>;
571def vnot_conv : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV_bc)>;
572def ineg : PatFrag<(ops node:$in), (sub 0, node:$in)>;
573
574// load fragments.
575def load : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000576 LoadSDNode *LD = cast<LoadSDNode>(N);
577 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
578 LD->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579}]>;
580
581// extending load fragments.
582def extloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000583 LoadSDNode *LD = cast<LoadSDNode>(N);
584 return LD->getExtensionType() == ISD::EXTLOAD &&
585 LD->getAddressingMode() == ISD::UNINDEXED &&
586 LD->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587}]>;
588def extloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000589 LoadSDNode *LD = cast<LoadSDNode>(N);
590 return LD->getExtensionType() == ISD::EXTLOAD &&
591 LD->getAddressingMode() == ISD::UNINDEXED &&
592 LD->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593}]>;
594def extloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000595 LoadSDNode *LD = cast<LoadSDNode>(N);
596 return LD->getExtensionType() == ISD::EXTLOAD &&
597 LD->getAddressingMode() == ISD::UNINDEXED &&
598 LD->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599}]>;
600def extloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000601 LoadSDNode *LD = cast<LoadSDNode>(N);
602 return LD->getExtensionType() == ISD::EXTLOAD &&
603 LD->getAddressingMode() == ISD::UNINDEXED &&
604 LD->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605}]>;
606def extloadf32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000607 LoadSDNode *LD = cast<LoadSDNode>(N);
608 return LD->getExtensionType() == ISD::EXTLOAD &&
609 LD->getAddressingMode() == ISD::UNINDEXED &&
610 LD->getMemoryVT() == MVT::f32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000612def extloadf64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000613 LoadSDNode *LD = cast<LoadSDNode>(N);
614 return LD->getExtensionType() == ISD::EXTLOAD &&
615 LD->getAddressingMode() == ISD::UNINDEXED &&
616 LD->getMemoryVT() == MVT::f64;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000617}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618
619def sextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000620 LoadSDNode *LD = cast<LoadSDNode>(N);
621 return LD->getExtensionType() == ISD::SEXTLOAD &&
622 LD->getAddressingMode() == ISD::UNINDEXED &&
623 LD->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624}]>;
625def sextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000626 LoadSDNode *LD = cast<LoadSDNode>(N);
627 return LD->getExtensionType() == ISD::SEXTLOAD &&
628 LD->getAddressingMode() == ISD::UNINDEXED &&
629 LD->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630}]>;
631def sextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000632 LoadSDNode *LD = cast<LoadSDNode>(N);
633 return LD->getExtensionType() == ISD::SEXTLOAD &&
634 LD->getAddressingMode() == ISD::UNINDEXED &&
635 LD->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636}]>;
637def sextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000638 LoadSDNode *LD = cast<LoadSDNode>(N);
639 return LD->getExtensionType() == ISD::SEXTLOAD &&
640 LD->getAddressingMode() == ISD::UNINDEXED &&
641 LD->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642}]>;
643
644def zextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000645 LoadSDNode *LD = cast<LoadSDNode>(N);
646 return LD->getExtensionType() == ISD::ZEXTLOAD &&
647 LD->getAddressingMode() == ISD::UNINDEXED &&
648 LD->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649}]>;
650def zextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000651 LoadSDNode *LD = cast<LoadSDNode>(N);
652 return LD->getExtensionType() == ISD::ZEXTLOAD &&
653 LD->getAddressingMode() == ISD::UNINDEXED &&
654 LD->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655}]>;
656def zextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000657 LoadSDNode *LD = cast<LoadSDNode>(N);
658 return LD->getExtensionType() == ISD::ZEXTLOAD &&
659 LD->getAddressingMode() == ISD::UNINDEXED &&
660 LD->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661}]>;
662def zextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000663 LoadSDNode *LD = cast<LoadSDNode>(N);
664 return LD->getExtensionType() == ISD::ZEXTLOAD &&
665 LD->getAddressingMode() == ISD::UNINDEXED &&
666 LD->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667}]>;
668
669// store fragments.
670def store : PatFrag<(ops node:$val, node:$ptr),
671 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000672 StoreSDNode *ST = cast<StoreSDNode>(N);
673 return !ST->isTruncatingStore() &&
674 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675}]>;
676
677// truncstore fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678def truncstorei8 : PatFrag<(ops node:$val, node:$ptr),
679 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000680 StoreSDNode *ST = cast<StoreSDNode>(N);
681 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i8 &&
682 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683}]>;
684def truncstorei16 : PatFrag<(ops node:$val, node:$ptr),
685 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000686 StoreSDNode *ST = cast<StoreSDNode>(N);
687 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i16 &&
688 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689}]>;
690def truncstorei32 : PatFrag<(ops node:$val, node:$ptr),
691 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000692 StoreSDNode *ST = cast<StoreSDNode>(N);
Dan Gohman41a458d2008-08-20 15:54:46 +0000693 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i32 &&
694 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695}]>;
696def truncstoref32 : PatFrag<(ops node:$val, node:$ptr),
697 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000698 StoreSDNode *ST = cast<StoreSDNode>(N);
699 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f32 &&
700 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000702def truncstoref64 : PatFrag<(ops node:$val, node:$ptr),
703 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000704 StoreSDNode *ST = cast<StoreSDNode>(N);
705 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f64 &&
706 ST->getAddressingMode() == ISD::UNINDEXED;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000707}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708
709// indexed store fragments.
710def pre_store : PatFrag<(ops node:$val, node:$base, node:$offset),
711 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000712 StoreSDNode *ST = cast<StoreSDNode>(N);
713 ISD::MemIndexedMode AM = ST->getAddressingMode();
714 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
715 !ST->isTruncatingStore();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716}]>;
717
718def pre_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
719 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000720 StoreSDNode *ST = cast<StoreSDNode>(N);
721 ISD::MemIndexedMode AM = ST->getAddressingMode();
722 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
723 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724}]>;
725def pre_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
726 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000727 StoreSDNode *ST = cast<StoreSDNode>(N);
728 ISD::MemIndexedMode AM = ST->getAddressingMode();
729 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
730 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731}]>;
732def pre_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
733 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000734 StoreSDNode *ST = cast<StoreSDNode>(N);
735 ISD::MemIndexedMode AM = ST->getAddressingMode();
736 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
737 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738}]>;
739def pre_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
740 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000741 StoreSDNode *ST = cast<StoreSDNode>(N);
742 ISD::MemIndexedMode AM = ST->getAddressingMode();
743 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
744 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745}]>;
746def pre_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
747 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000748 StoreSDNode *ST = cast<StoreSDNode>(N);
749 ISD::MemIndexedMode AM = ST->getAddressingMode();
750 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
751 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752}]>;
753
754def post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset),
755 (ist node:$val, node:$ptr, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000756 StoreSDNode *ST = cast<StoreSDNode>(N);
757 ISD::MemIndexedMode AM = ST->getAddressingMode();
758 return !ST->isTruncatingStore() &&
759 (AM == ISD::POST_INC || AM == ISD::POST_DEC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760}]>;
761
762def post_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
763 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000764 StoreSDNode *ST = cast<StoreSDNode>(N);
765 ISD::MemIndexedMode AM = ST->getAddressingMode();
766 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
767 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768}]>;
769def post_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
770 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000771 StoreSDNode *ST = cast<StoreSDNode>(N);
772 ISD::MemIndexedMode AM = ST->getAddressingMode();
773 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
774 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775}]>;
776def post_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
777 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000778 StoreSDNode *ST = cast<StoreSDNode>(N);
779 ISD::MemIndexedMode AM = ST->getAddressingMode();
780 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
781 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782}]>;
783def post_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
784 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000785 StoreSDNode *ST = cast<StoreSDNode>(N);
786 ISD::MemIndexedMode AM = ST->getAddressingMode();
787 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
788 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789}]>;
790def post_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
791 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000792 StoreSDNode *ST = cast<StoreSDNode>(N);
793 ISD::MemIndexedMode AM = ST->getAddressingMode();
794 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
795 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796}]>;
797
798// setcc convenience fragments.
799def setoeq : PatFrag<(ops node:$lhs, node:$rhs),
800 (setcc node:$lhs, node:$rhs, SETOEQ)>;
801def setogt : PatFrag<(ops node:$lhs, node:$rhs),
802 (setcc node:$lhs, node:$rhs, SETOGT)>;
803def setoge : PatFrag<(ops node:$lhs, node:$rhs),
804 (setcc node:$lhs, node:$rhs, SETOGE)>;
805def setolt : PatFrag<(ops node:$lhs, node:$rhs),
806 (setcc node:$lhs, node:$rhs, SETOLT)>;
807def setole : PatFrag<(ops node:$lhs, node:$rhs),
808 (setcc node:$lhs, node:$rhs, SETOLE)>;
809def setone : PatFrag<(ops node:$lhs, node:$rhs),
810 (setcc node:$lhs, node:$rhs, SETONE)>;
811def seto : PatFrag<(ops node:$lhs, node:$rhs),
812 (setcc node:$lhs, node:$rhs, SETO)>;
813def setuo : PatFrag<(ops node:$lhs, node:$rhs),
814 (setcc node:$lhs, node:$rhs, SETUO)>;
815def setueq : PatFrag<(ops node:$lhs, node:$rhs),
816 (setcc node:$lhs, node:$rhs, SETUEQ)>;
817def setugt : PatFrag<(ops node:$lhs, node:$rhs),
818 (setcc node:$lhs, node:$rhs, SETUGT)>;
819def setuge : PatFrag<(ops node:$lhs, node:$rhs),
820 (setcc node:$lhs, node:$rhs, SETUGE)>;
821def setult : PatFrag<(ops node:$lhs, node:$rhs),
822 (setcc node:$lhs, node:$rhs, SETULT)>;
823def setule : PatFrag<(ops node:$lhs, node:$rhs),
824 (setcc node:$lhs, node:$rhs, SETULE)>;
825def setune : PatFrag<(ops node:$lhs, node:$rhs),
826 (setcc node:$lhs, node:$rhs, SETUNE)>;
827def seteq : PatFrag<(ops node:$lhs, node:$rhs),
828 (setcc node:$lhs, node:$rhs, SETEQ)>;
829def setgt : PatFrag<(ops node:$lhs, node:$rhs),
830 (setcc node:$lhs, node:$rhs, SETGT)>;
831def setge : PatFrag<(ops node:$lhs, node:$rhs),
832 (setcc node:$lhs, node:$rhs, SETGE)>;
833def setlt : PatFrag<(ops node:$lhs, node:$rhs),
834 (setcc node:$lhs, node:$rhs, SETLT)>;
835def setle : PatFrag<(ops node:$lhs, node:$rhs),
836 (setcc node:$lhs, node:$rhs, SETLE)>;
837def setne : PatFrag<(ops node:$lhs, node:$rhs),
838 (setcc node:$lhs, node:$rhs, SETNE)>;
839
840//===----------------------------------------------------------------------===//
841// Selection DAG Pattern Support.
842//
843// Patterns are what are actually matched against the target-flavored
844// instruction selection DAG. Instructions defined by the target implicitly
845// define patterns in most cases, but patterns can also be explicitly added when
846// an operation is defined by a sequence of instructions (e.g. loading a large
847// immediate value on RISC targets that do not support immediates as large as
848// their GPRs).
849//
850
851class Pattern<dag patternToMatch, list<dag> resultInstrs> {
852 dag PatternToMatch = patternToMatch;
853 list<dag> ResultInstrs = resultInstrs;
854 list<Predicate> Predicates = []; // See class Instruction in Target.td.
855 int AddedComplexity = 0; // See class Instruction in Target.td.
856}
857
858// Pat - A simple (but common) form of a pattern, which produces a simple result
859// not needing a full list.
860class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
861
862//===----------------------------------------------------------------------===//
863// Complex pattern definitions.
864//
Christopher Lamb059c7c92008-01-31 07:27:46 +0000865
866class CPAttribute;
867// Pass the parent Operand as root to CP function rather
868// than the root of the sub-DAG
869def CPAttrParentAsRoot : CPAttribute;
870
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871// Complex patterns, e.g. X86 addressing mode, requires pattern matching code
872// in C++. NumOperands is the number of operands returned by the select function;
873// SelectFunc is the name of the function used to pattern match the max. pattern;
874// RootNodes are the list of possible root nodes of the sub-dags to match.
875// e.g. X86 addressing mode - def addr : ComplexPattern<4, "SelectAddr", [add]>;
876//
877class ComplexPattern<ValueType ty, int numops, string fn,
Christopher Lamb059c7c92008-01-31 07:27:46 +0000878 list<SDNode> roots = [], list<SDNodeProperty> props = [],
879 list<CPAttribute> attrs = []> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 ValueType Ty = ty;
881 int NumOperands = numops;
882 string SelectFunc = fn;
883 list<SDNode> RootNodes = roots;
884 list<SDNodeProperty> Properties = props;
Christopher Lamb059c7c92008-01-31 07:27:46 +0000885 list<CPAttribute> Attributes = attrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886}
887
888//===----------------------------------------------------------------------===//
889// Dwarf support.
890//
891def SDT_dwarf_loc : SDTypeProfile<0, 3,
892 [SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>]>;
893def dwarf_loc : SDNode<"ISD::DEBUG_LOC", SDT_dwarf_loc,[SDNPHasChain]>;