blob: 9dd8e786188298c16b0ffd4225c710caee87ebdb [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Chris Lattner62ed6b92008-01-01 01:12:31 +000091/// ChangeToImmediate - Replace this operand with a new immediate operand of
92/// the specified value. If an operand is known to be an immediate already,
93/// the setImm method should be used.
94void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
95 // If this operand is currently a register operand, and if this is in a
96 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000097 if (isReg() && isOnRegUseList())
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent())
101 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000102
Chris Lattner62ed6b92008-01-01 01:12:31 +0000103 OpKind = MO_Immediate;
104 Contents.ImmVal = ImmVal;
105}
106
107/// ChangeToRegister - Replace this operand with a new register operand of
108/// the specified value. If an operand is known to be an register already,
109/// the setReg method should be used.
110void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000111 bool isKill, bool isDead, bool isUndef,
112 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000113 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000114 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000115 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000116 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000117 setReg(Reg);
118 } else {
119 // Otherwise, change this to a register and set the reg#.
120 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000121 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000122 // Ensure isOnRegUseList() returns false.
123 Contents.Reg.Prev = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000124
125 // If this operand is embedded in a function, add the operand to the
126 // register's use/def list.
127 if (MachineInstr *MI = getParent())
128 if (MachineBasicBlock *MBB = MI->getParent())
129 if (MachineFunction *MF = MBB->getParent())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000130 MF->getRegInfo().addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000131 }
132
133 IsDef = isDef;
134 IsImp = isImp;
135 IsKill = isKill;
136 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000137 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000138 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000139 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000140 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000141 SubReg = 0;
142}
143
Chris Lattnerf7382302007-12-30 21:56:09 +0000144/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000145/// operand. Note that this should stay in sync with the hash_value overload
146/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000147bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000148 if (getType() != Other.getType() ||
149 getTargetFlags() != Other.getTargetFlags())
150 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000151
Chris Lattnerf7382302007-12-30 21:56:09 +0000152 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000153 case MachineOperand::MO_Register:
154 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
155 getSubReg() == Other.getSubReg();
156 case MachineOperand::MO_Immediate:
157 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000158 case MachineOperand::MO_CImmediate:
159 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000160 case MachineOperand::MO_FPImmediate:
161 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000162 case MachineOperand::MO_MachineBasicBlock:
163 return getMBB() == Other.getMBB();
164 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000165 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000166 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000167 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000168 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000169 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000170 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000171 case MachineOperand::MO_GlobalAddress:
172 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
173 case MachineOperand::MO_ExternalSymbol:
174 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
175 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000176 case MachineOperand::MO_BlockAddress:
177 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000178 case MO_RegisterMask:
179 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000180 case MachineOperand::MO_MCSymbol:
181 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000182 case MachineOperand::MO_Metadata:
183 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000184 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000185 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000186}
187
Chandler Carruthd862d692012-07-05 11:06:22 +0000188// Note: this must stay exactly in sync with isIdenticalTo above.
189hash_code llvm::hash_value(const MachineOperand &MO) {
190 switch (MO.getType()) {
191 case MachineOperand::MO_Register:
192 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getReg(),
193 MO.getSubReg(), MO.isDef());
194 case MachineOperand::MO_Immediate:
195 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
196 case MachineOperand::MO_CImmediate:
197 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
198 case MachineOperand::MO_FPImmediate:
199 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
200 case MachineOperand::MO_MachineBasicBlock:
201 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
202 case MachineOperand::MO_FrameIndex:
203 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
204 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000205 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000206 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
207 MO.getOffset());
208 case MachineOperand::MO_JumpTableIndex:
209 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
210 case MachineOperand::MO_ExternalSymbol:
211 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
212 MO.getSymbolName());
213 case MachineOperand::MO_GlobalAddress:
214 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
215 MO.getOffset());
216 case MachineOperand::MO_BlockAddress:
217 return hash_combine(MO.getType(), MO.getTargetFlags(),
218 MO.getBlockAddress());
219 case MachineOperand::MO_RegisterMask:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
221 case MachineOperand::MO_Metadata:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
223 case MachineOperand::MO_MCSymbol:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
225 }
226 llvm_unreachable("Invalid machine operand type");
227}
228
Chris Lattnerf7382302007-12-30 21:56:09 +0000229/// print - Print the specified machine operand.
230///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000231void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000232 // If the instruction is embedded into a basic block, we can find the
233 // target info for the instruction.
234 if (!TM)
235 if (const MachineInstr *MI = getParent())
236 if (const MachineBasicBlock *MBB = MI->getParent())
237 if (const MachineFunction *MF = MBB->getParent())
238 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000239 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000240
Chris Lattnerf7382302007-12-30 21:56:09 +0000241 switch (getType()) {
242 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000243 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000244
Evan Cheng4784f1f2009-06-30 08:49:04 +0000245 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000246 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000247 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000248 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000249 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000250 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000251 if (isEarlyClobber())
252 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000253 if (isImplicit())
254 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000255 OS << "def";
256 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000257 // <def,read-undef> only makes sense when getSubReg() is set.
258 // Don't clutter the output otherwise.
259 if (isUndef() && getSubReg())
260 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000261 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000262 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000263 NeedComma = true;
264 }
Evan Cheng07897072009-10-14 23:37:31 +0000265
Jakob Stoklund Olesen41afb9d2012-05-04 22:53:26 +0000266 if (isKill() || isDead() || (isUndef() && isUse()) || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000267 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000268 NeedComma = false;
269 if (isKill()) {
270 OS << "kill";
271 NeedComma = true;
272 }
273 if (isDead()) {
274 OS << "dead";
275 NeedComma = true;
276 }
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000277 if (isUndef() && isUse()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000278 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000279 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000280 NeedComma = true;
281 }
282 if (isInternalRead()) {
283 if (NeedComma) OS << ',';
284 OS << "internal";
285 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000286 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000287 }
Chris Lattner31530612009-06-24 17:54:48 +0000288 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000289 }
290 break;
291 case MachineOperand::MO_Immediate:
292 OS << getImm();
293 break;
Devang Patel8594d422011-06-24 20:46:11 +0000294 case MachineOperand::MO_CImmediate:
295 getCImm()->getValue().print(OS, false);
296 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000297 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000298 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000299 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000300 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000301 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000302 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000303 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000304 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 break;
306 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000307 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000308 break;
309 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000310 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000311 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000312 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000313 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000314 case MachineOperand::MO_TargetIndex:
315 OS << "<ti#" << getIndex();
316 if (getOffset()) OS << "+" << getOffset();
317 OS << '>';
318 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000319 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000320 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000321 break;
322 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000323 OS << "<ga:";
324 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000325 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000326 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000327 break;
328 case MachineOperand::MO_ExternalSymbol:
329 OS << "<es:" << getSymbolName();
330 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000331 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000332 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000333 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000334 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000335 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000336 OS << '>';
337 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000338 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000339 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000340 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000341 case MachineOperand::MO_Metadata:
342 OS << '<';
343 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
344 OS << '>';
345 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000346 case MachineOperand::MO_MCSymbol:
347 OS << "<MCSym=" << *getMCSymbol() << '>';
348 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000349 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000350
Chris Lattner31530612009-06-24 17:54:48 +0000351 if (unsigned TF = getTargetFlags())
352 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000353}
354
355//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000356// MachineMemOperand Implementation
357//===----------------------------------------------------------------------===//
358
Chris Lattner40a858f2010-09-21 05:39:30 +0000359/// getAddrSpace - Return the LLVM IR address space number that this pointer
360/// points into.
361unsigned MachinePointerInfo::getAddrSpace() const {
362 if (V == 0) return 0;
363 return cast<PointerType>(V->getType())->getAddressSpace();
364}
365
Chris Lattnere8639032010-09-21 06:22:23 +0000366/// getConstantPool - Return a MachinePointerInfo record that refers to the
367/// constant pool.
368MachinePointerInfo MachinePointerInfo::getConstantPool() {
369 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
370}
371
372/// getFixedStack - Return a MachinePointerInfo record that refers to the
373/// the specified FrameIndex.
374MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
375 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
376}
377
Chris Lattner1daa6f42010-09-21 06:43:24 +0000378MachinePointerInfo MachinePointerInfo::getJumpTable() {
379 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
380}
381
382MachinePointerInfo MachinePointerInfo::getGOT() {
383 return MachinePointerInfo(PseudoSourceValue::getGOT());
384}
Chris Lattner40a858f2010-09-21 05:39:30 +0000385
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000386MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
387 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
388}
389
Chris Lattnerda39c392010-09-21 04:32:08 +0000390MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000391 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000392 const MDNode *TBAAInfo,
393 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000394 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000395 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000396 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000397 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
398 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000399 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000400 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000401}
402
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000403/// Profile - Gather unique data for the object.
404///
405void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000406 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000407 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000408 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000409 ID.AddInteger(Flags);
410}
411
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
413 // The Value and Offset may differ due to CSE. But the flags and size
414 // should be the same.
415 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
416 assert(MMO->getSize() == getSize() && "Size mismatch!");
417
418 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
419 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000420 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
421 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000422 // Also update the base and offset, because the new alignment may
423 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000424 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000425 }
426}
427
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000428/// getAlignment - Return the minimum known alignment in bytes of the
429/// actual memory reference.
430uint64_t MachineMemOperand::getAlignment() const {
431 return MinAlign(getBaseAlignment(), getOffset());
432}
433
Dan Gohmanc76909a2009-09-25 20:36:54 +0000434raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
435 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000436 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000437
Dan Gohmanc76909a2009-09-25 20:36:54 +0000438 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000439 OS << "Volatile ";
440
Dan Gohmanc76909a2009-09-25 20:36:54 +0000441 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000442 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000443 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000444 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000445 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000446
Dan Gohmancd26ec52009-09-23 01:33:16 +0000447 // Print the address information.
448 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000449 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000450 OS << "<unknown>";
451 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000452 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000453
454 // If the alignment of the memory reference itself differs from the alignment
455 // of the base pointer, print the base alignment explicitly, next to the base
456 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000457 if (MMO.getBaseAlignment() != MMO.getAlignment())
458 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000459
Dan Gohmanc76909a2009-09-25 20:36:54 +0000460 if (MMO.getOffset() != 0)
461 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000462 OS << "]";
463
464 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000465 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
466 MMO.getBaseAlignment() != MMO.getSize())
467 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000468
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000469 // Print TBAA info.
470 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
471 OS << "(tbaa=";
472 if (TBAAInfo->getNumOperands() > 0)
473 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
474 else
475 OS << "<unknown>";
476 OS << ")";
477 }
478
Bill Wendlingd65ba722011-04-29 23:45:22 +0000479 // Print nontemporal info.
480 if (MMO.isNonTemporal())
481 OS << "(nontemporal)";
482
Dan Gohmancd26ec52009-09-23 01:33:16 +0000483 return OS;
484}
485
Dan Gohmance42e402008-07-07 20:32:02 +0000486//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000487// MachineInstr Implementation
488//===----------------------------------------------------------------------===//
489
Evan Chengc0f64ff2006-11-27 23:37:22 +0000490/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000491/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000492MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000493 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000494 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000495 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000496 // Make sure that we get added to a machine basicblock
497 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000498}
499
Evan Cheng67f660c2006-11-30 07:08:44 +0000500void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000501 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000502 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000503 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000504 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000505 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000506 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000507}
508
Bob Wilson0855cad2010-04-09 04:34:03 +0000509/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
510/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000511/// the MCInstrDesc.
512MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000513 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000514 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000515 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000516 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000517 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
518 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000519 if (!NoImp)
520 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000521 // Make sure that we get added to a machine basicblock
522 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000523}
524
Dale Johannesen06efc022009-01-27 23:20:29 +0000525/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000526MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000527 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000528 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000529 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000530 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000531 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000532 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
533 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000534 if (!NoImp)
535 addImplicitDefUseOperands();
536 // Make sure that we get added to a machine basicblock
537 LeakDetector::addGarbageObject(this);
538}
539
540/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000541/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000542/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000543MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000544 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000545 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000546 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000547 unsigned NumImplicitOps =
548 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000549 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000550 addImplicitDefUseOperands();
551 // Make sure that we get added to a machine basicblock
552 LeakDetector::addGarbageObject(this);
553 MBB->push_back(this); // Add instruction to end of basic block!
554}
555
556/// MachineInstr ctor - As above, but with a DebugLoc.
557///
558MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000559 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000560 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000561 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000562 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000563 unsigned NumImplicitOps =
564 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000565 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000566 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000567 // Make sure that we get added to a machine basicblock
568 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000569 MBB->push_back(this); // Add instruction to end of basic block!
570}
571
Misha Brukmance22e762004-07-09 14:45:17 +0000572/// MachineInstr ctor - Copies MachineInstr arg exactly
573///
Evan Cheng1ed99222008-07-19 00:37:25 +0000574MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000575 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000576 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000577 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000578 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000579
Misha Brukmance22e762004-07-09 14:45:17 +0000580 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000581 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
582 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000583
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000584 // Copy all the flags.
585 Flags = MI.Flags;
586
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000587 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000588 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000589
590 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000591}
592
Misha Brukmance22e762004-07-09 14:45:17 +0000593MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000594 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000595#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000596 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000597 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000598 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000599 "Reg operand def/use list corrupted");
600 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000601#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000602}
603
Chris Lattner62ed6b92008-01-01 01:12:31 +0000604/// getRegInfo - If this instruction is embedded into a MachineFunction,
605/// return the MachineRegisterInfo object for the current function, otherwise
606/// return null.
607MachineRegisterInfo *MachineInstr::getRegInfo() {
608 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000609 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000610 return 0;
611}
612
613/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
614/// this instruction from their respective use lists. This requires that the
615/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000616void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
617 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000618 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000619 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000620}
621
622/// AddRegOperandsToUseLists - Add all of the register operands in
623/// this instruction from their respective use lists. This requires that the
624/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000625void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
626 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000627 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000628 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000629}
630
Chris Lattner62ed6b92008-01-01 01:12:31 +0000631/// addOperand - Add the specified operand to the instruction. If it is an
632/// implicit operand, it is added to the end of the operand list. If it is
633/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000634/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000635void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000636 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000637 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000638 MachineRegisterInfo *RegInfo = getRegInfo();
639
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000640 // If the Operands backing store is reallocated, all register operands must
641 // be removed and re-added to RegInfo. It is storing pointers to operands.
642 bool Reallocate = RegInfo &&
643 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000644
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000645 // Find the insert location for the new operand. Implicit registers go at
646 // the end, everything goes before the implicit regs.
647 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000648
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000649 // Remove all the implicit operands from RegInfo if they need to be shifted.
650 // FIXME: Allow mixed explicit and implicit operands on inline asm.
651 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
652 // implicit-defs, but they must not be moved around. See the FIXME in
653 // InstrEmitter.cpp.
654 if (!isImpReg && !isInlineAsm()) {
655 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
656 --OpNo;
657 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000658 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000659 }
660 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000661
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000662 // OpNo now points as the desired insertion point. Unless this is a variadic
663 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000664 // RegMask operands go between the explicit and implicit operands.
665 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
666 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000667 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000668
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000669 // All operands from OpNo have been removed from RegInfo. If the Operands
670 // backing store needs to be reallocated, we also need to remove any other
671 // register operands.
672 if (Reallocate)
673 for (unsigned i = 0; i != OpNo; ++i)
674 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000675 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000676
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000677 // Insert the new operand at OpNo.
678 Operands.insert(Operands.begin() + OpNo, Op);
679 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000680
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000681 // The Operands backing store has now been reallocated, so we can re-add the
682 // operands before OpNo.
683 if (Reallocate)
684 for (unsigned i = 0; i != OpNo; ++i)
685 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000686 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000687
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000688 // When adding a register operand, tell RegInfo about it.
689 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000690 // Ensure isOnRegUseList() returns false, regardless of Op's status.
691 Operands[OpNo].Contents.Reg.Prev = 0;
692 // Add the new operand to RegInfo.
693 if (RegInfo)
694 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000695 // If the register operand is flagged as early, mark the operand as such.
696 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
697 Operands[OpNo].setIsEarlyClobber(true);
698 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000699
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000700 // Re-add all the implicit ops.
701 if (RegInfo) {
702 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000703 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000704 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000705 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000706 }
707}
708
709/// RemoveOperand - Erase an operand from an instruction, leaving it with one
710/// fewer operand than it started with.
711///
712void MachineInstr::RemoveOperand(unsigned OpNo) {
713 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000714 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000715
Chris Lattner62ed6b92008-01-01 01:12:31 +0000716 // Special case removing the last one.
717 if (OpNo == Operands.size()-1) {
718 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000719 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
720 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachee61d672011-08-24 16:44:17 +0000721
Chris Lattner62ed6b92008-01-01 01:12:31 +0000722 Operands.pop_back();
723 return;
724 }
725
726 // Otherwise, we are removing an interior operand. If we have reginfo to
727 // update, remove all operands that will be shifted down from their reg lists,
728 // move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000729 if (RegInfo) {
730 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000731 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000732 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000733 }
734 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000735
Chris Lattner62ed6b92008-01-01 01:12:31 +0000736 Operands.erase(Operands.begin()+OpNo);
737
738 if (RegInfo) {
739 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000740 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000741 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000742 }
743 }
744}
745
Dan Gohmanc76909a2009-09-25 20:36:54 +0000746/// addMemOperand - Add a MachineMemOperand to the machine instruction.
747/// This function should be used only occasionally. The setMemRefs function
748/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000749void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000750 MachineMemOperand *MO) {
751 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000752 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000753
Benjamin Kramer861ea232012-03-16 16:39:27 +0000754 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000755 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000756
Benjamin Kramer861ea232012-03-16 16:39:27 +0000757 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000758 NewMemRefs[NewNum - 1] = MO;
759
760 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000761 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000762}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000763
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000764bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000765 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000766 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000767 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000768 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000769 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000770 return true;
771 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000772 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000773 return false;
774 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000775 ++MII;
776 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000777
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000778 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000779}
780
Evan Cheng506049f2010-03-03 01:44:33 +0000781bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
782 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000783 // If opcodes or number of operands are not the same then the two
784 // instructions are obviously not identical.
785 if (Other->getOpcode() != getOpcode() ||
786 Other->getNumOperands() != getNumOperands())
787 return false;
788
Evan Chengddfd1372011-12-14 02:11:42 +0000789 if (isBundle()) {
790 // Both instructions are bundles, compare MIs inside the bundle.
791 MachineBasicBlock::const_instr_iterator I1 = *this;
792 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
793 MachineBasicBlock::const_instr_iterator I2 = *Other;
794 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
795 while (++I1 != E1 && I1->isInsideBundle()) {
796 ++I2;
797 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
798 return false;
799 }
800 }
801
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000802 // Check operands to make sure they match.
803 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
804 const MachineOperand &MO = getOperand(i);
805 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000806 if (!MO.isReg()) {
807 if (!MO.isIdenticalTo(OMO))
808 return false;
809 continue;
810 }
811
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000812 // Clients may or may not want to ignore defs when testing for equality.
813 // For example, machine CSE pass only cares about finding common
814 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000815 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000816 if (Check == IgnoreDefs)
817 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000818 else if (Check == IgnoreVRegDefs) {
819 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
820 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
821 if (MO.getReg() != OMO.getReg())
822 return false;
823 } else {
824 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000825 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000826 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
827 return false;
828 }
829 } else {
830 if (!MO.isIdenticalTo(OMO))
831 return false;
832 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
833 return false;
834 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000835 }
Devang Patel9194c672011-07-07 17:45:33 +0000836 // If DebugLoc does not match then two dbg.values are not identical.
837 if (isDebugValue())
838 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
839 && getDebugLoc() != Other->getDebugLoc())
840 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000841 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000842}
843
Chris Lattner48d7c062006-04-17 21:35:41 +0000844/// removeFromParent - This method unlinks 'this' from the containing basic
845/// block, and returns it, but does not delete it.
846MachineInstr *MachineInstr::removeFromParent() {
847 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000848
849 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000850 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000851 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000852 MachineBasicBlock::instr_iterator MII = *this; ++MII;
853 MachineBasicBlock::instr_iterator E = MBB->instr_end();
854 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000855 MachineInstr *MI = &*MII;
856 ++MII;
857 MBB->remove(MI);
858 }
859 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000860 getParent()->remove(this);
861 return this;
862}
863
864
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000865/// eraseFromParent - This method unlinks 'this' from the containing basic
866/// block, and deletes it.
867void MachineInstr::eraseFromParent() {
868 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000869 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000870 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000871 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000872 MachineBasicBlock::instr_iterator MII = *this; ++MII;
873 MachineBasicBlock::instr_iterator E = MBB->instr_end();
874 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000875 MachineInstr *MI = &*MII;
876 ++MII;
877 MBB->erase(MI);
878 }
879 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000880 // Erase the individual instruction, which may itself be inside a bundle.
881 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000882}
883
884
Evan Cheng19e3f312007-05-15 01:26:09 +0000885/// getNumExplicitOperands - Returns the number of non-implicit operands.
886///
887unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000888 unsigned NumOperands = MCID->getNumOperands();
889 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000890 return NumOperands;
891
Dan Gohman9407cd42009-04-15 17:59:11 +0000892 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
893 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000894 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000895 NumOperands++;
896 }
897 return NumOperands;
898}
899
Andrew Trick99a7a132012-02-08 02:17:25 +0000900/// isBundled - Return true if this instruction part of a bundle. This is true
901/// if either itself or its following instruction is marked "InsideBundle".
902bool MachineInstr::isBundled() const {
903 if (isInsideBundle())
904 return true;
905 MachineBasicBlock::const_instr_iterator nextMI = this;
906 ++nextMI;
907 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
908}
909
Evan Chengc36b7062011-01-07 23:50:32 +0000910bool MachineInstr::isStackAligningInlineAsm() const {
911 if (isInlineAsm()) {
912 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
913 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
914 return true;
915 }
916 return false;
917}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000918
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000919int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
920 unsigned *GroupNo) const {
921 assert(isInlineAsm() && "Expected an inline asm instruction");
922 assert(OpIdx < getNumOperands() && "OpIdx out of range");
923
924 // Ignore queries about the initial operands.
925 if (OpIdx < InlineAsm::MIOp_FirstOperand)
926 return -1;
927
928 unsigned Group = 0;
929 unsigned NumOps;
930 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
931 i += NumOps) {
932 const MachineOperand &FlagMO = getOperand(i);
933 // If we reach the implicit register operands, stop looking.
934 if (!FlagMO.isImm())
935 return -1;
936 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
937 if (i + NumOps > OpIdx) {
938 if (GroupNo)
939 *GroupNo = Group;
940 return i;
941 }
942 ++Group;
943 }
944 return -1;
945}
946
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000947const TargetRegisterClass*
948MachineInstr::getRegClassConstraint(unsigned OpIdx,
949 const TargetInstrInfo *TII,
950 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000951 assert(getParent() && "Can't have an MBB reference here!");
952 assert(getParent()->getParent() && "Can't have an MF reference here!");
953 const MachineFunction &MF = *getParent()->getParent();
954
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000955 // Most opcodes have fixed constraints in their MCInstrDesc.
956 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000957 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000958
959 if (!getOperand(OpIdx).isReg())
960 return NULL;
961
962 // For tied uses on inline asm, get the constraint from the def.
963 unsigned DefIdx;
964 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
965 OpIdx = DefIdx;
966
967 // Inline asm stores register class constraints in the flag word.
968 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
969 if (FlagIdx < 0)
970 return NULL;
971
972 unsigned Flag = getOperand(FlagIdx).getImm();
973 unsigned RCID;
974 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
975 return TRI->getRegClass(RCID);
976
977 // Assume that all registers in a memory operand are pointers.
978 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000979 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000980
981 return NULL;
982}
983
Evan Chengddfd1372011-12-14 02:11:42 +0000984/// getBundleSize - Return the number of instructions inside the MI bundle.
985unsigned MachineInstr::getBundleSize() const {
986 assert(isBundle() && "Expecting a bundle");
987
988 MachineBasicBlock::const_instr_iterator I = *this;
989 unsigned Size = 0;
990 while ((++I)->isInsideBundle()) {
991 ++Size;
992 }
993 assert(Size > 1 && "Malformed bundle");
994
995 return Size;
996}
997
Evan Chengfaa51072007-04-26 19:00:32 +0000998/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000999/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001000/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001001int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1002 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001003 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001004 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001005 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001006 continue;
1007 unsigned MOReg = MO.getReg();
1008 if (!MOReg)
1009 continue;
1010 if (MOReg == Reg ||
1011 (TRI &&
1012 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1013 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1014 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001015 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001016 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001017 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001018 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001019}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001020
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001021/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1022/// indicating if this instruction reads or writes Reg. This also considers
1023/// partial defines.
1024std::pair<bool,bool>
1025MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1026 SmallVectorImpl<unsigned> *Ops) const {
1027 bool PartDef = false; // Partial redefine.
1028 bool FullDef = false; // Full define.
1029 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001030
1031 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1032 const MachineOperand &MO = getOperand(i);
1033 if (!MO.isReg() || MO.getReg() != Reg)
1034 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001035 if (Ops)
1036 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001037 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001038 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001039 else if (MO.getSubReg() && !MO.isUndef())
1040 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001041 PartDef = true;
1042 else
1043 FullDef = true;
1044 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001045 // A partial redefine uses Reg unless there is also a full define.
1046 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001047}
1048
Evan Cheng6130f662008-03-05 00:59:57 +00001049/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001050/// the specified register or -1 if it is not found. If isDead is true, defs
1051/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1052/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001053int
1054MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1055 const TargetRegisterInfo *TRI) const {
1056 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001057 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001058 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001059 // Accept regmask operands when Overlap is set.
1060 // Ignore them when looking for a specific def operand (Overlap == false).
1061 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1062 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001063 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001064 continue;
1065 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001066 bool Found = (MOReg == Reg);
1067 if (!Found && TRI && isPhys &&
1068 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1069 if (Overlap)
1070 Found = TRI->regsOverlap(MOReg, Reg);
1071 else
1072 Found = TRI->isSubRegister(MOReg, Reg);
1073 }
1074 if (Found && (!isDead || MO.isDead()))
1075 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001076 }
Evan Cheng6130f662008-03-05 00:59:57 +00001077 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001078}
Evan Cheng19e3f312007-05-15 01:26:09 +00001079
Evan Chengf277ee42007-05-29 18:35:22 +00001080/// findFirstPredOperandIdx() - Find the index of the first operand in the
1081/// operand list that is used to represent the predicate. It returns -1 if
1082/// none is found.
1083int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001084 // Don't call MCID.findFirstPredOperandIdx() because this variant
1085 // is sometimes called on an instruction that's not yet complete, and
1086 // so the number of operands is less than the MCID indicates. In
1087 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001088 const MCInstrDesc &MCID = getDesc();
1089 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001090 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001091 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001092 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001093 }
1094
Evan Chengf277ee42007-05-29 18:35:22 +00001095 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001096}
Jim Grosbachee61d672011-08-24 16:44:17 +00001097
Bob Wilsond9df5012009-04-09 17:16:43 +00001098/// isRegTiedToUseOperand - Given the index of a register def operand,
1099/// check if the register def is tied to a source operand, due to either
1100/// two-address elimination or inline assembly constraints. Returns the
1101/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001102bool MachineInstr::
1103isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001104 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001105 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001106 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001107 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001108 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001109 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001110 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001111 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1112 if (FlagIdx < 0)
1113 return false;
1114
1115 // Which part of the group is DefOpIdx?
1116 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1117
Evan Chengc36b7062011-01-07 23:50:32 +00001118 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1119 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001120 const MachineOperand &FMO = getOperand(i);
1121 if (!FMO.isImm())
1122 continue;
1123 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1124 continue;
1125 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001126 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001127 Idx == DefNo) {
1128 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001129 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001130 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001131 }
Evan Chengfb112882009-03-23 08:01:15 +00001132 }
Evan Chengef5d0702009-06-24 02:05:51 +00001133 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001134 }
1135
Bob Wilsond9df5012009-04-09 17:16:43 +00001136 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001137 const MCInstrDesc &MCID = getDesc();
1138 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001139 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001140 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001141 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001142 if (UseOpIdx)
1143 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001144 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001145 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001146 }
1147 return false;
1148}
1149
Evan Chenga24752f2009-03-19 20:30:06 +00001150/// isRegTiedToDefOperand - Return true if the operand of the specified index
1151/// is a register use and it is tied to an def operand. It also returns the def
1152/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001153bool MachineInstr::
1154isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001155 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001156 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001157 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001158 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001159
1160 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001161 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1162 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001163 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001164
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001165 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001166 unsigned DefNo;
1167 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1168 if (!DefOpIdx)
1169 return true;
1170
Evan Chengc36b7062011-01-07 23:50:32 +00001171 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001172 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001173 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001174 while (DefNo) {
1175 const MachineOperand &FMO = getOperand(DefIdx);
1176 assert(FMO.isImm());
1177 // Skip over this def.
1178 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1179 --DefNo;
1180 }
Evan Chengef5d0702009-06-24 02:05:51 +00001181 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001182 return true;
1183 }
1184 return false;
1185 }
1186
Evan Chenge837dea2011-06-28 19:10:37 +00001187 const MCInstrDesc &MCID = getDesc();
1188 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001189 return false;
1190 const MachineOperand &MO = getOperand(UseOpIdx);
1191 if (!MO.isReg() || !MO.isUse())
1192 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001193 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001194 if (DefIdx == -1)
1195 return false;
1196 if (DefOpIdx)
1197 *DefOpIdx = (unsigned)DefIdx;
1198 return true;
1199}
1200
Dan Gohmane6cd7572010-05-13 20:34:42 +00001201/// clearKillInfo - Clears kill flags on all operands.
1202///
1203void MachineInstr::clearKillInfo() {
1204 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1205 MachineOperand &MO = getOperand(i);
1206 if (MO.isReg() && MO.isUse())
1207 MO.setIsKill(false);
1208 }
1209}
1210
Evan Cheng576d1232006-12-06 08:27:42 +00001211/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1212///
1213void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1214 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1215 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001216 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001217 continue;
1218 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1219 MachineOperand &MOp = getOperand(j);
1220 if (!MOp.isIdenticalTo(MO))
1221 continue;
1222 if (MO.isKill())
1223 MOp.setIsKill();
1224 else
1225 MOp.setIsDead();
1226 break;
1227 }
1228 }
1229}
1230
Evan Cheng19e3f312007-05-15 01:26:09 +00001231/// copyPredicates - Copies predicate operand(s) from MI.
1232void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001233 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001234
Evan Chenge837dea2011-06-28 19:10:37 +00001235 const MCInstrDesc &MCID = MI->getDesc();
1236 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001237 return;
1238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001239 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001240 // Predicated operands must be last operands.
1241 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001242 }
1243 }
1244}
1245
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001246void MachineInstr::substituteRegister(unsigned FromReg,
1247 unsigned ToReg,
1248 unsigned SubIdx,
1249 const TargetRegisterInfo &RegInfo) {
1250 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1251 if (SubIdx)
1252 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1253 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1254 MachineOperand &MO = getOperand(i);
1255 if (!MO.isReg() || MO.getReg() != FromReg)
1256 continue;
1257 MO.substPhysReg(ToReg, RegInfo);
1258 }
1259 } else {
1260 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1261 MachineOperand &MO = getOperand(i);
1262 if (!MO.isReg() || MO.getReg() != FromReg)
1263 continue;
1264 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1265 }
1266 }
1267}
1268
Evan Cheng9f1c8312008-07-03 09:09:37 +00001269/// isSafeToMove - Return true if it is safe to move this instruction. If
1270/// SawStore is set to true, it means that there is a store (or call) between
1271/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001272bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001273 AliasAnalysis *AA,
1274 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001275 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001276 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001277 SawStore = true;
1278 return false;
1279 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001280
1281 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001282 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001283 return false;
1284
1285 // See if this instruction does a load. If so, we have to guarantee that the
1286 // loaded value doesn't change between the load and the its intended
1287 // destination. The check for isInvariantLoad gives the targe the chance to
1288 // classify the load as always returning a constant, e.g. a constant pool
1289 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001290 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001291 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001292 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001293 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001294
Evan Chengb27087f2008-03-13 00:44:09 +00001295 return true;
1296}
1297
Evan Chengdf3b9932008-08-27 20:33:50 +00001298/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1299/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001300bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001301 AliasAnalysis *AA,
1302 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001303 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001304 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001305 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001306 return false;
1307 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001308 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001309 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001310 continue;
1311 // FIXME: For now, do not remat any instruction with register operands.
1312 // Later on, we can loosen the restriction is the register operands have
1313 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001314 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001315 // partially).
1316 if (MO.isUse())
1317 return false;
1318 else if (!MO.isDead() && MO.getReg() != DstReg)
1319 return false;
1320 }
1321 return true;
1322}
1323
Dan Gohman3e4fb702008-09-24 00:06:15 +00001324/// hasVolatileMemoryRef - Return true if this instruction may have a
1325/// volatile memory reference, or if the information describing the
1326/// memory reference is not available. Return false if it is known to
1327/// have no volatile memory references.
1328bool MachineInstr::hasVolatileMemoryRef() const {
1329 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001330 if (!mayStore() &&
1331 !mayLoad() &&
1332 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001333 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001334 return false;
1335
1336 // Otherwise, if the instruction has no memory reference information,
1337 // conservatively assume it wasn't preserved.
1338 if (memoperands_empty())
1339 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001340
Dan Gohman3e4fb702008-09-24 00:06:15 +00001341 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001342 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1343 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001344 return true;
1345
1346 return false;
1347}
1348
Dan Gohmane33f44c2009-10-07 17:38:06 +00001349/// isInvariantLoad - Return true if this instruction is loading from a
1350/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001351/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001352/// of a function if it does not change. This should only return true of
1353/// *all* loads the instruction does are invariant (if it does multiple loads).
1354bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1355 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001356 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001357 return false;
1358
1359 // If the instruction has lost its memoperands, conservatively assume that
1360 // it may not be an invariant load.
1361 if (memoperands_empty())
1362 return false;
1363
1364 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1365
1366 for (mmo_iterator I = memoperands_begin(),
1367 E = memoperands_end(); I != E; ++I) {
1368 if ((*I)->isVolatile()) return false;
1369 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001370 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001371
1372 if (const Value *V = (*I)->getValue()) {
1373 // A load from a constant PseudoSourceValue is invariant.
1374 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1375 if (PSV->isConstant(MFI))
1376 continue;
1377 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001378 if (AA && AA->pointsToConstantMemory(
1379 AliasAnalysis::Location(V, (*I)->getSize(),
1380 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001381 continue;
1382 }
1383
1384 // Otherwise assume conservatively.
1385 return false;
1386 }
1387
1388 // Everything checks out.
1389 return true;
1390}
1391
Evan Cheng229694f2009-12-03 02:31:43 +00001392/// isConstantValuePHI - If the specified instruction is a PHI that always
1393/// merges together the same virtual register, return the register, otherwise
1394/// return 0.
1395unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001396 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001397 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001398 assert(getNumOperands() >= 3 &&
1399 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001400
1401 unsigned Reg = getOperand(1).getReg();
1402 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1403 if (getOperand(i).getReg() != Reg)
1404 return 0;
1405 return Reg;
1406}
1407
Evan Chengc36b7062011-01-07 23:50:32 +00001408bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001409 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001410 return true;
1411 if (isInlineAsm()) {
1412 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1413 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1414 return true;
1415 }
1416
1417 return false;
1418}
1419
Evan Chenga57fabe2010-04-08 20:02:37 +00001420/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1421///
1422bool MachineInstr::allDefsAreDead() const {
1423 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1424 const MachineOperand &MO = getOperand(i);
1425 if (!MO.isReg() || MO.isUse())
1426 continue;
1427 if (!MO.isDead())
1428 return false;
1429 }
1430 return true;
1431}
1432
Evan Chengc8f46c42010-10-22 21:49:09 +00001433/// copyImplicitOps - Copy implicit register operands from specified
1434/// instruction to this instruction.
1435void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1436 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1437 i != e; ++i) {
1438 const MachineOperand &MO = MI->getOperand(i);
1439 if (MO.isReg() && MO.isImplicit())
1440 addOperand(MO);
1441 }
1442}
1443
Brian Gaeke21326fc2004-02-13 04:39:32 +00001444void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001445 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001446}
1447
Jim Grosbachee61d672011-08-24 16:44:17 +00001448static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001449 raw_ostream &CommentOS) {
1450 const LLVMContext &Ctx = MF->getFunction()->getContext();
1451 if (!DL.isUnknown()) { // Print source line info.
1452 DIScope Scope(DL.getScope(Ctx));
1453 // Omit the directory, because it's likely to be long and uninteresting.
1454 if (Scope.Verify())
1455 CommentOS << Scope.getFilename();
1456 else
1457 CommentOS << "<unknown>";
1458 CommentOS << ':' << DL.getLine();
1459 if (DL.getCol() != 0)
1460 CommentOS << ':' << DL.getCol();
1461 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1462 if (!InlinedAtDL.isUnknown()) {
1463 CommentOS << " @[ ";
1464 printDebugLoc(InlinedAtDL, MF, CommentOS);
1465 CommentOS << " ]";
1466 }
1467 }
1468}
1469
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001470void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001471 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1472 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001473 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001474 if (const MachineBasicBlock *MBB = getParent()) {
1475 MF = MBB->getParent();
1476 if (!TM && MF)
1477 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001478 if (MF)
1479 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001480 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001481
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001482 // Save a list of virtual registers.
1483 SmallVector<unsigned, 8> VirtRegs;
1484
Dan Gohman0ba90f32009-10-31 20:19:03 +00001485 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001486 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001487 for (; StartOp < e && getOperand(StartOp).isReg() &&
1488 getOperand(StartOp).isDef() &&
1489 !getOperand(StartOp).isImplicit();
1490 ++StartOp) {
1491 if (StartOp != 0) OS << ", ";
1492 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001493 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001494 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001495 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001496 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001497
Dan Gohman0ba90f32009-10-31 20:19:03 +00001498 if (StartOp != 0)
1499 OS << " = ";
1500
1501 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001502 if (TM && TM->getInstrInfo())
1503 OS << TM->getInstrInfo()->getName(getOpcode());
1504 else
1505 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001506
Dan Gohman0ba90f32009-10-31 20:19:03 +00001507 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001508 bool OmittedAnyCallClobbers = false;
1509 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001510 unsigned AsmDescOp = ~0u;
1511 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001512
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001513 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001514 // Print asm string.
1515 OS << " ";
1516 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1517
1518 // Print HasSideEffects, IsAlignStack
1519 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1520 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1521 OS << " [sideeffect]";
1522 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1523 OS << " [alignstack]";
1524
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001525 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001526 FirstOp = false;
1527 }
1528
1529
Chris Lattner6a592272002-10-30 01:55:38 +00001530 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001531 const MachineOperand &MO = getOperand(i);
1532
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001533 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001534 VirtRegs.push_back(MO.getReg());
1535
Dan Gohman80f6c582009-11-09 19:38:45 +00001536 // Omit call-clobbered registers which aren't used anywhere. This makes
1537 // call instructions much less noisy on targets where calls clobber lots
1538 // of registers. Don't rely on MO.isDead() because we may be called before
1539 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001540 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001541 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1542 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001543 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001544 const MachineRegisterInfo &MRI = MF->getRegInfo();
1545 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1546 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001547 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1548 AI.isValid(); ++AI) {
1549 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001550 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1551 HasAliasLive = true;
1552 break;
1553 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001554 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001555 if (!HasAliasLive) {
1556 OmittedAnyCallClobbers = true;
1557 continue;
1558 }
1559 }
1560 }
1561 }
1562
1563 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001564 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001565 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001566 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1567 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001568 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001569 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001570 OS << "opt:";
1571 }
Evan Cheng59b36552010-04-28 20:03:13 +00001572 if (isDebugValue() && MO.isMetadata()) {
1573 // Pretty print DBG_VALUE instructions.
1574 const MDNode *MD = MO.getMetadata();
1575 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1576 OS << "!\"" << MDS->getString() << '\"';
1577 else
1578 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001579 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1580 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001581 } else if (i == AsmDescOp && MO.isImm()) {
1582 // Pretty print the inline asm operand descriptor.
1583 OS << '$' << AsmOpCount++;
1584 unsigned Flag = MO.getImm();
1585 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001586 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1587 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1588 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1589 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1590 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1591 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1592 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001593 }
1594
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001595 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001596 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001597 if (TM)
1598 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1599 else
1600 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001601 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001602
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001603 unsigned TiedTo = 0;
1604 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001605 OS << " tiedto:$" << TiedTo;
1606
1607 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001608
1609 // Compute the index of the next operand descriptor.
1610 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001611 } else
1612 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001613 }
1614
1615 // Briefly indicate whether any call clobbers were omitted.
1616 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001617 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001618 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001619 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001620
Dan Gohman0ba90f32009-10-31 20:19:03 +00001621 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001622 if (Flags) {
1623 if (!HaveSemi) OS << ";"; HaveSemi = true;
1624 OS << " flags: ";
1625
1626 if (Flags & FrameSetup)
1627 OS << "FrameSetup";
1628 }
1629
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001630 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001631 if (!HaveSemi) OS << ";"; HaveSemi = true;
1632
1633 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001634 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1635 i != e; ++i) {
1636 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001637 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001638 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001639 }
1640 }
1641
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001642 // Print the regclass of any virtual registers encountered.
1643 if (MRI && !VirtRegs.empty()) {
1644 if (!HaveSemi) OS << ";"; HaveSemi = true;
1645 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1646 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001647 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001648 for (unsigned j = i+1; j != VirtRegs.size();) {
1649 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1650 ++j;
1651 continue;
1652 }
1653 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001654 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001655 VirtRegs.erase(VirtRegs.begin()+j);
1656 }
1657 }
1658 }
1659
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001660 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001661 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1662 if (!HaveSemi) OS << ";"; HaveSemi = true;
1663 DIVariable DV(getOperand(e - 1).getMetadata());
1664 OS << " line no:" << DV.getLineNumber();
1665 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1666 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1667 if (!InlinedAtDL.isUnknown()) {
1668 OS << " inlined @[ ";
1669 printDebugLoc(InlinedAtDL, MF, OS);
1670 OS << " ]";
1671 }
1672 }
1673 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001674 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001675 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001676 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001677 }
1678
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001679 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001680}
1681
Owen Andersonb487e722008-01-24 01:10:07 +00001682bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001683 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001684 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001685 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001686 bool hasAliases = isPhysReg &&
1687 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001688 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001689 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001690 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1691 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001692 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001693 continue;
1694 unsigned Reg = MO.getReg();
1695 if (!Reg)
1696 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001697
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001698 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001699 if (!Found) {
1700 if (MO.isKill())
1701 // The register is already marked kill.
1702 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001703 if (isPhysReg && isRegTiedToDefOperand(i))
1704 // Two-address uses of physregs must not be marked kill.
1705 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001706 MO.setIsKill();
1707 Found = true;
1708 }
1709 } else if (hasAliases && MO.isKill() &&
1710 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001711 // A super-register kill already exists.
1712 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001713 return true;
1714 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001715 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001716 }
1717 }
1718
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001719 // Trim unneeded kill operands.
1720 while (!DeadOps.empty()) {
1721 unsigned OpIdx = DeadOps.back();
1722 if (getOperand(OpIdx).isImplicit())
1723 RemoveOperand(OpIdx);
1724 else
1725 getOperand(OpIdx).setIsKill(false);
1726 DeadOps.pop_back();
1727 }
1728
Bill Wendling4a23d722008-03-03 22:14:33 +00001729 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001730 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001731 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001732 addOperand(MachineOperand::CreateReg(IncomingReg,
1733 false /*IsDef*/,
1734 true /*IsImp*/,
1735 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001736 return true;
1737 }
Dan Gohman3f629402008-09-03 15:56:16 +00001738 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001739}
1740
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001741void MachineInstr::clearRegisterKills(unsigned Reg,
1742 const TargetRegisterInfo *RegInfo) {
1743 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1744 RegInfo = 0;
1745 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1746 MachineOperand &MO = getOperand(i);
1747 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1748 continue;
1749 unsigned OpReg = MO.getReg();
1750 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1751 MO.setIsKill(false);
1752 }
1753}
1754
Owen Andersonb487e722008-01-24 01:10:07 +00001755bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001756 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001757 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001758 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001759 bool hasAliases = isPhysReg &&
1760 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001761 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001762 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001763 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1764 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001765 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001766 continue;
1767 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001768 if (!Reg)
1769 continue;
1770
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001771 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001772 MO.setIsDead();
1773 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001774 } else if (hasAliases && MO.isDead() &&
1775 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001776 // There exists a super-register that's marked dead.
1777 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001778 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001779 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001780 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001781 }
1782 }
1783
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001784 // Trim unneeded dead operands.
1785 while (!DeadOps.empty()) {
1786 unsigned OpIdx = DeadOps.back();
1787 if (getOperand(OpIdx).isImplicit())
1788 RemoveOperand(OpIdx);
1789 else
1790 getOperand(OpIdx).setIsDead(false);
1791 DeadOps.pop_back();
1792 }
1793
Dan Gohman3f629402008-09-03 15:56:16 +00001794 // If not found, this means an alias of one of the operands is dead. Add a
1795 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001796 if (Found || !AddIfNotFound)
1797 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001798
Chris Lattner31530612009-06-24 17:54:48 +00001799 addOperand(MachineOperand::CreateReg(IncomingReg,
1800 true /*IsDef*/,
1801 true /*IsImp*/,
1802 false /*IsKill*/,
1803 true /*IsDead*/));
1804 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001805}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001806
1807void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1808 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001809 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1810 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1811 if (MO)
1812 return;
1813 } else {
1814 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1815 const MachineOperand &MO = getOperand(i);
1816 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1817 MO.getSubReg() == 0)
1818 return;
1819 }
1820 }
1821 addOperand(MachineOperand::CreateReg(IncomingReg,
1822 true /*IsDef*/,
1823 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001824}
Evan Cheng67eaa082010-03-03 23:37:30 +00001825
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001826void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001827 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001828 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001829 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1830 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001831 if (MO.isRegMask()) {
1832 HasRegMask = true;
1833 continue;
1834 }
Dan Gohmandb497122010-06-18 23:28:01 +00001835 if (!MO.isReg() || !MO.isDef()) continue;
1836 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001837 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001838 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001839 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1840 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001841 if (TRI.regsOverlap(*I, Reg)) {
1842 Dead = false;
1843 break;
1844 }
1845 // If there are no uses, including partial uses, the def is dead.
1846 if (Dead) MO.setIsDead();
1847 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001848
1849 // This is a call with a register mask operand.
1850 // Mask clobbers are always dead, so add defs for the non-dead defines.
1851 if (HasRegMask)
1852 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1853 I != E; ++I)
1854 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001855}
1856
Evan Cheng67eaa082010-03-03 23:37:30 +00001857unsigned
1858MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001859 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001860 SmallVector<size_t, 8> HashComponents;
1861 HashComponents.reserve(MI->getNumOperands() + 1);
1862 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001863 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1864 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001865 if (MO.isReg() && MO.isDef() &&
1866 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1867 continue; // Skip virtual register defs.
1868
1869 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001870 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001871 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001872}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001873
1874void MachineInstr::emitError(StringRef Msg) const {
1875 // Find the source location cookie.
1876 unsigned LocCookie = 0;
1877 const MDNode *LocMD = 0;
1878 for (unsigned i = getNumOperands(); i != 0; --i) {
1879 if (getOperand(i-1).isMetadata() &&
1880 (LocMD = getOperand(i-1).getMetadata()) &&
1881 LocMD->getNumOperands() != 0) {
1882 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1883 LocCookie = CI->getZExtValue();
1884 break;
1885 }
1886 }
1887 }
1888
1889 if (const MachineBasicBlock *MBB = getParent())
1890 if (const MachineFunction *MF = MBB->getParent())
1891 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1892 report_fatal_error(Msg);
1893}