blob: 525bb5e8451e51c50f659dd7ba1ad289cf546783 [file] [log] [blame]
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -05001/*
2 * This program is free software; you can redistribute it and/or
3 * modify it under the terms of the GNU General Public
4 * License v2 as published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
9 * General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the
13 * Free Software Foundation, Inc., 59 Temple Place - Suite 330,
14 * Boston, MA 021110-1307, USA.
15 */
16
17#include <stdio.h>
18#include <stdlib.h>
19#include <string.h>
20#include <sys/ioctl.h>
21#include <sys/types.h>
22#include <dirent.h>
23#include <sys/stat.h>
24#include <unistd.h>
25#include <fcntl.h>
26#include <libgen.h>
27#include <limits.h>
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050028#include <ctype.h>
29
30#include "mmc.h"
31#include "mmc_cmds.h"
32
33int read_extcsd(int fd, __u8 *ext_csd)
34{
35 int ret = 0;
36 struct mmc_ioc_cmd idata;
37 memset(&idata, 0, sizeof(idata));
38 memset(ext_csd, 0, sizeof(__u8) * 512);
39 idata.write_flag = 0;
40 idata.opcode = MMC_SEND_EXT_CSD;
41 idata.arg = 0;
42 idata.flags = MMC_RSP_SPI_R1 | MMC_RSP_R1 | MMC_CMD_ADTC;
43 idata.blksz = 512;
44 idata.blocks = 1;
45 mmc_ioc_cmd_set_data(idata, ext_csd);
46
47 ret = ioctl(fd, MMC_IOC_CMD, &idata);
48 if (ret)
49 perror("ioctl");
50
51 return ret;
52}
53
54int write_extcsd_value(int fd, __u8 index, __u8 value)
55{
56 int ret = 0;
57 struct mmc_ioc_cmd idata;
58
59 memset(&idata, 0, sizeof(idata));
60 idata.write_flag = 1;
61 idata.opcode = MMC_SWITCH;
62 idata.arg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
63 (index << 16) |
64 (value << 8) |
65 EXT_CSD_CMD_SET_NORMAL;
66 idata.flags = MMC_RSP_SPI_R1B | MMC_RSP_R1B | MMC_CMD_AC;
67
68 ret = ioctl(fd, MMC_IOC_CMD, &idata);
69 if (ret)
70 perror("ioctl");
71
72 return ret;
73}
74
Chris Ballb9c7a172012-02-20 12:34:25 -050075void print_writeprotect_status(__u8 *ext_csd)
76{
77 __u8 reg;
78 __u8 ext_csd_rev = ext_csd[192];
79
80 /* A43: reserved [174:0] */
81 if (ext_csd_rev >= 5) {
82 printf("Boot write protection status registers"
83 " [BOOT_WP_STATUS]: 0x%02x\n", ext_csd[174]);
84
85 reg = ext_csd[EXT_CSD_BOOT_WP];
86 printf("Boot Area Write protection [BOOT_WP]: 0x%02x\n", reg);
87 printf(" Power ro locking: ");
88 if (reg & EXT_CSD_BOOT_WP_B_PWR_WP_DIS)
89 printf("not possible\n");
90 else
91 printf("possible\n");
92
93 printf(" Permanent ro locking: ");
94 if (reg & EXT_CSD_BOOT_WP_B_PERM_WP_DIS)
95 printf("not possible\n");
96 else
97 printf("possible\n");
98
99 printf(" ro lock status: ");
100 if (reg & EXT_CSD_BOOT_WP_B_PWR_WP_EN)
101 printf("locked until next power on\n");
102 else if (reg & EXT_CSD_BOOT_WP_B_PERM_WP_EN)
103 printf("locked permanently\n");
104 else
105 printf("not locked\n");
106 }
107}
108
109int do_writeprotect_get(int nargs, char **argv)
110{
111 __u8 ext_csd[512];
112 int fd, ret;
113 char *device;
114
Chris Ball8ba44662012-04-19 13:22:54 -0400115 CHECK(nargs != 2, "Usage: mmc writeprotect get </path/to/mmcblkX>\n",
116 exit(1));
Chris Ballb9c7a172012-02-20 12:34:25 -0500117
118 device = argv[1];
119
120 fd = open(device, O_RDWR);
121 if (fd < 0) {
122 perror("open");
123 exit(1);
124 }
125
126 ret = read_extcsd(fd, ext_csd);
127 if (ret) {
128 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
129 exit(1);
130 }
131
132 print_writeprotect_status(ext_csd);
133
134 return ret;
135}
136
137int do_writeprotect_set(int nargs, char **argv)
138{
139 __u8 ext_csd[512], value;
140 int fd, ret;
141 char *device;
142
Chris Ball8ba44662012-04-19 13:22:54 -0400143 CHECK(nargs != 2, "Usage: mmc writeprotect set </path/to/mmcblkX>\n",
144 exit(1));
Chris Ballb9c7a172012-02-20 12:34:25 -0500145
146 device = argv[1];
147
148 fd = open(device, O_RDWR);
149 if (fd < 0) {
150 perror("open");
151 exit(1);
152 }
153
154 ret = read_extcsd(fd, ext_csd);
155 if (ret) {
156 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
157 exit(1);
158 }
159
160 value = ext_csd[EXT_CSD_BOOT_WP] |
161 EXT_CSD_BOOT_WP_B_PWR_WP_EN;
162 ret = write_extcsd_value(fd, EXT_CSD_BOOT_WP, value);
163 if (ret) {
164 fprintf(stderr, "Could not write 0x%02x to "
165 "EXT_CSD[%d] in %s\n",
166 value, EXT_CSD_BOOT_WP, device);
167 exit(1);
168 }
169
170 return ret;
171}
172
Giuseppe CAVALLARO7bd13202012-04-19 10:58:37 +0200173int do_write_boot_en(int nargs, char **argv)
174{
175 __u8 ext_csd[512];
176 __u8 value = 0;
177 int fd, ret;
178 char *device;
179 int boot_area, send_ack;
180
181 CHECK(nargs != 4, "Usage: mmc bootpart enable <partition_number> "
182 "<send_ack> </path/to/mmcblkX>\n", exit(1));
183
184 /*
185 * If <send_ack> is 1, the device will send acknowledgment
186 * pattern "010" to the host when boot operation begins.
187 * If <send_ack> is 0, it won't.
188 */
189 boot_area = strtol(argv[1], NULL, 10);
190 send_ack = strtol(argv[2], NULL, 10);
191 device = argv[3];
192
193 fd = open(device, O_RDWR);
194 if (fd < 0) {
195 perror("open");
196 exit(1);
197 }
198
199 ret = read_extcsd(fd, ext_csd);
200 if (ret) {
201 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
202 exit(1);
203 }
204
205 value = ext_csd[EXT_CSD_PART_CONFIG];
206
207 switch (boot_area) {
208 case EXT_CSD_PART_CONFIG_ACC_BOOT0:
209 value |= (1 << 3);
210 value &= ~(3 << 4);
211 break;
212 case EXT_CSD_PART_CONFIG_ACC_BOOT1:
213 value |= (1 << 4);
214 value &= ~(1 << 3);
215 value &= ~(1 << 5);
216 break;
217 case EXT_CSD_PART_CONFIG_ACC_USER_AREA:
218 value |= (boot_area << 3);
219 break;
220 default:
221 fprintf(stderr, "Cannot enable the boot area\n");
222 exit(1);
223 }
224 if (send_ack)
225 value |= EXT_CSD_PART_CONFIG_ACC_ACK;
226 else
227 value &= ~EXT_CSD_PART_CONFIG_ACC_ACK;
228
229 ret = write_extcsd_value(fd, EXT_CSD_PART_CONFIG, value);
230 if (ret) {
231 fprintf(stderr, "Could not write 0x%02x to "
232 "EXT_CSD[%d] in %s\n",
233 value, EXT_CSD_PART_CONFIG, device);
234 exit(1);
235 }
236 return ret;
237}
238
239
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500240int do_read_extcsd(int nargs, char **argv)
241{
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100242 __u8 ext_csd[512], ext_csd_rev, reg;
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500243 int fd, ret;
244 char *device;
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100245 const char *str;
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500246
Chris Ball8ba44662012-04-19 13:22:54 -0400247 CHECK(nargs != 2, "Usage: mmc extcsd read </path/to/mmcblkX>\n",
248 exit(1));
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500249
250 device = argv[1];
251
252 fd = open(device, O_RDWR);
253 if (fd < 0) {
254 perror("open");
255 exit(1);
256 }
257
258 ret = read_extcsd(fd, ext_csd);
259 if (ret) {
260 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
261 exit(1);
262 }
263
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100264 ext_csd_rev = ext_csd[192];
265
266 switch (ext_csd_rev) {
267 case 6:
268 str = "4.5";
269 break;
270 case 5:
271 str = "4.41";
272 break;
273 case 3:
274 str = "4.3";
275 break;
276 case 2:
277 str = "4.2";
278 break;
279 case 1:
280 str = "4.1";
281 break;
282 case 0:
283 str = "4.0";
284 break;
285 default:
286 goto out_free;
287 }
288 printf("=============================================\n");
289 printf(" Extended CSD rev 1.%d (MMC %s)\n", ext_csd_rev, str);
290 printf("=============================================\n\n");
291
292 if (ext_csd_rev < 3)
293 goto out_free; /* No ext_csd */
294
295 /* Parse the Extended CSD registers.
296 * Reserved bit should be read as "0" in case of spec older
297 * than A441.
298 */
299 reg = ext_csd[EXT_CSD_S_CMD_SET];
300 printf("Card Supported Command sets [S_CMD_SET: 0x%02x]\n", reg);
301 if (!reg)
Chris Ballb9c7a172012-02-20 12:34:25 -0500302 printf(" - Standard MMC command sets\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100303
304 reg = ext_csd[EXT_CSD_HPI_FEATURE];
305 printf("HPI Features [HPI_FEATURE: 0x%02x]: ", reg);
306 if (reg & EXT_CSD_HPI_SUPP) {
307 if (reg & EXT_CSD_HPI_IMPL)
Chris Ballb9c7a172012-02-20 12:34:25 -0500308 printf("implementation based on CMD12\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100309 else
310 printf("implementation based on CMD13\n");
311 }
312
313 printf("Background operations support [BKOPS_SUPPORT: 0x%02x]\n",
314 ext_csd[502]);
315
316 if (ext_csd_rev >= 6) {
317 printf("Max Packet Read Cmd [MAX_PACKED_READS: 0x%02x]\n",
318 ext_csd[501]);
319 printf("Max Packet Write Cmd [MAX_PACKED_WRITES: 0x%02x]\n",
320 ext_csd[500]);
321 printf("Data TAG support [DATA_TAG_SUPPORT: 0x%02x]\n",
322 ext_csd[499]);
323
324 printf("Data TAG Unit Size [TAG_UNIT_SIZE: 0x%02x]\n",
325 ext_csd[498]);
326 printf("Tag Resources Size [TAG_RES_SIZE: 0x%02x]\n",
327 ext_csd[497]);
328 printf("Context Management Capabilities"
329 " [CONTEXT_CAPABILITIES: 0x%02x]\n", ext_csd[496]);
330 printf("Large Unit Size [LARGE_UNIT_SIZE_M1: 0x%02x]\n",
331 ext_csd[495]);
332 printf("Extended partition attribute support"
333 " [EXT_SUPPORT: 0x%02x]\n", ext_csd[494]);
334 printf("Generic CMD6 Timer [GENERIC_CMD6_TIME: 0x%02x]\n",
335 ext_csd[248]);
336 printf("Power off notification [POWER_OFF_LONG_TIME: 0x%02x]\n",
337 ext_csd[247]);
338 printf("Cache Size [CACHE_SIZE] is %d KiB\n",
339 ext_csd[249] << 0 | (ext_csd[250] << 8) |
340 (ext_csd[251] << 16) | (ext_csd[252] << 24));
341 }
342
343 /* A441: Reserved [501:247]
344 A43: reserved [246:229] */
345 if (ext_csd_rev >= 5) {
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100346 printf("Background operations status"
Chris Ballb9c7a172012-02-20 12:34:25 -0500347 " [BKOPS_STATUS: 0x%02x]\n", ext_csd[246]);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100348
349 /* CORRECTLY_PRG_SECTORS_NUM [245:242] TODO */
350
351 printf("1st Initialisation Time after programmed sector"
352 " [INI_TIMEOUT_AP: 0x%02x]\n", ext_csd[241]);
353
354 /* A441: reserved [240] */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100355 printf("Power class for 52MHz, DDR at 3.6V"
356 " [PWR_CL_DDR_52_360: 0x%02x]\n", ext_csd[239]);
357 printf("Power class for 52MHz, DDR at 1.95V"
358 " [PWR_CL_DDR_52_195: 0x%02x]\n", ext_csd[238]);
359
360 /* A441: reserved [237-236] */
361
362 if (ext_csd_rev >= 6) {
363 printf("Power class for 200MHz at 3.6V"
364 " [PWR_CL_200_360: 0x%02x]\n", ext_csd[237]);
365 printf("Power class for 200MHz, at 1.95V"
366 " [PWR_CL_200_195: 0x%02x]\n", ext_csd[236]);
367 }
Chris Ballb9c7a172012-02-20 12:34:25 -0500368 printf("Minimum Performance for 8bit at 52MHz in DDR mode:\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100369 printf(" [MIN_PERF_DDR_W_8_52: 0x%02x]\n", ext_csd[235]);
370 printf(" [MIN_PERF_DDR_R_8_52: 0x%02x]\n", ext_csd[234]);
371 /* A441: reserved [233] */
372 printf("TRIM Multiplier [TRIM_MULT: 0x%02x]\n", ext_csd[232]);
373 printf("Secure Feature support [SEC_FEATURE_SUPPORT: 0x%02x]\n",
374 ext_csd[231]);
375 }
376 if (ext_csd_rev == 5) { /* Obsolete in 4.5 */
377 printf("Secure Erase Multiplier [SEC_ERASE_MULT: 0x%02x]\n",
378 ext_csd[230]);
379 printf("Secure TRIM Multiplier [SEC_TRIM_MULT: 0x%02x]\n",
380 ext_csd[229]);
381 }
382 reg = ext_csd[EXT_CSD_BOOT_INFO];
383 printf("Boot Information [BOOT_INFO: 0x%02x]\n", reg);
384 if (reg & EXT_CSD_BOOT_INFO_ALT)
385 printf(" Device supports alternative boot method\n");
386 if (reg & EXT_CSD_BOOT_INFO_DDR_DDR)
387 printf(" Device supports dual data rate during boot\n");
388 if (reg & EXT_CSD_BOOT_INFO_HS_MODE)
389 printf(" Device supports high speed timing during boot\n");
390
391 /* A441/A43: reserved [227] */
392 printf("Boot partition size [BOOT_SIZE_MULTI: 0x%02x]\n", ext_csd[226]);
393 printf("Access size [ACC_SIZE: 0x%02x]\n", ext_csd[225]);
394 printf("High-capacity erase unit size [HC_ERASE_GRP_SIZE: 0x%02x]\n",
395 ext_csd[224]);
396 printf("High-capacity erase timeout [ERASE_TIMEOUT_MULT: 0x%02x]\n",
397 ext_csd[223]);
398 printf("Reliable write sector count [REL_WR_SEC_C: 0x%02x]\n",
399 ext_csd[222]);
400 printf("High-capacity W protect group size [HC_WP_GRP_SIZE: 0x%02x]\n",
401 ext_csd[221]);
402 printf("Sleep current (VCC) [S_C_VCC: 0x%02x]\n", ext_csd[220]);
403 printf("Sleep current (VCCQ) [S_C_VCCQ: 0x%02x]\n", ext_csd[219]);
404 /* A441/A43: reserved [218] */
405 printf("Sleep/awake timeout [S_A_TIMEOUT: 0x%02x]\n", ext_csd[217]);
406 /* A441/A43: reserved [216] */
407 printf("Sector Count [SEC_COUNT: 0x%08x]\n", (ext_csd[215] << 24) |
408 (ext_csd[214] << 16) | (ext_csd[213] << 8) |
409 ext_csd[212]);
410 /* A441/A43: reserved [211] */
411 printf("Minimum Write Performance for 8bit:\n");
412 printf(" [MIN_PERF_W_8_52: 0x%02x]\n", ext_csd[210]);
413 printf(" [MIN_PERF_R_8_52: 0x%02x]\n", ext_csd[209]);
414 printf(" [MIN_PERF_W_8_26_4_52: 0x%02x]\n", ext_csd[208]);
415 printf(" [MIN_PERF_R_8_26_4_52: 0x%02x]\n", ext_csd[207]);
416 printf("Minimum Write Performance for 4bit:\n");
417 printf(" [MIN_PERF_W_4_26: 0x%02x]\n", ext_csd[206]);
418 printf(" [MIN_PERF_R_4_26: 0x%02x]\n", ext_csd[205]);
419 /* A441/A43: reserved [204] */
420 printf("Power classes registers:\n");
421 printf(" [PWR_CL_26_360: 0x%02x]\n", ext_csd[203]);
422 printf(" [PWR_CL_52_360: 0x%02x]\n", ext_csd[202]);
423 printf(" [PWR_CL_26_195: 0x%02x]\n", ext_csd[201]);
424 printf(" [PWR_CL_52_195: 0x%02x]\n", ext_csd[200]);
425
426 /* A43: reserved [199:198] */
427 if (ext_csd_rev >= 5) {
428 printf("Partition switching timing "
429 "[PARTITION_SWITCH_TIME: 0x%02x]\n", ext_csd[199]);
430 printf("Out-of-interrupt busy timing"
431 " [OUT_OF_INTERRUPT_TIME: 0x%02x]\n", ext_csd[198]);
432 }
433
434 /* A441/A43: reserved [197] [195] [193] [190] [188]
435 * [186] [184] [182] [180] [176] */
436
437 if (ext_csd_rev >= 6)
438 printf("I/O Driver Strength [DRIVER_STRENGTH: 0x%02x]\n",
439 ext_csd[197]);
440
441 printf("Card Type [CARD_TYPE: 0x%02x]\n", ext_csd[196]);
442 /* DEVICE_TYPE in A45 */
443 switch (reg) {
444 case 5:
445 printf("HS200 Single Data Rate eMMC @200MHz 1.2VI/O\n");
446 break;
447 case 4:
448 printf("HS200 Single Data Rate eMMC @200MHz 1.8VI/O\n");
449 break;
450 case 3:
451 printf("HS Dual Data Rate eMMC @52MHz 1.2VI/O\n");
452
453 break;
454 case 2:
455 printf("HS Dual Data Rate eMMC @52MHz 1.8V or 3VI/O\n");
456 break;
457 case 1:
458 printf("HS eMMC @52MHz - at rated device voltage(s)\n");
459 break;
460 case 0:
461 printf("HS eMMC @26MHz - at rated device voltage(s)\n");
462 break;
463 }
464 printf("CSD structure version [CSD_STRUCTURE: 0x%02x]\n", ext_csd[194]);
465 /* ext_csd_rev = ext_csd[192] (already done!!!) */
466 printf("Command set [CMD_SET: 0x%02x]\n", ext_csd[191]);
467 printf("Command set revision [CMD_SET_REV: 0x%02x]\n", ext_csd[189]);
468 printf("Power class [POWER_CLASS: 0x%02x]\n", ext_csd[187]);
469 printf("High-speed interface timing [HS_TIMING: 0x%02x]\n",
470 ext_csd[185]);
471 /* bus_width: ext_csd[183] not readable */
472 printf("Erased memory content [ERASED_MEM_CONT: 0x%02x]\n",
473 ext_csd[181]);
474 reg = ext_csd[EXT_CSD_BOOT_CFG];
475 printf("Boot configuration bytes [PARTITION_CONFIG: 0x%02x]\n", reg);
476 switch (reg & EXT_CSD_BOOT_CFG_EN) {
477 case 0x0:
478 printf(" Not boot enable\n");
479 break;
480 case 0x1:
481 printf(" Boot Partition 1 enabled\n");
482 break;
483 case 0x2:
484 printf(" Boot Partition 2 enabled\n");
485 break;
486 case 0x7:
487 printf(" User Area Enabled for boot\n");
488 break;
489 }
490 switch (reg & EXT_CSD_BOOT_CFG_ACC) {
491 case 0x0:
492 printf(" No access to boot partition\n");
493 break;
494 case 0x1:
495 printf(" R/W Boot Partition 1\n");
496 break;
497 case 0x2:
498 printf(" R/W Boot Partition 2\n");
499 break;
500 default:
501 printf(" Access to General Purpuse partition %d\n",
502 (reg & EXT_CSD_BOOT_CFG_ACC) - 3);
503 break;
504 }
505
506 printf("Boot config protection [BOOT_CONFIG_PROT: 0x%02x]\n",
507 ext_csd[178]);
508 printf("Boot bus Conditions [BOOT_BUS_CONDITIONS: 0x%02x]\n",
509 ext_csd[177]);
510 printf("High-density erase group definition"
511 " [ERASE_GROUP_DEF: 0x%02x]\n", ext_csd[175]);
512
Chris Ballb9c7a172012-02-20 12:34:25 -0500513 print_writeprotect_status(ext_csd);
514
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100515 if (ext_csd_rev >= 5) {
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100516 /* A441]: reserved [172] */
517 printf("User area write protection register"
518 " [USER_WP]: 0x%02x\n", ext_csd[171]);
519 /* A441]: reserved [170] */
520 printf("FW configuration [FW_CONFIG]: 0x%02x\n", ext_csd[169]);
521 printf("RPMB Size [RPMB_SIZE_MULT]: 0x%02x\n", ext_csd[168]);
522 printf("Write reliability setting register"
523 " [WR_REL_SET]: 0x%02x\n", ext_csd[167]);
524 printf("Write reliability parameter register"
525 " [WR_REL_PARAM]: 0x%02x\n", ext_csd[166]);
526 /* sanitize_start ext_csd[165]]: not readable
527 * bkops_start ext_csd[164]]: only writable */
528 printf("Enable background operations handshake"
529 " [BKOPS_EN]: 0x%02x\n", ext_csd[163]);
530 printf("H/W reset function"
531 " [RST_N_FUNCTION]: 0x%02x\n", ext_csd[162]);
532 printf("HPI management [HPI_MGMT]: 0x%02x\n", ext_csd[161]);
533 reg = ext_csd[160];
534 printf("Partitioning Support [PARTITIONING_SUPPORT]: 0x%02x\n",
535 reg);
536 if (reg & 0x1)
537 printf(" Device support partitioning feature\n");
538 else
539 printf(" Device NOT support partitioning feature\n");
540 if (reg & 0x2)
541 printf(" Device can have enhanced tech.\n");
542 else
543 printf(" Device cannot have enhanced tech.\n");
544
545 printf("Max Enhanced Area Size [MAX_ENH_SIZE_MULT]: 0x%06x\n",
546 (ext_csd[159] << 16) | (ext_csd[158] << 8) |
547 ext_csd[157]);
548 printf("Partitions attribute [PARTITIONS_ATTRIBUTE]: 0x%02x\n",
549 ext_csd[156]);
550 printf("Partitioning Setting"
551 " [PARTITION_SETTING_COMPLETED]: 0x%02x\n",
552 ext_csd[155]);
553 printf("General Purpose Partition Size\n"
554 " [GP_SIZE_MULT_4]: 0x%06x\n", (ext_csd[154] << 16) |
555 (ext_csd[153] << 8) | ext_csd[152]);
556 printf(" [GP_SIZE_MULT_3]: 0x%06x\n", (ext_csd[151] << 16) |
557 (ext_csd[150] << 8) | ext_csd[149]);
558 printf(" [GP_SIZE_MULT_2]: 0x%06x\n", (ext_csd[148] << 16) |
559 (ext_csd[147] << 8) | ext_csd[146]);
560 printf(" [GP_SIZE_MULT_1]: 0x%06x\n", (ext_csd[145] << 16) |
561 (ext_csd[144] << 8) | ext_csd[143]);
562
563 printf("Enhanced User Data Area Size"
564 " [ENH_SIZE_MULT]: 0x%06x\n", (ext_csd[142] << 16) |
565 (ext_csd[141] << 8) | ext_csd[140]);
566 printf("Enhanced User Data Start Address"
567 " [ENH_START_ADDR]: 0x%06x\n", (ext_csd[139] << 16) |
568 (ext_csd[138] << 8) | ext_csd[137]);
569
570 /* A441]: reserved [135] */
571 printf("Bad Block Management mode"
572 " [SEC_BAD_BLK_MGMNT]: 0x%02x\n", ext_csd[134]);
573 /* A441: reserved [133:0] */
574 }
575 /* B45 */
576 if (ext_csd_rev >= 6) {
577 int j;
578 /* tcase_support ext_csd[132] not readable */
579 printf("Periodic Wake-up [PERIODIC_WAKEUP]: 0x%02x\n",
580 ext_csd[131]);
581 printf("Program CID/CSD in DDR mode support"
582 " [PROGRAM_CID_CSD_DDR_SUPPORT]: 0x%02x\n",
583 ext_csd[130]);
584
585 for (j = 127; j >= 64; j--)
586 printf("Vendor Specific Fields"
587 " [VENDOR_SPECIFIC_FIELD[%d]]: 0x%02x\n",
588 j, ext_csd[j]);
589
590 printf("Native sector size [NATIVE_SECTOR_SIZE]: 0x%02x\n",
591 ext_csd[63]);
592 printf("Sector size emulation [USE_NATIVE_SECTOR]: 0x%02x\n",
593 ext_csd[62]);
594 printf("Sector size [DATA_SECTOR_SIZE]: 0x%02x\n", ext_csd[61]);
595 printf("1st initialization after disabling sector"
596 " size emulation [INI_TIMEOUT_EMU]: 0x%02x\n",
597 ext_csd[60]);
598 printf("Class 6 commands control [CLASS_6_CTRL]: 0x%02x\n",
599 ext_csd[59]);
600 printf("Number of addressed group to be Released"
601 "[DYNCAP_NEEDED]: 0x%02x\n", ext_csd[58]);
602 printf("Exception events control"
603 " [EXCEPTION_EVENTS_CTRL]: 0x%04x\n",
604 (ext_csd[57] << 8) | ext_csd[56]);
605 printf("Exception events status"
606 "[EXCEPTION_EVENTS_STATUS]: 0x%04x\n",
607 (ext_csd[55] << 8) | ext_csd[54]);
608 printf("Extended Partitions Attribute"
609 " [EXT_PARTITIONS_ATTRIBUTE]: 0x%04x\n",
610 (ext_csd[53] << 8) | ext_csd[52]);
611
612 for (j = 51; j >= 37; j--)
613 printf("Context configuration"
614 " [CONTEXT_CONF[%d]]: 0x%02x\n", j, ext_csd[j]);
615
616 printf("Packed command status"
617 " [PACKED_COMMAND_STATUS]: 0x%02x\n", ext_csd[36]);
618 printf("Packed command failure index"
619 " [PACKED_FAILURE_INDEX]: 0x%02x\n", ext_csd[35]);
620 printf("Power Off Notification"
621 " [POWER_OFF_NOTIFICATION]: 0x%02x\n", ext_csd[34]);
Chris Ballb9c7a172012-02-20 12:34:25 -0500622 printf("Control to turn the Cache ON/OFF" " [CACHE_CTRL]: 0x%02x\n", ext_csd[33]);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100623 /* flush_cache ext_csd[32] not readable */
624 /*Reserved [31:0] */
625 }
626
627out_free:
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500628 return ret;
629}