blob: 38767473389f3a0695f47b1fb1bae9ca58dc57e7 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk0ac6f8b2004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
wdenk0ac6f8b2004-07-09 23:27:13 +000025/*
26 * mpc8560ads board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000032 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000038#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8560 1 /* MPC8560 specific */
42#define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
wdenk42d1f032003-10-15 23:53:47 +000043
wdenk0ac6f8b2004-07-09 23:27:13 +000044#define CONFIG_PCI
45#define CONFIG_TSEC_ENET /* tsec ethernet support */
46#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000047#define CONFIG_ENV_OVERWRITE
wdenk9aea9532004-08-01 23:02:45 +000048#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
wdenk0ac6f8b2004-07-09 23:27:13 +000049#define CONFIG_DDR_ECC /* only for ECC DDR module */
wdenk9aea9532004-08-01 23:02:45 +000050#define CONFIG_DDR_DLL /* possible DLL fix needed */
51#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
wdenk42d1f032003-10-15 23:53:47 +000052
wdenk42d1f032003-10-15 23:53:47 +000053
wdenk0ac6f8b2004-07-09 23:27:13 +000054/*
55 * sysclk for MPC85xx
56 *
57 * Two valid values are:
58 * 33000000
59 * 66000000
60 *
61 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000062 * is likely the desired value here, so that is now the default.
63 * The board, however, can run at 66MHz. In any event, this value
64 * must match the settings of some switches. Details can be found
65 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000066 */
67
wdenk9aea9532004-08-01 23:02:45 +000068#ifndef CONFIG_SYS_CLK_FREQ
69#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000070#endif
71
wdenk9aea9532004-08-01 23:02:45 +000072
wdenk0ac6f8b2004-07-09 23:27:13 +000073/*
74 * These can be toggled for performance analysis, otherwise use default.
75 */
76#define CONFIG_L2_CACHE /* toggle L2 cache */
77#define CONFIG_BTB /* toggle branch predition */
78#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
wdenk42d1f032003-10-15 23:53:47 +000079
wdenk0ac6f8b2004-07-09 23:27:13 +000080#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
wdenk42d1f032003-10-15 23:53:47 +000081
wdenk0ac6f8b2004-07-09 23:27:13 +000082#define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000083
wdenk9aea9532004-08-01 23:02:45 +000084#undef CFG_DRAM_TEST /* memory test, takes time */
wdenk0ac6f8b2004-07-09 23:27:13 +000085#define CFG_MEMTEST_START 0x00200000 /* memtest region */
wdenkc837dcb2004-01-20 23:12:12 +000086#define CFG_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000087
wdenk42d1f032003-10-15 23:53:47 +000088
89/*
90 * Base addresses -- Note these are effective addresses where the
91 * actual resources get mapped (not physical addresses)
92 */
wdenk0ac6f8b2004-07-09 23:27:13 +000093#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
wdenk9aea9532004-08-01 23:02:45 +000094#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
wdenk0ac6f8b2004-07-09 23:27:13 +000095#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
wdenk42d1f032003-10-15 23:53:47 +000096
wdenk9aea9532004-08-01 23:02:45 +000097
98/*
99 * DDR Setup
100 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000101#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
wdenk42d1f032003-10-15 23:53:47 +0000102#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +0000103
104#if defined(CONFIG_SPD_EEPROM)
105 /*
106 * Determine DDR configuration from I2C interface.
107 */
108 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
109
110#else
111 /*
112 * Manually set up DDR parameters
113 */
114 #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
115 #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
116 #define CFG_DDR_CS0_CONFIG 0x80000002
117 #define CFG_DDR_TIMING_1 0x37344321
118 #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
119 #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
120 #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
121 #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
122#endif
123
wdenk42d1f032003-10-15 23:53:47 +0000124
wdenk0ac6f8b2004-07-09 23:27:13 +0000125/*
126 * SDRAM on the Local Bus
127 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000128#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
wdenk0ac6f8b2004-07-09 23:27:13 +0000129#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000130
wdenk0ac6f8b2004-07-09 23:27:13 +0000131#define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
132#define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000133
wdenk0ac6f8b2004-07-09 23:27:13 +0000134#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
135#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
136#define CFG_MAX_FLASH_SECT 64 /* sectors per device */
wdenk42d1f032003-10-15 23:53:47 +0000137#undef CFG_FLASH_CHECKSUM
wdenk0ac6f8b2004-07-09 23:27:13 +0000138#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
139#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000140
wdenk0ac6f8b2004-07-09 23:27:13 +0000141#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
142
wdenk42d1f032003-10-15 23:53:47 +0000143
144#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
145#define CFG_RAMBOOT
146#else
wdenk0ac6f8b2004-07-09 23:27:13 +0000147#undef CFG_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000148#endif
149
wdenk0ac6f8b2004-07-09 23:27:13 +0000150
151#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000152
wdenk42d1f032003-10-15 23:53:47 +0000153
wdenk0ac6f8b2004-07-09 23:27:13 +0000154/*
155 * Local Bus Definitions
156 */
157
158/*
159 * Base Register 2 and Option Register 2 configure SDRAM.
160 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
161 *
162 * For BR2, need:
163 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
164 * port-size = 32-bits = BR2[19:20] = 11
165 * no parity checking = BR2[21:22] = 00
166 * SDRAM for MSEL = BR2[24:26] = 011
167 * Valid = BR[31] = 1
168 *
169 * 0 4 8 12 16 20 24 28
170 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
171 *
172 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
173 * FIXME: the top 17 bits of BR2.
174 */
175
176#define CFG_BR2_PRELIM 0xf0001861
177
178/*
179 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
180 *
181 * For OR2, need:
182 * 64MB mask for AM, OR2[0:7] = 1111 1100
183 * XAM, OR2[17:18] = 11
184 * 9 columns OR2[19-21] = 010
185 * 13 rows OR2[23-25] = 100
186 * EAD set for extra time OR[31] = 1
187 *
188 * 0 4 8 12 16 20 24 28
189 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
190 */
191
wdenk42d1f032003-10-15 23:53:47 +0000192#define CFG_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000193
194#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
195#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
196#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
197#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
198
199/*
200 * LSDMR masks
201 */
202#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
203#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
204#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
205#define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
206#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
207#define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
208#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
209#define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
210#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
211#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
212#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
213#define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
214#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
215#define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
216#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
217
218#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
219#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
220#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
221#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
222#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
223#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
224#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
225#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
226
227#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
228 | CFG_LBC_LSDMR_RFCR5 \
229 | CFG_LBC_LSDMR_PRETOACT3 \
230 | CFG_LBC_LSDMR_ACTTORW3 \
231 | CFG_LBC_LSDMR_BL8 \
232 | CFG_LBC_LSDMR_WRC2 \
233 | CFG_LBC_LSDMR_CL3 \
234 | CFG_LBC_LSDMR_RFEN \
235 )
236
237/*
238 * SDRAM Controller configuration sequence.
239 */
240#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000241 | CFG_LBC_LSDMR_OP_PCHALL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000242#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000243 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000244#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000245 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000246#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000247 | CFG_LBC_LSDMR_OP_MRW)
wdenk0ac6f8b2004-07-09 23:27:13 +0000248#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000249 | CFG_LBC_LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000250
wdenk42d1f032003-10-15 23:53:47 +0000251
wdenk9aea9532004-08-01 23:02:45 +0000252/*
253 * 32KB, 8-bit wide for ADS config reg
254 */
255#define CFG_BR4_PRELIM 0xf8000801
wdenk42d1f032003-10-15 23:53:47 +0000256#define CFG_OR4_PRELIM 0xffffe1f1
257#define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
258
259#define CONFIG_L1_INIT_RAM
wdenk0ac6f8b2004-07-09 23:27:13 +0000260#define CFG_INIT_RAM_LOCK 1
wdenk9aea9532004-08-01 23:02:45 +0000261#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000262#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000263
wdenk0ac6f8b2004-07-09 23:27:13 +0000264#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
wdenk42d1f032003-10-15 23:53:47 +0000265#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
266#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
267
wdenk0ac6f8b2004-07-09 23:27:13 +0000268#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
269#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000270
271/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000272#define CONFIG_CONS_ON_SCC /* define if console on SCC */
273#undef CONFIG_CONS_NONE /* define if console on something else */
274#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
wdenk42d1f032003-10-15 23:53:47 +0000275
wdenk0ac6f8b2004-07-09 23:27:13 +0000276#define CONFIG_BAUDRATE 115200
wdenk42d1f032003-10-15 23:53:47 +0000277
278#define CFG_BAUDRATE_TABLE \
279 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
280
281/* Use the HUSH parser */
282#define CFG_HUSH_PARSER
wdenk0ac6f8b2004-07-09 23:27:13 +0000283#ifdef CFG_HUSH_PARSER
wdenk42d1f032003-10-15 23:53:47 +0000284#define CFG_PROMPT_HUSH_PS2 "> "
285#endif
286
287/* I2C */
wdenk9aea9532004-08-01 23:02:45 +0000288#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenk42d1f032003-10-15 23:53:47 +0000289#undef CONFIG_SOFT_I2C /* I2C bit-banged */
wdenk0ac6f8b2004-07-09 23:27:13 +0000290#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
wdenk42d1f032003-10-15 23:53:47 +0000291#define CFG_I2C_SLAVE 0x7F
wdenk9aea9532004-08-01 23:02:45 +0000292#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
wdenk42d1f032003-10-15 23:53:47 +0000293
wdenk0ac6f8b2004-07-09 23:27:13 +0000294/* RapidIO MMU */
295#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
296#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
297#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000298
wdenk0ac6f8b2004-07-09 23:27:13 +0000299/*
300 * General PCI
301 * Addresses are mapped 1-1.
302 */
303#define CFG_PCI1_MEM_BASE 0x80000000
304#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
305#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
306#define CFG_PCI1_IO_BASE 0xe2000000
307#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
308#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
309
310#if defined(CONFIG_PCI)
311
wdenk42d1f032003-10-15 23:53:47 +0000312#define CONFIG_NET_MULTI
wdenk9aea9532004-08-01 23:02:45 +0000313#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk0ac6f8b2004-07-09 23:27:13 +0000314
315#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000316#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000317
318#if !defined(CONFIG_PCI_PNP)
319 #define PCI_ENET0_IOADDR 0xe0000000
320 #define PCI_ENET0_MEMADDR 0xe0000000
321 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000322#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000323
324#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
325#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
326
327#endif /* CONFIG_PCI */
328
329
330#if defined(CONFIG_TSEC_ENET)
331
332#ifndef CONFIG_NET_MULTI
333#define CONFIG_NET_MULTI 1
334#endif
335
336#define CONFIG_MII 1 /* MII PHY management */
337#define CONFIG_MPC85XX_TSEC1 1
338#define CONFIG_MPC85XX_TSEC2 1
339#undef CONFIG_MPC85XX_FEC
340#define TSEC1_PHY_ADDR 0
341#define TSEC2_PHY_ADDR 1
342#define TSEC1_PHYIDX 0
343#define TSEC2_PHYIDX 0
344#define CONFIG_ETHPRIME "MOTO ENET0"
345
wdenk42d1f032003-10-15 23:53:47 +0000346#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
wdenk0ac6f8b2004-07-09 23:27:13 +0000347
348#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
349#undef CONFIG_ETHER_NONE /* define if ether on something else */
350#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
351
352#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000353 /*
354 * - Rx-CLK is CLK13
355 * - Tx-CLK is CLK14
356 * - Select bus for bd/buffers
357 * - Full duplex
358 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000359 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
360 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
361 #define CFG_CPMFCR_RAMTYPE 0
362 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000363 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000364#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000365 /* need more definitions here for FE3 */
366 #define FETH3_RST 0x80
wdenk0ac6f8b2004-07-09 23:27:13 +0000367#endif /* CONFIG_ETHER_INDEX */
368
wdenk42d1f032003-10-15 23:53:47 +0000369#define CONFIG_MII /* MII PHY management */
wdenk0ac6f8b2004-07-09 23:27:13 +0000370#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
371
wdenk42d1f032003-10-15 23:53:47 +0000372/*
373 * GPIO pins used for bit-banged MII communications
374 */
375#define MDIO_PORT 2 /* Port C */
376#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
377#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
378#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
379
380#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
381 else iop->pdat &= ~0x00400000
382
383#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
384 else iop->pdat &= ~0x00200000
385
386#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000387
wdenk42d1f032003-10-15 23:53:47 +0000388#endif
389
wdenk0ac6f8b2004-07-09 23:27:13 +0000390
391/*
392 * Environment
393 */
wdenk42d1f032003-10-15 23:53:47 +0000394#ifndef CFG_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000395 #define CFG_ENV_IS_IN_FLASH 1
396 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
wdenk0ac6f8b2004-07-09 23:27:13 +0000397 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
wdenk42d1f032003-10-15 23:53:47 +0000398 #define CFG_ENV_SIZE 0x2000
399#else
wdenk9aea9532004-08-01 23:02:45 +0000400 #define CFG_NO_FLASH 1 /* Flash is not usable now */
401 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
402 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
403 #define CFG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000404#endif
405
wdenk0ac6f8b2004-07-09 23:27:13 +0000406#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
407#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000408
wdenk9aea9532004-08-01 23:02:45 +0000409#if defined(CFG_RAMBOOT)
wdenk42d1f032003-10-15 23:53:47 +0000410 #if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000411 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
wdenk0ac6f8b2004-07-09 23:27:13 +0000412 | CFG_CMD_PING \
wdenk9aea9532004-08-01 23:02:45 +0000413 | CFG_CMD_PCI \
wdenk0ac6f8b2004-07-09 23:27:13 +0000414 | CFG_CMD_I2C) \
415 & \
wdenk9aea9532004-08-01 23:02:45 +0000416 ~(CFG_CMD_ENV \
wdenk0ac6f8b2004-07-09 23:27:13 +0000417 | CFG_CMD_LOADS))
wdenk42d1f032003-10-15 23:53:47 +0000418 #elif defined(CONFIG_TSEC_ENET)
wdenk0ac6f8b2004-07-09 23:27:13 +0000419 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
420 | CFG_CMD_PING \
421 | CFG_CMD_I2C) \
422 & ~(CFG_CMD_ENV))
wdenk42d1f032003-10-15 23:53:47 +0000423 #elif defined(CONFIG_ETHER_ON_FCC)
wdenk0ac6f8b2004-07-09 23:27:13 +0000424 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
425 | CFG_CMD_MII \
426 | CFG_CMD_PING \
427 | CFG_CMD_I2C) \
428 & ~(CFG_CMD_ENV))
wdenk42d1f032003-10-15 23:53:47 +0000429 #endif
430#else
431 #if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000432 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
433 | CFG_CMD_PCI \
434 | CFG_CMD_PING \
435 | CFG_CMD_I2C)
wdenk42d1f032003-10-15 23:53:47 +0000436 #elif defined(CONFIG_TSEC_ENET)
wdenk0ac6f8b2004-07-09 23:27:13 +0000437 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
438 | CFG_CMD_PING \
439 | CFG_CMD_I2C)
wdenk42d1f032003-10-15 23:53:47 +0000440 #elif defined(CONFIG_ETHER_ON_FCC)
wdenk0ac6f8b2004-07-09 23:27:13 +0000441 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
442 | CFG_CMD_MII \
443 | CFG_CMD_PING \
444 | CFG_CMD_I2C)
wdenk42d1f032003-10-15 23:53:47 +0000445 #endif
446#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000447
wdenk42d1f032003-10-15 23:53:47 +0000448#include <cmd_confdefs.h>
449
wdenk0ac6f8b2004-07-09 23:27:13 +0000450#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000451
452/*
453 * Miscellaneous configurable options
454 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000455#define CFG_LONGHELP /* undef to save memory */
wdenk42d1f032003-10-15 23:53:47 +0000456#define CFG_LOAD_ADDR 0x1000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000457#define CFG_PROMPT "=> " /* Monitor Command Prompt */
458
459#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
460 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
461#else
462 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
463#endif
464
465#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
466#define CFG_MAXARGS 16 /* max number of command args */
467#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
468#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
wdenk42d1f032003-10-15 23:53:47 +0000469
470/*
471 * For booting Linux, the board info and command line data
472 * have to be in the first 8 MB of memory, since this is
473 * the maximum mapped by the Linux kernel during initialization.
474 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000475#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
wdenk42d1f032003-10-15 23:53:47 +0000476
477/* Cache Configuration */
478#define CFG_DCACHE_SIZE 32768
479#define CFG_CACHELINE_SIZE 32
480#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenk0ac6f8b2004-07-09 23:27:13 +0000481#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
wdenk42d1f032003-10-15 23:53:47 +0000482#endif
483
484/*
485 * Internal Definitions
486 *
487 * Boot Flags
488 */
489#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk0ac6f8b2004-07-09 23:27:13 +0000490#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk42d1f032003-10-15 23:53:47 +0000491
492#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
493#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
494#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
495#endif
496
wdenk9aea9532004-08-01 23:02:45 +0000497
498/*
499 * Environment Configuration
500 */
501
wdenk0ac6f8b2004-07-09 23:27:13 +0000502/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000503#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
wdenk0ac6f8b2004-07-09 23:27:13 +0000504#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
505#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
506#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
wdenk42d1f032003-10-15 23:53:47 +0000507#endif
508
wdenk0ac6f8b2004-07-09 23:27:13 +0000509#define CONFIG_IPADDR 192.168.1.253
510
511#define CONFIG_HOSTNAME unknown
512#define CONFIG_ROOTPATH /nfsroot
513#define CONFIG_BOOTFILE your.uImage
514
515#define CONFIG_SERVERIP 192.168.1.1
516#define CONFIG_GATEWAYIP 192.168.1.1
517#define CONFIG_NETMASK 255.255.255.0
518
519#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
520
wdenk9aea9532004-08-01 23:02:45 +0000521#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
wdenk0ac6f8b2004-07-09 23:27:13 +0000522#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
523
524#define CONFIG_BAUDRATE 115200
525
wdenk9aea9532004-08-01 23:02:45 +0000526#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000527 "netdev=eth0\0" \
528 "consoledev=ttyS0\0" \
529 "ramdiskaddr=400000\0" \
530 "ramdiskfile=your.ramdisk.u-boot\0"
531
wdenk9aea9532004-08-01 23:02:45 +0000532#define CONFIG_NFSBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000533 "setenv bootargs root=/dev/nfs rw " \
534 "nfsroot=$serverip:$rootpath " \
535 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
536 "console=$consoledev,$baudrate $othbootargs;" \
537 "tftp $loadaddr $bootfile;" \
538 "bootm $loadaddr"
539
540#define CONFIG_RAMBOOTCOMMAND \
541 "setenv bootargs root=/dev/ram rw " \
542 "console=$consoledev,$baudrate $othbootargs;" \
543 "tftp $ramdiskaddr $ramdiskfile;" \
544 "tftp $loadaddr $bootfile;" \
545 "bootm $loadaddr $ramdiskaddr"
546
547#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000548
549#endif /* __CONFIG_H */