- b727161 Support the SSE4 insn 'roundss' in 32-bit mode. Lack of this was by sewardj · 14 years ago
- d15b597 Implement ROUNDSS (partial implementation, in the case where by sewardj · 14 years ago
- 39aefda Implement ROUNDSD (partial implementation, in the case where by sewardj · 14 years ago
- 69d98e3 Implement SSE4 instructions: PCMPGTQ PMAXUD PMINUD PMAXSB PMINSB PMULLD by sewardj · 14 years ago
- fd18128 Implement more SSE4 instructions: PINSRD PMINUD POPCNTW POPCNTL POPCNTQ by sewardj · 14 years ago
- b9dc243 Implement SIDT and SGDT as pass-throughs to the host. It's a pretty by sewardj · 14 years ago
- c2433a8 Implement XADD reg,reg (Nicolas Sauzede, nicolas.sauzede@st.com). Fixes #195662. by sewardj · 14 years ago
- 9f5c8fd Enable FISTS. Fixes #234037. (Bradley Baetz, bbaetz@gmail.com) by sewardj · 14 years ago
- 412098c Handle v7 memory fence instructions: ISB DSB DMB and their v6 equivalents: by sewardj · 14 years ago
- deceef8 Handle more x86 NOP forms, as required by Fedora 13. Fixes bug by sewardj · 14 years ago
- 752f906 Update copyright dates to 2010 and change license to standard GPL2+. by sewardj · 14 years ago
- 2febc60 (re-commit r1976): Added new SSE4.1 instruction: PMAXUD by sewardj · 14 years ago
- e53a5e0 (re-commit r1975): Added new SSE4.1 instruction: PINSRQ by sewardj · 14 years ago
- 38523e9 (re-commit r1974): Fix up printing for some of the SSE4.1 insns. by sewardj · 14 years ago
- e76895d (re-commit r1973): by sewardj · 14 years ago
- 4342831 (re-commit r1972): Fixed copy+paste error in R1971 by sewardj · 14 years ago
- 733d589 (re-commit r1971) Added new SSE4 instructions PMINSD, PMAXSD. by sewardj · 14 years ago
- a1c1d9a (re-commit r1970): Tested BLENDPS Added new SSE4 instructions DPPD and DPPS by sewardj · 14 years ago
- d403e79 iselVecExpr_wrk: 128-bit constants: handle all 16 cases by de · 15 years ago
- b5afdbd Added new SSE4 instruction BLENDPS (backend needs a fix before testing) by de · 15 years ago
- 7cfc306 Enable PMOVSXBW and fix lane shift widths. by sewardj · 15 years ago
- 9ba870d Handle a few more cases in 128-bit constant generation, needed by by sewardj · 15 years ago
- 5a70f5c by de · 15 years ago
- 04ac5de Support FTOUIS, UXTAB, SXTAH. by sewardj · 15 years ago
- f7d3b2e Handle SBB Eb,Gb. by sewardj · 15 years ago
- 4df975f Fix incorrect spec rule for LE after INCB, for end-of range cases (arg = 0x7F). by sewardj · 15 years ago
- 30a20e9 CVTPI2PD (which converts 2 x I32 in M64 or MMX to 2 x F64 in XMM): by sewardj · 15 years ago
- 9581906 Majorly improved implementation of self-checking for translations. by sewardj · 15 years ago
- 0d925b1 x86/amd64 front ends: don't chase a conditional branch that leads by sewardj · 15 years ago
- 82f5688 Enable (optionally) chasing through conditional branches during trace by sewardj · 15 years ago
- 984d9b1 by sewardj · 15 years ago
- ff6b34a amd64: add a couple more spec cases: NLE after SUBL, and NZ after LOGICB. by sewardj · 15 years ago
- ef425db For 32-bit reads of integer guest registers, generate a 64-bit Get by sewardj · 15 years ago
- 80bea7b * support PLD (cache-preload-hint) instructions by sewardj · 15 years ago
- abb429b Don't force alignment for LDMxx/STMxx when presented with a misaligned by sewardj · 15 years ago
- 2a0cc85 gen{Spill,Reload}_PPC: track recent change in genSpill/Reload signature. by sewardj · 15 years ago
- 2a1ed8e Make the x86 and amd64 back ends use the revised prototypes for by sewardj · 15 years ago
- 6c299f3 Merge r1925:1948 from branches/ARM. This temporarily breaks all other by sewardj · 15 years ago
- 8688a72 Testing hacklet, to fill the vex tmp allocation area before each by sewardj · 15 years ago
- e768e92 by sewardj · 15 years ago
- 95e154c Use a shorter instruction encoding for "mov $smallish positive int, %reg". by sewardj · 15 years ago
- 3b09235 Specialise "S after 32-bit SUB/CMP"; improves performance by about 2% by sewardj · 15 years ago
- 5eaf82b Use a much faster hash function to do the self-modifying-code checks. by sewardj · 15 years ago
- 01f8cce Print raw machine code in an easier-to-parse way. by sewardj · 15 years ago
- 37b2ee8 Implement mfpvr (mfspr 287) (bug #201585). by sewardj · 15 years ago
- 9e341ca Tell the register allocator on x86 that xmm0..7 are trashed across by sewardj · 15 years ago
- 0f99be6 Support LODS on amd64. Fixes #189737. by sewardj · 15 years ago
- 05a2c38 deepCopyIRCAS: handle NULL dataHi and expdHi without segfaulting. by sewardj · 15 years ago
- 3187dc7 Get rid of LibVEX_Version(). by sewardj · 15 years ago
- 40d1d21 Fix disassembly printing of cmpxchg insns (don't print "lock" twice). by sewardj · 15 years ago
- 1fb8c92 Add new integer comparison primitives Iop_CasCmp{EQ,NE}{8,16,32,64}, by sewardj · 15 years ago
- 9c2f13d Fix ppc64 guest layout description following recent DCAS hackery. by sewardj · 15 years ago
- ff99b07 Unbreak the svn-version thing following r1904. by sewardj · 15 years ago
- cef7d3e by sewardj · 15 years ago
- e9d8a26 Merge in branches/DCAS: by sewardj · 15 years ago
- 90472eb Make VexGuestAMD64State have a 16-aligned size once again, following r1886. by sewardj · 16 years ago
- f30883e Calculate next %rip correctly in palignr instructions (mmx and xmm-class). by sewardj · 16 years ago
- e86310f In order to make it possible for Valgrind to restart client syscalls by sewardj · 16 years ago
- 2306332 Handle redundant REX.W on PUNPCKHgg. Fixes test case dated 2009-01-22 by sewardj · 16 years ago
- ceccb29 Handle both %gs and %fs prefixes on amd64 a bit more "properly". by sewardj · 16 years ago
- 7bdd1bc Handle some redundant REX.W prefixes on code from IPP (Intel by sewardj · 16 years ago
- 2e28ac4 by sewardj · 16 years ago
- d660d41 Initial VEX-end support for Darwin (x86 and amd64). by sewardj · 16 years ago
- b7ba04f Handle "movsd G,E" for G and E both regs. This is the non-binutils by sewardj · 16 years ago
- 7d8f137 Support "repe scas" on amd64. Fixes #168943. by sewardj · 16 years ago
- 1685c28 Tighten up decoding of isel instruction. by sewardj · 16 years ago
- cb07be2 Support isel (integer conditional move). by sewardj · 16 years ago
- e5e837c Handle MOVSD reg,reg for the encoding which is not emitted by binutils. by sewardj · 16 years ago
- ecbaee7 Fixes for compilation warnings from the apparently very strict by sewardj · 16 years ago
- 792d771 In 32-bit mode only, accept primary opcode 0x82 and treat it the same by sewardj · 16 years ago
- 72cd337 Stop gcc-4.4.0 (snapshot) complaining about strict-aliasing violations. by sewardj · 16 years ago
- 4970e4e Support FPREM1 on amd64. Fixes #172563. by sewardj · 16 years ago
- a203330 Add a description of the FP offset/size to type VexGuestLayout. by sewardj · 16 years ago
- 2b8db3e C89 fixes (stop gcc complaining). by sewardj · 16 years ago
- 0f1ef86 Handle frin, frim, frip, friz, in 64-bit mode only, for now. by sewardj · 16 years ago
- fe397a2 Ignore .EH bit in lwarx / ldarx as it appears to be merely a hint. by sewardj · 16 years ago
- c07349e Add support needed for exp-ptrcheck on ppc32/64. by sewardj · 16 years ago
- 7950111 Handle Iop_ReinterpF32asI32, as needed for exp-ptrcheck. by sewardj · 16 years ago
- 228c7c8 Minor printing changes. by sewardj · 16 years ago
- 019f406 Add Imbe_SnoopedStoreBegin and Imbe_SnoopedStoreEnd, to be used for by sewardj · 16 years ago
- 1d2e77f Translate "fnstsw %ax" in a slightly different way, which plays better by sewardj · 16 years ago
- 7342b1b In some obscure circumstances, the allocator would incorrectly omit a by sewardj · 16 years ago
- c85bf02 Allow 64-byte line sizes (PA6T cpu). by sewardj · 16 years ago
- 80d6e6d Fix a couple of longstanding enum inconsistencies discovered by by sewardj · 16 years ago
- 0d923d7 Support 8 bit xadd. Fixes #158744. by sewardj · 16 years ago
- 068baa2 Compute the starting address of the instruction correctly. This has by sewardj · 16 years ago
- 3800e2d Handle fxrstor on x86. Fixes #126389. by sewardj · 16 years ago
- dd9095e Allow pushfw and popfw. Fixes #157748. by sewardj · 16 years ago
- 842dfb4 Enable repne cmps{b,w,l}. Fixes #153196. by sewardj · 16 years ago
- beb5291 Specialise CondNZ after SUBW for both x86 and amd64. by sewardj · 16 years ago
- 478646f Merge branches/OTRACK_BY_INSTRUMENTATION into the trunk. This by sewardj · 16 years ago
- e7f277a Enable FUCOMPP on amd64. Fixes #161378. by sewardj · 16 years ago
- cd538b4 Specialise CondNS after SUBB on amd64. by sewardj · 17 years ago
- 9a3431c Specialise CondNS after SUBB. The lack of this was causing Memcheck to by sewardj · 17 years ago
- a26d820 Update copyright dates ("200X-2007" --> "200X-2008"). by sewardj · 17 years ago
- 32bfd3e Fix CPUID: by sewardj · 17 years ago
- 150c9cd by sewardj · 17 years ago
- d166e28 by sewardj · 17 years ago
- 0e9a0f5 Very kludgey implementation of IRET. May or may not fix #155011. by sewardj · 17 years ago
- e2957d6 Generate code to handle 64-bit integer loads and stores on 32-bit by sewardj · 17 years ago