blob: 8db165b8ef69d68649bbea6db8d31443826dd8a0 [file] [log] [blame]
Chia-I Wue54854a2014-08-05 10:23:50 +08001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
Chia-I Wue54854a2014-08-05 10:23:50 +080026 */
27
Chia-I Wu82d3d8b2014-08-09 13:07:44 +080028#include <stdarg.h>
Chia-I Wue54854a2014-08-05 10:23:50 +080029#include "kmd/winsys.h"
Chia-I Wuf8385062015-01-04 16:27:24 +080030#include "desc.h"
Chia-I Wue54854a2014-08-05 10:23:50 +080031#include "gpu.h"
Chia-I Wu9fe3ec42014-10-17 09:49:16 +080032#include "pipeline.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080033#include "queue.h"
Chia-I Wue54854a2014-08-05 10:23:50 +080034#include "dev.h"
35
Chia-I Wu9fe3ec42014-10-17 09:49:16 +080036static void dev_destroy_meta_shaders(struct intel_dev *dev)
37{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060038 uint32_t i;
Chia-I Wu9fe3ec42014-10-17 09:49:16 +080039
40 for (i = 0; i < ARRAY_SIZE(dev->cmd_meta_shaders); i++) {
41 if (!dev->cmd_meta_shaders[i])
42 break;
43
Chia-I Wuf13ed3c2015-02-22 14:09:00 +080044 intel_pipeline_shader_destroy(dev, dev->cmd_meta_shaders[i]);
Chia-I Wu9fe3ec42014-10-17 09:49:16 +080045 dev->cmd_meta_shaders[i] = NULL;
46 }
47}
48
49static bool dev_create_meta_shaders(struct intel_dev *dev)
50{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060051 uint32_t i;
Chia-I Wu9fe3ec42014-10-17 09:49:16 +080052
53 for (i = 0; i < ARRAY_SIZE(dev->cmd_meta_shaders); i++) {
54 struct intel_pipeline_shader *sh;
55
56 sh = intel_pipeline_shader_create_meta(dev, i);
57 if (!sh) {
58 dev_destroy_meta_shaders(dev);
59 return false;
60 }
61
62 dev->cmd_meta_shaders[i] = sh;
63 }
64
65 return true;
66}
67
Chia-I Wue54854a2014-08-05 10:23:50 +080068static XGL_RESULT dev_create_queues(struct intel_dev *dev,
69 const XGL_DEVICE_QUEUE_CREATE_INFO *queues,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060070 uint32_t count)
Chia-I Wue54854a2014-08-05 10:23:50 +080071{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060072 uint32_t i;
Chia-I Wue54854a2014-08-05 10:23:50 +080073
74 if (!count)
75 return XGL_ERROR_INVALID_POINTER;
76
77 for (i = 0; i < count; i++) {
78 const XGL_DEVICE_QUEUE_CREATE_INFO *q = &queues[i];
79 XGL_RESULT ret = XGL_SUCCESS;
80
Chia-I Wu9ae59c12014-08-07 10:08:49 +080081 if (q->queueNodeIndex < INTEL_GPU_ENGINE_COUNT &&
82 q->queueCount == 1 && !dev->queues[q->queueNodeIndex]) {
83 ret = intel_queue_create(dev, q->queueNodeIndex,
84 &dev->queues[q->queueNodeIndex]);
Chia-I Wue54854a2014-08-05 10:23:50 +080085 }
86 else {
Chia-I Wu9ae59c12014-08-07 10:08:49 +080087 ret = XGL_ERROR_INVALID_POINTER;
Chia-I Wue54854a2014-08-05 10:23:50 +080088 }
89
90 if (ret != XGL_SUCCESS) {
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060091 uint32_t j;
Chia-I Wue54854a2014-08-05 10:23:50 +080092 for (j = 0; j < i; j++)
Chia-I Wue09b5362014-08-07 09:25:14 +080093 intel_queue_destroy(dev->queues[j]);
Chia-I Wue54854a2014-08-05 10:23:50 +080094
95 return ret;
96 }
97 }
98
99 return XGL_SUCCESS;
100}
101
102XGL_RESULT intel_dev_create(struct intel_gpu *gpu,
103 const XGL_DEVICE_CREATE_INFO *info,
104 struct intel_dev **dev_ret)
105{
Chia-I Wue54854a2014-08-05 10:23:50 +0800106 struct intel_dev *dev;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600107 uint32_t i;
Chia-I Wue54854a2014-08-05 10:23:50 +0800108 XGL_RESULT ret;
109
Chia-I Wud8965932014-10-13 13:32:37 +0800110 if (gpu->winsys)
Chia-I Wue54854a2014-08-05 10:23:50 +0800111 return XGL_ERROR_DEVICE_ALREADY_CREATED;
112
Chia-I Wu545c2e12015-02-22 13:19:54 +0800113 dev = (struct intel_dev *) intel_base_create(&gpu->handle,
Jon Ashburn29669a42015-04-04 14:52:07 -0600114 sizeof(*dev), info->flags,
Chia-I Wubbf2c932014-08-07 12:20:08 +0800115 XGL_DBG_OBJECT_DEVICE, info, sizeof(struct intel_dev_dbg));
Chia-I Wue54854a2014-08-05 10:23:50 +0800116 if (!dev)
117 return XGL_ERROR_OUT_OF_MEMORY;
118
Chia-I Wu1db76e02014-09-15 14:21:14 +0800119 for (i = 0; i < info->extensionCount; i++) {
120 const enum intel_ext_type ext = intel_gpu_lookup_extension(gpu,
Chia-I Wu7461fcf2014-12-27 15:16:07 +0800121 info->ppEnabledExtensionNames[i]);
Chia-I Wu1db76e02014-09-15 14:21:14 +0800122
Jon Ashburn20b59dc2015-04-02 13:54:02 -0600123 if (ext != INTEL_EXT_INVALID)
124 dev->exts[ext] = true;
Chia-I Wu1db76e02014-09-15 14:21:14 +0800125 }
126
Chia-I Wue54854a2014-08-05 10:23:50 +0800127 dev->gpu = gpu;
128
Chia-I Wu41858c82015-04-04 16:39:25 +0800129 ret = intel_gpu_init_winsys(gpu);
Chia-I Wue54854a2014-08-05 10:23:50 +0800130 if (ret != XGL_SUCCESS) {
131 intel_dev_destroy(dev);
132 return ret;
133 }
134
Chia-I Wud8965932014-10-13 13:32:37 +0800135 dev->winsys = gpu->winsys;
Chia-I Wue54854a2014-08-05 10:23:50 +0800136
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700137 dev->cmd_scratch_bo = intel_winsys_alloc_bo(dev->winsys,
Chia-I Wu32a22462014-08-26 14:13:46 +0800138 "command buffer scratch", 4096, false);
Chia-I Wu0b784442014-08-25 22:54:16 +0800139 if (!dev->cmd_scratch_bo) {
140 intel_dev_destroy(dev);
141 return XGL_ERROR_OUT_OF_GPU_MEMORY;
142 }
143
Chia-I Wu9fe3ec42014-10-17 09:49:16 +0800144 if (!dev_create_meta_shaders(dev)) {
145 intel_dev_destroy(dev);
146 return XGL_ERROR_OUT_OF_MEMORY;
147 }
148
Chia-I Wu8d24b3b2015-03-26 13:14:16 +0800149 ret = intel_desc_region_create(dev, &dev->desc_region);
Chia-I Wuf8385062015-01-04 16:27:24 +0800150 if (ret != XGL_SUCCESS) {
151 intel_dev_destroy(dev);
152 return ret;
153 }
154
Chia-I Wu38d1ddf2015-03-02 10:51:39 -0700155 intel_pipeline_init_default_sample_patterns(dev,
156 (uint8_t *) &dev->sample_pattern_1x,
157 (uint8_t *) &dev->sample_pattern_2x,
158 (uint8_t *) &dev->sample_pattern_4x,
159 (uint8_t *) dev->sample_pattern_8x,
160 (uint8_t *) dev->sample_pattern_16x);
161
Chia-I Wue54854a2014-08-05 10:23:50 +0800162 ret = dev_create_queues(dev, info->pRequestedQueues,
163 info->queueRecordCount);
164 if (ret != XGL_SUCCESS) {
165 intel_dev_destroy(dev);
166 return ret;
167 }
168
Chia-I Wue54854a2014-08-05 10:23:50 +0800169 *dev_ret = dev;
170
171 return XGL_SUCCESS;
172}
173
Chia-I Wubbf2c932014-08-07 12:20:08 +0800174static void dev_clear_msg_filters(struct intel_dev *dev)
175{
176 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
177 struct intel_dev_dbg_msg_filter *filter;
178
179 filter = dbg->filters;
180 while (filter) {
181 struct intel_dev_dbg_msg_filter *next = filter->next;
Chia-I Wuf9c81ef2015-02-22 13:49:15 +0800182 intel_free(dev, filter);
Chia-I Wubbf2c932014-08-07 12:20:08 +0800183 filter = next;
184 }
185
186 dbg->filters = NULL;
187}
188
Chia-I Wue54854a2014-08-05 10:23:50 +0800189void intel_dev_destroy(struct intel_dev *dev)
190{
Chia-I Wud8965932014-10-13 13:32:37 +0800191 struct intel_gpu *gpu = dev->gpu;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600192 uint32_t i;
Chia-I Wue54854a2014-08-05 10:23:50 +0800193
194 if (dev->base.dbg)
Chia-I Wubbf2c932014-08-07 12:20:08 +0800195 dev_clear_msg_filters(dev);
Chia-I Wue54854a2014-08-05 10:23:50 +0800196
197 for (i = 0; i < ARRAY_SIZE(dev->queues); i++) {
198 if (dev->queues[i])
Chia-I Wue09b5362014-08-07 09:25:14 +0800199 intel_queue_destroy(dev->queues[i]);
Chia-I Wue54854a2014-08-05 10:23:50 +0800200 }
201
Chia-I Wu8d24b3b2015-03-26 13:14:16 +0800202 if (dev->desc_region)
203 intel_desc_region_destroy(dev, dev->desc_region);
Chia-I Wuf8385062015-01-04 16:27:24 +0800204
Chia-I Wu9fe3ec42014-10-17 09:49:16 +0800205 dev_destroy_meta_shaders(dev);
206
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700207 intel_bo_unref(dev->cmd_scratch_bo);
Chia-I Wu0b784442014-08-25 22:54:16 +0800208
Chia-I Wubbf2c932014-08-07 12:20:08 +0800209 intel_base_destroy(&dev->base);
Chia-I Wud8965932014-10-13 13:32:37 +0800210
211 if (gpu->winsys)
Chia-I Wu41858c82015-04-04 16:39:25 +0800212 intel_gpu_cleanup_winsys(gpu);
Chia-I Wue54854a2014-08-05 10:23:50 +0800213}
214
Chia-I Wue54854a2014-08-05 10:23:50 +0800215XGL_RESULT intel_dev_add_msg_filter(struct intel_dev *dev,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600216 int32_t msg_code,
Chia-I Wue54854a2014-08-05 10:23:50 +0800217 XGL_DBG_MSG_FILTER filter)
218{
219 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
220 struct intel_dev_dbg_msg_filter *f = dbg->filters;
221
222 assert(filter != XGL_DBG_MSG_FILTER_NONE);
223
224 while (f) {
225 if (f->msg_code == msg_code)
226 break;
227 f = f->next;
228 }
229
230 if (f) {
231 if (f->filter != filter) {
232 f->filter = filter;
233 f->triggered = false;
234 }
235 } else {
Chia-I Wuf9c81ef2015-02-22 13:49:15 +0800236 f = intel_alloc(dev, sizeof(*f), 0, XGL_SYSTEM_ALLOC_DEBUG);
Chia-I Wue54854a2014-08-05 10:23:50 +0800237 if (!f)
238 return XGL_ERROR_OUT_OF_MEMORY;
239
240 f->msg_code = msg_code;
241 f->filter = filter;
242 f->triggered = false;
243
244 f->next = dbg->filters;
245 dbg->filters = f;
246 }
247
248 return XGL_SUCCESS;
249}
250
251void intel_dev_remove_msg_filter(struct intel_dev *dev,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600252 int32_t msg_code)
Chia-I Wue54854a2014-08-05 10:23:50 +0800253{
254 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
255 struct intel_dev_dbg_msg_filter *f = dbg->filters, *prev = NULL;
256
257 while (f) {
258 if (f->msg_code == msg_code) {
259 if (prev)
260 prev->next = f->next;
261 else
262 dbg->filters = f->next;
263
Chia-I Wuf9c81ef2015-02-22 13:49:15 +0800264 intel_free(dev, f);
Chia-I Wue54854a2014-08-05 10:23:50 +0800265 break;
266 }
267
268 prev = f;
269 f = f->next;
270 }
271}
Chia-I Wua207aba2014-08-05 15:13:37 +0800272
Chia-I Wu82d3d8b2014-08-09 13:07:44 +0800273static bool dev_filter_msg(struct intel_dev *dev,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600274 int32_t msg_code)
Chia-I Wu82d3d8b2014-08-09 13:07:44 +0800275{
276 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
277 struct intel_dev_dbg_msg_filter *filter;
278
279 if (!dbg)
280 return false;
281
282 filter = dbg->filters;
283 while (filter) {
284 if (filter->msg_code != msg_code) {
285 filter = filter->next;
286 continue;
287 }
288
289 if (filter->filter == XGL_DBG_MSG_FILTER_ALL)
290 return true;
291
292 if (filter->filter == XGL_DBG_MSG_FILTER_REPEATED &&
293 filter->triggered)
294 return true;
295
296 filter->triggered = true;
297 break;
298 }
299
300 return false;
301}
302
303void intel_dev_log(struct intel_dev *dev,
304 XGL_DBG_MSG_TYPE msg_type,
305 XGL_VALIDATION_LEVEL validation_level,
Chia-I Wuaabb3602014-08-19 14:18:23 +0800306 struct intel_base *src_object,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600307 size_t location,
308 int32_t msg_code,
Chia-I Wu82d3d8b2014-08-09 13:07:44 +0800309 const char *format, ...)
310{
311 va_list ap;
312
313 if (dev_filter_msg(dev, msg_code))
314 return;
315
316 va_start(ap, format);
Courtney Goeltzenleuchter0629efa2015-04-13 14:59:19 -0600317 intel_logv(dev, msg_type, validation_level, (XGL_BASE_OBJECT) src_object,
Chia-I Wu82d3d8b2014-08-09 13:07:44 +0800318 location, msg_code, format, ap);
319 va_end(ap);
320}
321
Chia-I Wu96177272015-01-03 15:27:41 +0800322ICD_EXPORT XGL_RESULT XGLAPI xglCreateDevice(
Chia-I Wua207aba2014-08-05 15:13:37 +0800323 XGL_PHYSICAL_GPU gpu_,
324 const XGL_DEVICE_CREATE_INFO* pCreateInfo,
325 XGL_DEVICE* pDevice)
326{
327 struct intel_gpu *gpu = intel_gpu(gpu_);
328
329 return intel_dev_create(gpu, pCreateInfo, (struct intel_dev **) pDevice);
330}
331
Chia-I Wu96177272015-01-03 15:27:41 +0800332ICD_EXPORT XGL_RESULT XGLAPI xglDestroyDevice(
Chia-I Wua207aba2014-08-05 15:13:37 +0800333 XGL_DEVICE device)
334{
335 struct intel_dev *dev = intel_dev(device);
336
337 intel_dev_destroy(dev);
338
339 return XGL_SUCCESS;
340}
341
Chia-I Wu96177272015-01-03 15:27:41 +0800342ICD_EXPORT XGL_RESULT XGLAPI xglGetDeviceQueue(
Chia-I Wu49dbee82014-08-06 12:48:47 +0800343 XGL_DEVICE device,
Courtney Goeltzenleuchterf3168062015-03-05 18:09:39 -0700344 uint32_t queueNodeIndex,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600345 uint32_t queueIndex,
Chia-I Wu49dbee82014-08-06 12:48:47 +0800346 XGL_QUEUE* pQueue)
347{
348 struct intel_dev *dev = intel_dev(device);
349
Courtney Goeltzenleuchterf3168062015-03-05 18:09:39 -0700350 if (queueNodeIndex >= INTEL_GPU_ENGINE_COUNT) {
Chia-I Wu49dbee82014-08-06 12:48:47 +0800351 return XGL_ERROR_UNAVAILABLE;
352 }
Courtney Goeltzenleuchterf3168062015-03-05 18:09:39 -0700353
354 if (queueIndex > 0)
355 return XGL_ERROR_UNAVAILABLE;
356
357 *pQueue = dev->queues[queueNodeIndex];
358 return XGL_SUCCESS;
Chia-I Wu49dbee82014-08-06 12:48:47 +0800359}
360
Chia-I Wu96177272015-01-03 15:27:41 +0800361ICD_EXPORT XGL_RESULT XGLAPI xglDeviceWaitIdle(
Chia-I Wu49dbee82014-08-06 12:48:47 +0800362 XGL_DEVICE device)
363{
364 struct intel_dev *dev = intel_dev(device);
365 XGL_RESULT ret = XGL_SUCCESS;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600366 uint32_t i;
Chia-I Wu49dbee82014-08-06 12:48:47 +0800367
368 for (i = 0; i < ARRAY_SIZE(dev->queues); i++) {
369 if (dev->queues[i]) {
Chia-I Wue09b5362014-08-07 09:25:14 +0800370 const XGL_RESULT r = intel_queue_wait(dev->queues[i], -1);
Chia-I Wu49dbee82014-08-06 12:48:47 +0800371 if (r != XGL_SUCCESS)
372 ret = r;
373 }
374 }
375
376 return ret;
377}
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800378
Chia-I Wu96177272015-01-03 15:27:41 +0800379ICD_EXPORT XGL_RESULT XGLAPI xglDbgSetValidationLevel(
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800380 XGL_DEVICE device,
381 XGL_VALIDATION_LEVEL validationLevel)
382{
383 struct intel_dev *dev = intel_dev(device);
Chia-I Wu069f30f2014-08-21 13:45:20 +0800384 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800385
Chia-I Wu069f30f2014-08-21 13:45:20 +0800386 if (dbg)
387 dbg->validation_level = validationLevel;
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800388
389 return XGL_SUCCESS;
390}
391
Chia-I Wu96177272015-01-03 15:27:41 +0800392ICD_EXPORT XGL_RESULT XGLAPI xglDbgSetMessageFilter(
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800393 XGL_DEVICE device,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600394 int32_t msgCode,
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800395 XGL_DBG_MSG_FILTER filter)
396{
397 struct intel_dev *dev = intel_dev(device);
398
399 if (!dev->base.dbg)
400 return XGL_SUCCESS;
401
402 if (filter == XGL_DBG_MSG_FILTER_NONE) {
403 intel_dev_remove_msg_filter(dev, msgCode);
404 return XGL_SUCCESS;
405 }
406
407 return intel_dev_add_msg_filter(dev, msgCode, filter);
408}
409
Chia-I Wu96177272015-01-03 15:27:41 +0800410ICD_EXPORT XGL_RESULT XGLAPI xglDbgSetDeviceOption(
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800411 XGL_DEVICE device,
412 XGL_DBG_DEVICE_OPTION dbgOption,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600413 size_t dataSize,
414 const void* pData)
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800415{
416 struct intel_dev *dev = intel_dev(device);
Chia-I Wu069f30f2014-08-21 13:45:20 +0800417 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800418 XGL_RESULT ret = XGL_SUCCESS;
419
420 if (dataSize == 0)
421 return XGL_ERROR_INVALID_VALUE;
422
423 switch (dbgOption) {
424 case XGL_DBG_OPTION_DISABLE_PIPELINE_LOADS:
Chia-I Wu069f30f2014-08-21 13:45:20 +0800425 if (dbg)
426 dbg->disable_pipeline_loads = *((const bool *) pData);
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800427 break;
428 case XGL_DBG_OPTION_FORCE_OBJECT_MEMORY_REQS:
Chia-I Wu069f30f2014-08-21 13:45:20 +0800429 if (dbg)
430 dbg->force_object_memory_reqs = *((const bool *) pData);
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800431 break;
432 case XGL_DBG_OPTION_FORCE_LARGE_IMAGE_ALIGNMENT:
Chia-I Wu069f30f2014-08-21 13:45:20 +0800433 if (dbg)
434 dbg->force_large_image_alignment = *((const bool *) pData);
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800435 break;
436 default:
437 ret = XGL_ERROR_INVALID_VALUE;
438 break;
439 }
440
441 return ret;
442}