blob: a11a00abc94ead5ded6518fcb12b5979e7bcdf1c [file] [log] [blame]
Chia-I Wue09b5362014-08-07 09:25:14 +08001/*
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06002 * Vulkan
Chia-I Wue09b5362014-08-07 09:25:14 +08003 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
Chia-I Wue09b5362014-08-07 09:25:14 +080026 */
27
Chia-I Wu3ad3c542014-08-25 11:09:17 +080028#include "genhw/genhw.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080029#include "kmd/winsys.h"
Chia-I Wu34f45182014-08-19 14:02:59 +080030#include "cmd.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080031#include "dev.h"
Chia-I Wuc5438c22014-08-19 14:03:06 +080032#include "fence.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080033#include "queue.h"
34
Chia-I Wu465fe212015-02-11 11:27:06 -070035static void queue_submit_hang(struct intel_queue *queue,
36 struct intel_cmd *cmd,
37 uint32_t active_lost,
38 uint32_t pending_lost)
39{
40 intel_cmd_decode(cmd, true);
41
Courtney Goeltzenleuchter1c7c65d2015-06-10 17:39:03 -060042 intel_dev_log(queue->dev, VK_DBG_REPORT_ERROR_BIT,
43 VK_NULL_HANDLE, 0, 0,
44 "GPU hanged with %d/%d active/pending command buffers lost",
45 active_lost, pending_lost);
Chia-I Wu465fe212015-02-11 11:27:06 -070046}
47
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060048static VkResult queue_submit_bo(struct intel_queue *queue,
Chia-I Wu94d2fba2014-08-25 11:38:08 +080049 struct intel_bo *bo,
Tony Barbour8205d902015-04-16 15:59:00 -060050 VkDeviceSize used)
Chia-I Wu94d2fba2014-08-25 11:38:08 +080051{
52 struct intel_winsys *winsys = queue->dev->winsys;
53 int err;
54
Chia-I Wu94d2fba2014-08-25 11:38:08 +080055 if (intel_debug & INTEL_DEBUG_NOHW)
56 err = 0;
57 else
58 err = intel_winsys_submit_bo(winsys, queue->ring, bo, used, 0);
59
Courtney Goeltzenleuchterac544f32015-09-14 18:01:17 -060060 return (err) ? VK_ERROR_DEVICE_LOST : VK_SUCCESS;
Chia-I Wu94d2fba2014-08-25 11:38:08 +080061}
62
Chia-I Wuec841722014-08-25 22:36:01 +080063static struct intel_bo *queue_create_bo(struct intel_queue *queue,
Tony Barbour8205d902015-04-16 15:59:00 -060064 VkDeviceSize size,
Chia-I Wuec841722014-08-25 22:36:01 +080065 const void *cmd,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060066 size_t cmd_len)
Chia-I Wu3ad3c542014-08-25 11:09:17 +080067{
Chia-I Wuec841722014-08-25 22:36:01 +080068 struct intel_bo *bo;
69 void *ptr;
70
Chia-I Wucb2dc0d2015-03-05 16:19:42 -070071 bo = intel_winsys_alloc_bo(queue->dev->winsys,
Chia-I Wu32a22462014-08-26 14:13:46 +080072 "queue bo", size, true);
Chia-I Wuec841722014-08-25 22:36:01 +080073 if (!bo)
74 return NULL;
75
76 if (!cmd_len)
77 return bo;
78
79 ptr = intel_bo_map(bo, true);
80 if (!ptr) {
Chia-I Wucb2dc0d2015-03-05 16:19:42 -070081 intel_bo_unref(bo);
Chia-I Wuec841722014-08-25 22:36:01 +080082 return NULL;
83 }
84
85 memcpy(ptr, cmd, cmd_len);
86 intel_bo_unmap(bo);
87
88 return bo;
89}
90
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060091static VkResult queue_select_pipeline(struct intel_queue *queue,
Chia-I Wuec841722014-08-25 22:36:01 +080092 int pipeline_select)
93{
94 uint32_t pipeline_select_cmd[] = {
Chia-I Wu426072d2014-08-26 14:31:55 +080095 GEN6_RENDER_CMD(SINGLE_DW, PIPELINE_SELECT),
96 GEN6_MI_CMD(MI_BATCH_BUFFER_END),
Chia-I Wuec841722014-08-25 22:36:01 +080097 };
98 struct intel_bo *bo;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060099 VkResult ret;
Chia-I Wuec841722014-08-25 22:36:01 +0800100
101 if (queue->ring != INTEL_RING_RENDER ||
102 queue->last_pipeline_select == pipeline_select)
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600103 return VK_SUCCESS;
Chia-I Wuec841722014-08-25 22:36:01 +0800104
105 switch (pipeline_select) {
106 case GEN6_PIPELINE_SELECT_DW0_SELECT_3D:
107 bo = queue->select_graphics_bo;
108 break;
109 case GEN6_PIPELINE_SELECT_DW0_SELECT_MEDIA:
110 bo = queue->select_compute_bo;
111 break;
112 default:
Courtney Goeltzenleuchterac544f32015-09-14 18:01:17 -0600113 assert(0 && "Invalid pipeline select");
Chia-I Wuec841722014-08-25 22:36:01 +0800114 break;
115 }
116
117 if (!bo) {
118 pipeline_select_cmd[0] |= pipeline_select;
119 bo = queue_create_bo(queue, sizeof(pipeline_select_cmd),
120 pipeline_select_cmd, sizeof(pipeline_select_cmd));
121 if (!bo)
Tony Barbour8205d902015-04-16 15:59:00 -0600122 return VK_ERROR_OUT_OF_DEVICE_MEMORY;
Chia-I Wuec841722014-08-25 22:36:01 +0800123
124 switch (pipeline_select) {
125 case GEN6_PIPELINE_SELECT_DW0_SELECT_3D:
126 queue->select_graphics_bo = bo;
127 break;
128 case GEN6_PIPELINE_SELECT_DW0_SELECT_MEDIA:
129 queue->select_compute_bo = bo;
130 break;
131 default:
132 break;
133 }
134 }
135
136 ret = queue_submit_bo(queue, bo, sizeof(pipeline_select_cmd));
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600137 if (ret == VK_SUCCESS)
Chia-I Wuec841722014-08-25 22:36:01 +0800138 queue->last_pipeline_select = pipeline_select;
139
140 return ret;
141}
142
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600143static VkResult queue_init_hw_and_atomic_bo(struct intel_queue *queue)
Chia-I Wuec841722014-08-25 22:36:01 +0800144{
145 const uint32_t ctx_init_cmd[] = {
Chia-I Wu63883292014-08-25 13:50:26 +0800146 /* STATE_SIP */
Chia-I Wu426072d2014-08-26 14:31:55 +0800147 GEN6_RENDER_CMD(COMMON, STATE_SIP),
Chia-I Wu63883292014-08-25 13:50:26 +0800148 0,
149 /* PIPELINE_SELECT */
Chia-I Wu426072d2014-08-26 14:31:55 +0800150 GEN6_RENDER_CMD(SINGLE_DW, PIPELINE_SELECT) |
Chia-I Wu63883292014-08-25 13:50:26 +0800151 GEN6_PIPELINE_SELECT_DW0_SELECT_3D,
152 /* 3DSTATE_VF_STATISTICS */
Chia-I Wu426072d2014-08-26 14:31:55 +0800153 GEN6_RENDER_CMD(SINGLE_DW, 3DSTATE_VF_STATISTICS),
Chia-I Wu63883292014-08-25 13:50:26 +0800154 /* end */
Chia-I Wu426072d2014-08-26 14:31:55 +0800155 GEN6_MI_CMD(MI_BATCH_BUFFER_END),
156 GEN6_MI_CMD(MI_NOOP),
Chia-I Wu63883292014-08-25 13:50:26 +0800157 };
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800158 struct intel_bo *bo;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600159 VkResult ret;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800160
Chia-I Wuec841722014-08-25 22:36:01 +0800161 if (queue->ring != INTEL_RING_RENDER) {
162 queue->last_pipeline_select = -1;
163 queue->atomic_bo = queue_create_bo(queue,
164 sizeof(uint32_t) * INTEL_QUEUE_ATOMIC_COUNTER_COUNT,
165 NULL, 0);
Tony Barbour8205d902015-04-16 15:59:00 -0600166 return (queue->atomic_bo) ? VK_SUCCESS : VK_ERROR_OUT_OF_DEVICE_MEMORY;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800167 }
168
Chia-I Wuec841722014-08-25 22:36:01 +0800169 bo = queue_create_bo(queue,
170 sizeof(uint32_t) * INTEL_QUEUE_ATOMIC_COUNTER_COUNT,
171 ctx_init_cmd, sizeof(ctx_init_cmd));
172 if (!bo)
Tony Barbour8205d902015-04-16 15:59:00 -0600173 return VK_ERROR_OUT_OF_DEVICE_MEMORY;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800174
Chia-I Wuec841722014-08-25 22:36:01 +0800175 ret = queue_submit_bo(queue, bo, sizeof(ctx_init_cmd));
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600176 if (ret != VK_SUCCESS) {
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700177 intel_bo_unref(bo);
Chia-I Wuec841722014-08-25 22:36:01 +0800178 return ret;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800179 }
180
Chia-I Wuec841722014-08-25 22:36:01 +0800181 queue->last_pipeline_select = GEN6_PIPELINE_SELECT_DW0_SELECT_3D;
182 /* reuse */
183 queue->atomic_bo = bo;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800184
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600185 return VK_SUCCESS;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800186}
187
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600188static VkResult queue_submit_cmd_prepare(struct intel_queue *queue,
Chia-I Wude6f9a72015-02-17 14:11:29 -0700189 struct intel_cmd *cmd)
190{
Chia-I Wu513ae5b2015-07-01 19:04:59 +0800191 if (unlikely(cmd->result != VK_SUCCESS || !cmd->primary)) {
Courtney Goeltzenleuchter1c7c65d2015-06-10 17:39:03 -0600192 intel_dev_log(cmd->dev, VK_DBG_REPORT_ERROR_BIT,
193 &cmd->obj.base, 0, 0,
194 "invalid command buffer submitted");
Chia-I Wude6f9a72015-02-17 14:11:29 -0700195 }
196
197 return queue_select_pipeline(queue, cmd->pipeline_select);
198}
199
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600200static VkResult queue_submit_cmd_debug(struct intel_queue *queue,
Chia-I Wude6f9a72015-02-17 14:11:29 -0700201 struct intel_cmd *cmd)
202{
203 uint32_t active[2], pending[2];
204 struct intel_bo *bo;
Tony Barbour8205d902015-04-16 15:59:00 -0600205 VkDeviceSize used;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600206 VkResult ret;
Chia-I Wude6f9a72015-02-17 14:11:29 -0700207
208 ret = queue_submit_cmd_prepare(queue, cmd);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600209 if (ret != VK_SUCCESS)
Chia-I Wude6f9a72015-02-17 14:11:29 -0700210 return ret;
211
212 if (intel_debug & INTEL_DEBUG_HANG) {
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700213 intel_winsys_get_reset_stats(queue->dev->winsys,
Chia-I Wude6f9a72015-02-17 14:11:29 -0700214 &active[0], &pending[0]);
215 }
216
217 bo = intel_cmd_get_batch(cmd, &used);
218 ret = queue_submit_bo(queue, bo, used);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600219 if (ret != VK_SUCCESS)
Chia-I Wude6f9a72015-02-17 14:11:29 -0700220 return ret;
221
222 if (intel_debug & INTEL_DEBUG_HANG) {
223 intel_bo_wait(bo, -1);
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700224 intel_winsys_get_reset_stats(queue->dev->winsys,
Chia-I Wude6f9a72015-02-17 14:11:29 -0700225 &active[1], &pending[1]);
226
227 if (active[0] != active[1] || pending[0] != pending[1]) {
228 queue_submit_hang(queue, cmd, active[1] - active[0],
229 pending[1] - pending[0]);
230 }
231 }
232
233 if (intel_debug & INTEL_DEBUG_BATCH)
234 intel_cmd_decode(cmd, false);
235
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600236 return VK_SUCCESS;
Chia-I Wude6f9a72015-02-17 14:11:29 -0700237}
238
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600239static VkResult queue_submit_cmd(struct intel_queue *queue,
Chia-I Wude6f9a72015-02-17 14:11:29 -0700240 struct intel_cmd *cmd)
241{
242 struct intel_bo *bo;
Tony Barbour8205d902015-04-16 15:59:00 -0600243 VkDeviceSize used;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600244 VkResult ret;
Chia-I Wude6f9a72015-02-17 14:11:29 -0700245
246 ret = queue_submit_cmd_prepare(queue, cmd);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600247 if (ret == VK_SUCCESS) {
Chia-I Wude6f9a72015-02-17 14:11:29 -0700248 bo = intel_cmd_get_batch(cmd, &used);
249 ret = queue_submit_bo(queue, bo, used);
250 }
251
252 return ret;
253}
254
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600255VkResult intel_queue_create(struct intel_dev *dev,
Courtney Goeltzenleuchterac544f32015-09-14 18:01:17 -0600256 enum intel_gpu_engine_type engine,
257 struct intel_queue **queue_ret)
Chia-I Wue09b5362014-08-07 09:25:14 +0800258{
259 struct intel_queue *queue;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800260 enum intel_ring_type ring;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600261 VkFenceCreateInfo fence_info;
262 VkResult ret;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800263
Chia-I Wucdcff732014-08-19 14:44:15 +0800264 switch (engine) {
265 case INTEL_GPU_ENGINE_3D:
Chia-I Wuc5438c22014-08-19 14:03:06 +0800266 ring = INTEL_RING_RENDER;
267 break;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800268 default:
Courtney Goeltzenleuchterac544f32015-09-14 18:01:17 -0600269 intel_dev_log(dev, VK_DBG_REPORT_ERROR_BIT,
270 &dev->base, 0, 0,
271 "invalid engine type");
272 return VK_ERROR_VALIDATION_FAILED;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800273 break;
274 }
Chia-I Wue09b5362014-08-07 09:25:14 +0800275
Chia-I Wu545c2e12015-02-22 13:19:54 +0800276 queue = (struct intel_queue *) intel_base_create(&dev->base.handle,
Courtney Goeltzenleuchter1c7c65d2015-06-10 17:39:03 -0600277 sizeof(*queue), dev->base.dbg, VK_OBJECT_TYPE_QUEUE, NULL, 0);
Chia-I Wue09b5362014-08-07 09:25:14 +0800278 if (!queue)
Tony Barbour8205d902015-04-16 15:59:00 -0600279 return VK_ERROR_OUT_OF_HOST_MEMORY;
Chia-I Wue09b5362014-08-07 09:25:14 +0800280
Chia-I Wue09b5362014-08-07 09:25:14 +0800281 queue->dev = dev;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800282 queue->ring = ring;
Chia-I Wue09b5362014-08-07 09:25:14 +0800283
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600284 if (queue_init_hw_and_atomic_bo(queue) != VK_SUCCESS) {
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800285 intel_queue_destroy(queue);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600286 return VK_ERROR_INITIALIZATION_FAILED;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800287 }
288
Chia-I Wub56f5df2015-04-04 20:21:10 +0800289 memset(&fence_info, 0, sizeof(fence_info));
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600290 fence_info.sType = VK_STRUCTURE_TYPE_FENCE_CREATE_INFO;
Chia-I Wub56f5df2015-04-04 20:21:10 +0800291 ret = intel_fence_create(dev, &fence_info, &queue->fence);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600292 if (ret != VK_SUCCESS) {
Chia-I Wub56f5df2015-04-04 20:21:10 +0800293 intel_queue_destroy(queue);
294 return ret;
295 }
296
Chia-I Wu9ae59c12014-08-07 10:08:49 +0800297 *queue_ret = queue;
298
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600299 return VK_SUCCESS;
Chia-I Wue09b5362014-08-07 09:25:14 +0800300}
301
302void intel_queue_destroy(struct intel_queue *queue)
303{
Chia-I Wub56f5df2015-04-04 20:21:10 +0800304 if (queue->fence)
305 intel_fence_destroy(queue->fence);
306
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700307 intel_bo_unref(queue->atomic_bo);
308 intel_bo_unref(queue->select_graphics_bo);
309 intel_bo_unref(queue->select_compute_bo);
Chia-I Wu046a7a92015-02-17 14:29:01 -0700310
Chia-I Wubbf2c932014-08-07 12:20:08 +0800311 intel_base_destroy(&queue->base);
Chia-I Wue09b5362014-08-07 09:25:14 +0800312}
313
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600314VkResult intel_queue_wait(struct intel_queue *queue, int64_t timeout)
Chia-I Wue09b5362014-08-07 09:25:14 +0800315{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600316 /* return VK_SUCCESS instead of VK_ERROR_UNAVAILABLE */
Chia-I Wub56f5df2015-04-04 20:21:10 +0800317 if (!queue->fence->seqno_bo)
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600318 return VK_SUCCESS;
Chia-I Wue09b5362014-08-07 09:25:14 +0800319
Chia-I Wub56f5df2015-04-04 20:21:10 +0800320 return intel_fence_wait(queue->fence, timeout);
Chia-I Wue09b5362014-08-07 09:25:14 +0800321}
322
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600323ICD_EXPORT VkResult VKAPI vkQueueWaitIdle(
324 VkQueue queue_)
Chia-I Wue09b5362014-08-07 09:25:14 +0800325{
326 struct intel_queue *queue = intel_queue(queue_);
327
328 return intel_queue_wait(queue, -1);
329}
Chia-I Wu251e7d92014-08-19 13:35:42 +0800330
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600331ICD_EXPORT VkResult VKAPI vkQueueSubmit(
332 VkQueue queue_,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600333 uint32_t cmdBufferCount,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600334 const VkCmdBuffer* pCmdBuffers,
335 VkFence fence_)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800336{
Chia-I Wuc5438c22014-08-19 14:03:06 +0800337 struct intel_queue *queue = intel_queue(queue_);
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600338 VkResult ret = VK_SUCCESS;
Chia-I Wude6f9a72015-02-17 14:11:29 -0700339 struct intel_cmd *last_cmd;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600340 uint32_t i;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800341
Chia-I Wude6f9a72015-02-17 14:11:29 -0700342 if (unlikely(intel_debug)) {
343 for (i = 0; i < cmdBufferCount; i++) {
344 struct intel_cmd *cmd = intel_cmd(pCmdBuffers[i]);
345 ret = queue_submit_cmd_debug(queue, cmd);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600346 if (ret != VK_SUCCESS)
Chia-I Wude6f9a72015-02-17 14:11:29 -0700347 break;
348 }
349 } else {
350 for (i = 0; i < cmdBufferCount; i++) {
351 struct intel_cmd *cmd = intel_cmd(pCmdBuffers[i]);
352 ret = queue_submit_cmd(queue, cmd);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600353 if (ret != VK_SUCCESS)
Chia-I Wude6f9a72015-02-17 14:11:29 -0700354 break;
355 }
356 }
357
358 /* no cmd submitted */
359 if (i == 0)
360 return ret;
361
362 last_cmd = intel_cmd(pCmdBuffers[i - 1]);
363
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600364 if (ret == VK_SUCCESS) {
Chia-I Wub56f5df2015-04-04 20:21:10 +0800365 intel_fence_set_seqno(queue->fence,
Chia-I Wu7b68c502015-04-17 01:37:21 +0800366 intel_cmd_get_batch(last_cmd, NULL));
Chia-I Wude6f9a72015-02-17 14:11:29 -0700367
Tony Barbourde4124d2015-07-03 10:33:54 -0600368 if (fence_.handle != VK_NULL_HANDLE) {
Chia-I Wude6f9a72015-02-17 14:11:29 -0700369 struct intel_fence *fence = intel_fence(fence_);
Chia-I Wub56f5df2015-04-04 20:21:10 +0800370 intel_fence_copy(fence, queue->fence);
Chia-I Wude6f9a72015-02-17 14:11:29 -0700371 }
372 } else {
373 struct intel_bo *last_bo;
374
375 /* unbusy submitted BOs */
376 last_bo = intel_cmd_get_batch(last_cmd, NULL);
377 intel_bo_wait(last_bo, -1);
378 }
Chia-I Wuc5438c22014-08-19 14:03:06 +0800379
380 return ret;
Chia-I Wu251e7d92014-08-19 13:35:42 +0800381}
382
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600383ICD_EXPORT VkResult VKAPI vkCreateSemaphore(
384 VkDevice device,
385 const VkSemaphoreCreateInfo* pCreateInfo,
386 VkSemaphore* pSemaphore)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800387{
Ian Elliott4f299362015-07-06 14:45:11 -0600388 // TODO: fully support semaphores (mean time, simply fake it):
389 pSemaphore->handle = 1;
390
Chia-I Wu251e7d92014-08-19 13:35:42 +0800391 /*
392 * We want to find an unused semaphore register and initialize it. Signal
393 * will increment the register. Wait will atomically decrement it and
394 * block if the value is zero, or a large constant N if we do not want to
395 * go negative.
396 *
397 * XXX However, MI_SEMAPHORE_MBOX does not seem to have the flexibility.
398 */
Ian Elliott4f299362015-07-06 14:45:11 -0600399 return VK_SUCCESS;
Chia-I Wu251e7d92014-08-19 13:35:42 +0800400}
401
Mark Lobodzinski67b42b72015-09-07 13:59:43 -0600402ICD_EXPORT void VKAPI vkDestroySemaphore(
Tony Barbourde4124d2015-07-03 10:33:54 -0600403 VkDevice device,
404 VkSemaphore semaphore)
405
406 {
Tony Barbourde4124d2015-07-03 10:33:54 -0600407 }
408
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600409ICD_EXPORT VkResult VKAPI vkQueueSignalSemaphore(
410 VkQueue queue,
411 VkSemaphore semaphore)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800412{
Ian Elliott4f299362015-07-06 14:45:11 -0600413 return VK_SUCCESS;
Chia-I Wu251e7d92014-08-19 13:35:42 +0800414}
415
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600416ICD_EXPORT VkResult VKAPI vkQueueWaitSemaphore(
417 VkQueue queue,
418 VkSemaphore semaphore)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800419{
Cody Northrop1d6a6822015-07-23 13:00:01 -0600420 vkQueueWaitIdle(queue);
421
Ian Elliott4f299362015-07-06 14:45:11 -0600422 return VK_SUCCESS;
Chia-I Wu251e7d92014-08-19 13:35:42 +0800423}