Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 1 | /* |
| 2 | * XGL |
| 3 | * |
| 4 | * Copyright (C) 2014 LunarG, Inc. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included |
| 14 | * in all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
Chia-I Wu | 44e4236 | 2014-09-02 08:32:09 +0800 | [diff] [blame] | 23 | * |
| 24 | * Authors: |
| 25 | * Chia-I Wu <olv@lunarg.com> |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 26 | */ |
| 27 | |
| 28 | #include <stdio.h> |
| 29 | #include <sys/types.h> |
| 30 | #include <sys/stat.h> |
| 31 | #include <fcntl.h> |
| 32 | #include <unistd.h> |
| 33 | |
| 34 | #include "genhw/genhw.h" |
Chia-I Wu | d896593 | 2014-10-13 13:32:37 +0800 | [diff] [blame] | 35 | #include "kmd/winsys.h" |
Chia-I Wu | ec84172 | 2014-08-25 22:36:01 +0800 | [diff] [blame] | 36 | #include "queue.h" |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 37 | #include "gpu.h" |
Chia-I Wu | 032a2e3 | 2015-01-19 11:14:00 +0800 | [diff] [blame] | 38 | #include "instance.h" |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 39 | #include "wsi.h" |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 40 | |
Chia-I Wu | 1076a87 | 2015-01-18 16:02:55 +0800 | [diff] [blame] | 41 | static const char * const intel_gpu_exts[INTEL_EXT_COUNT] = { |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 42 | [INTEL_EXT_WSI_X11] = "XGL_WSI_X11", |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 43 | }; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 44 | |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 45 | static int gpu_open_primary_node(struct intel_gpu *gpu) |
| 46 | { |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 47 | if (gpu->primary_fd_internal < 0) |
| 48 | gpu->primary_fd_internal = open(gpu->primary_node, O_RDWR); |
| 49 | |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 50 | return gpu->primary_fd_internal; |
| 51 | } |
| 52 | |
| 53 | static void gpu_close_primary_node(struct intel_gpu *gpu) |
| 54 | { |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 55 | if (gpu->primary_fd_internal >= 0) { |
| 56 | close(gpu->primary_fd_internal); |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 57 | gpu->primary_fd_internal = -1; |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 58 | } |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 59 | } |
| 60 | |
| 61 | static int gpu_open_render_node(struct intel_gpu *gpu) |
| 62 | { |
| 63 | if (gpu->render_fd_internal < 0 && gpu->render_node) { |
| 64 | gpu->render_fd_internal = open(gpu->render_node, O_RDWR); |
| 65 | if (gpu->render_fd_internal < 0) { |
| 66 | icd_log(XGL_DBG_MSG_ERROR, XGL_VALIDATION_LEVEL_0, NULL, 0, |
| 67 | 0, "failed to open %s", gpu->render_node); |
| 68 | } |
| 69 | } |
| 70 | |
| 71 | return gpu->render_fd_internal; |
| 72 | } |
| 73 | |
| 74 | static void gpu_close_render_node(struct intel_gpu *gpu) |
| 75 | { |
| 76 | if (gpu->render_fd_internal >= 0) { |
| 77 | close(gpu->render_fd_internal); |
| 78 | gpu->render_fd_internal = -1; |
| 79 | } |
| 80 | } |
| 81 | |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 82 | static const char *gpu_get_name(const struct intel_gpu *gpu) |
| 83 | { |
| 84 | const char *name = NULL; |
| 85 | |
| 86 | if (gen_is_hsw(gpu->devid)) { |
| 87 | if (gen_is_desktop(gpu->devid)) |
| 88 | name = "Intel(R) Haswell Desktop"; |
| 89 | else if (gen_is_mobile(gpu->devid)) |
| 90 | name = "Intel(R) Haswell Mobile"; |
| 91 | else if (gen_is_server(gpu->devid)) |
| 92 | name = "Intel(R) Haswell Server"; |
| 93 | } |
| 94 | else if (gen_is_ivb(gpu->devid)) { |
| 95 | if (gen_is_desktop(gpu->devid)) |
| 96 | name = "Intel(R) Ivybridge Desktop"; |
| 97 | else if (gen_is_mobile(gpu->devid)) |
| 98 | name = "Intel(R) Ivybridge Mobile"; |
| 99 | else if (gen_is_server(gpu->devid)) |
| 100 | name = "Intel(R) Ivybridge Server"; |
| 101 | } |
| 102 | else if (gen_is_snb(gpu->devid)) { |
| 103 | if (gen_is_desktop(gpu->devid)) |
| 104 | name = "Intel(R) Sandybridge Desktop"; |
| 105 | else if (gen_is_mobile(gpu->devid)) |
| 106 | name = "Intel(R) Sandybridge Mobile"; |
| 107 | else if (gen_is_server(gpu->devid)) |
| 108 | name = "Intel(R) Sandybridge Server"; |
| 109 | } |
| 110 | |
| 111 | if (!name) |
| 112 | name = "Unknown Intel Chipset"; |
| 113 | |
| 114 | return name; |
| 115 | } |
| 116 | |
Chia-I Wu | d71ff55 | 2015-02-20 12:50:12 -0700 | [diff] [blame] | 117 | void intel_gpu_destroy(struct intel_gpu *gpu) |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 118 | { |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 119 | if (gpu->wsi_data) |
| 120 | intel_wsi_gpu_cleanup(gpu); |
Chia-I Wu | d71ff55 | 2015-02-20 12:50:12 -0700 | [diff] [blame] | 121 | |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 122 | intel_gpu_cleanup_winsys(gpu); |
Chia-I Wu | d71ff55 | 2015-02-20 12:50:12 -0700 | [diff] [blame] | 123 | |
Chia-I Wu | f9c81ef | 2015-02-22 13:49:15 +0800 | [diff] [blame] | 124 | intel_free(gpu, gpu->primary_node); |
| 125 | intel_free(gpu, gpu); |
Chia-I Wu | d71ff55 | 2015-02-20 12:50:12 -0700 | [diff] [blame] | 126 | } |
| 127 | |
| 128 | static int devid_to_gen(int devid) |
| 129 | { |
| 130 | int gen; |
| 131 | |
| 132 | if (gen_is_hsw(devid)) |
| 133 | gen = INTEL_GEN(7.5); |
| 134 | else if (gen_is_ivb(devid)) |
| 135 | gen = INTEL_GEN(7); |
| 136 | else if (gen_is_snb(devid)) |
| 137 | gen = INTEL_GEN(6); |
| 138 | else |
| 139 | gen = -1; |
| 140 | |
| 141 | #ifdef INTEL_GEN_SPECIALIZED |
| 142 | if (gen != INTEL_GEN(INTEL_GEN_SPECIALIZED)) |
| 143 | gen = -1; |
| 144 | #endif |
| 145 | |
| 146 | return gen; |
| 147 | } |
| 148 | |
| 149 | XGL_RESULT intel_gpu_create(const struct intel_instance *instance, int devid, |
| 150 | const char *primary_node, const char *render_node, |
| 151 | struct intel_gpu **gpu_ret) |
| 152 | { |
| 153 | const int gen = devid_to_gen(devid); |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 154 | size_t primary_len, render_len; |
Chia-I Wu | d71ff55 | 2015-02-20 12:50:12 -0700 | [diff] [blame] | 155 | struct intel_gpu *gpu; |
| 156 | |
| 157 | if (gen < 0) { |
| 158 | icd_log(XGL_DBG_MSG_WARNING, XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE, |
| 159 | 0, 0, "unsupported device id 0x%04x", devid); |
| 160 | return XGL_ERROR_INITIALIZATION_FAILED; |
| 161 | } |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 162 | |
Chia-I Wu | f9c81ef | 2015-02-22 13:49:15 +0800 | [diff] [blame] | 163 | gpu = intel_alloc(instance, sizeof(*gpu), 0, XGL_SYSTEM_ALLOC_API_OBJECT); |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 164 | if (!gpu) |
Chia-I Wu | d71ff55 | 2015-02-20 12:50:12 -0700 | [diff] [blame] | 165 | return XGL_ERROR_OUT_OF_MEMORY; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 166 | |
| 167 | memset(gpu, 0, sizeof(*gpu)); |
Chia-I Wu | 924c1fc | 2015-01-19 11:14:00 +0800 | [diff] [blame] | 168 | /* there is no XGL_DBG_OBJECT_GPU */ |
Chia-I Wu | 032a2e3 | 2015-01-19 11:14:00 +0800 | [diff] [blame] | 169 | intel_handle_init(&gpu->handle, XGL_DBG_OBJECT_UNKNOWN, instance->icd); |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 170 | |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 171 | gpu->devid = devid; |
| 172 | |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 173 | primary_len = strlen(primary_node); |
| 174 | render_len = (render_node) ? strlen(render_node) : 0; |
| 175 | |
Chia-I Wu | f9c81ef | 2015-02-22 13:49:15 +0800 | [diff] [blame] | 176 | gpu->primary_node = intel_alloc(gpu, primary_len + 1 + |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 177 | ((render_len) ? (render_len + 1) : 0), 0, XGL_SYSTEM_ALLOC_INTERNAL); |
| 178 | if (!gpu->primary_node) { |
Chia-I Wu | f9c81ef | 2015-02-22 13:49:15 +0800 | [diff] [blame] | 179 | intel_free(instance, gpu); |
Chia-I Wu | d71ff55 | 2015-02-20 12:50:12 -0700 | [diff] [blame] | 180 | return XGL_ERROR_OUT_OF_MEMORY; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 181 | } |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 182 | |
| 183 | memcpy(gpu->primary_node, primary_node, primary_len + 1); |
| 184 | |
| 185 | if (render_node) { |
| 186 | gpu->render_node = gpu->primary_node + primary_len + 1; |
| 187 | memcpy(gpu->render_node, render_node, render_len + 1); |
| 188 | } |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 189 | |
| 190 | gpu->gen_opaque = gen; |
| 191 | |
Chia-I Wu | 960f195 | 2014-08-28 23:27:10 +0800 | [diff] [blame] | 192 | switch (intel_gpu_gen(gpu)) { |
| 193 | case INTEL_GEN(7.5): |
| 194 | gpu->gt = gen_get_hsw_gt(devid); |
| 195 | break; |
| 196 | case INTEL_GEN(7): |
| 197 | gpu->gt = gen_get_ivb_gt(devid); |
| 198 | break; |
| 199 | case INTEL_GEN(6): |
| 200 | gpu->gt = gen_get_snb_gt(devid); |
| 201 | break; |
| 202 | } |
| 203 | |
Mike Stroyan | 9fca712 | 2015-02-09 13:08:26 -0700 | [diff] [blame] | 204 | /* 150K dwords */ |
| 205 | gpu->max_batch_buffer_size = sizeof(uint32_t) * 150*1024; |
Chia-I Wu | d6109bb | 2014-08-21 09:12:19 +0800 | [diff] [blame] | 206 | |
| 207 | /* the winsys is prepared for one reloc every two dwords, then minus 2 */ |
| 208 | gpu->batch_buffer_reloc_count = |
| 209 | gpu->max_batch_buffer_size / sizeof(uint32_t) / 2 - 2; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 210 | |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 211 | gpu->primary_fd_internal = -1; |
| 212 | gpu->render_fd_internal = -1; |
| 213 | |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 214 | *gpu_ret = gpu; |
| 215 | |
| 216 | return XGL_SUCCESS; |
| 217 | } |
| 218 | |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 219 | void intel_gpu_get_props(const struct intel_gpu *gpu, |
| 220 | XGL_PHYSICAL_GPU_PROPERTIES *props) |
| 221 | { |
| 222 | const char *name; |
| 223 | size_t name_len; |
| 224 | |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 225 | props->apiVersion = INTEL_API_VERSION; |
| 226 | props->driverVersion = INTEL_DRIVER_VERSION; |
| 227 | |
| 228 | props->vendorId = 0x8086; |
| 229 | props->deviceId = gpu->devid; |
| 230 | |
| 231 | props->gpuType = XGL_GPU_TYPE_INTEGRATED; |
| 232 | |
| 233 | /* copy GPU name */ |
| 234 | name = gpu_get_name(gpu); |
| 235 | name_len = strlen(name); |
| 236 | if (name_len > sizeof(props->gpuName) - 1) |
| 237 | name_len = sizeof(props->gpuName) - 1; |
| 238 | memcpy(props->gpuName, name, name_len); |
| 239 | props->gpuName[name_len] = '\0'; |
| 240 | |
Chia-I Wu | d6109bb | 2014-08-21 09:12:19 +0800 | [diff] [blame] | 241 | props->maxMemRefsPerSubmission = gpu->batch_buffer_reloc_count; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 242 | |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 243 | /* no size limit, but no bounded buffer could exceed 2GB */ |
| 244 | props->maxInlineMemoryUpdateSize = 2u << 30; |
| 245 | |
| 246 | props->maxBoundDescriptorSets = 1; |
| 247 | props->maxThreadGroupSize = 512; |
| 248 | |
| 249 | /* incremented every 80ns */ |
| 250 | props->timestampFrequency = 1000 * 1000 * 1000 / 80; |
| 251 | |
| 252 | props->multiColorAttachmentClears = false; |
| 253 | } |
| 254 | |
| 255 | void intel_gpu_get_perf(const struct intel_gpu *gpu, |
| 256 | XGL_PHYSICAL_GPU_PERFORMANCE *perf) |
| 257 | { |
| 258 | /* TODO */ |
| 259 | perf->maxGpuClock = 1.0f; |
| 260 | perf->aluPerClock = 1.0f; |
| 261 | perf->texPerClock = 1.0f; |
| 262 | perf->primsPerClock = 1.0f; |
| 263 | perf->pixelsPerClock = 1.0f; |
| 264 | } |
| 265 | |
| 266 | void intel_gpu_get_queue_props(const struct intel_gpu *gpu, |
| 267 | enum intel_gpu_engine_type engine, |
| 268 | XGL_PHYSICAL_GPU_QUEUE_PROPERTIES *props) |
| 269 | { |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 270 | switch (engine) { |
| 271 | case INTEL_GPU_ENGINE_3D: |
| 272 | props->queueFlags = XGL_QUEUE_GRAPHICS_BIT | XGL_QUEUE_COMPUTE_BIT; |
| 273 | props->queueCount = 1; |
Chia-I Wu | ec84172 | 2014-08-25 22:36:01 +0800 | [diff] [blame] | 274 | props->maxAtomicCounters = INTEL_QUEUE_ATOMIC_COUNTER_COUNT; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 275 | props->supportsTimestamps = true; |
| 276 | break; |
| 277 | default: |
| 278 | assert(!"unknown engine type"); |
| 279 | return; |
| 280 | } |
| 281 | } |
| 282 | |
| 283 | void intel_gpu_get_memory_props(const struct intel_gpu *gpu, |
| 284 | XGL_PHYSICAL_GPU_MEMORY_PROPERTIES *props) |
| 285 | { |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 286 | props->supportsMigration = false; |
Chia-I Wu | 2cd1e07 | 2015-03-06 12:10:13 -0700 | [diff] [blame] | 287 | props->supportsPinning = true; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 288 | } |
| 289 | |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 290 | int intel_gpu_get_max_threads(const struct intel_gpu *gpu, |
| 291 | XGL_PIPELINE_SHADER_STAGE stage) |
| 292 | { |
| 293 | switch (intel_gpu_gen(gpu)) { |
| 294 | case INTEL_GEN(7.5): |
| 295 | switch (stage) { |
| 296 | case XGL_SHADER_STAGE_VERTEX: |
| 297 | return (gpu->gt >= 2) ? 280 : 70; |
| 298 | case XGL_SHADER_STAGE_FRAGMENT: |
| 299 | return (gpu->gt == 3) ? 408 : |
| 300 | (gpu->gt == 2) ? 204 : 102; |
| 301 | default: |
| 302 | break; |
| 303 | } |
| 304 | break; |
| 305 | case INTEL_GEN(7): |
| 306 | switch (stage) { |
| 307 | case XGL_SHADER_STAGE_VERTEX: |
| 308 | return (gpu->gt == 2) ? 128 : 36; |
| 309 | case XGL_SHADER_STAGE_FRAGMENT: |
| 310 | return (gpu->gt == 2) ? 172 : 48; |
| 311 | default: |
| 312 | break; |
| 313 | } |
| 314 | break; |
| 315 | case INTEL_GEN(6): |
| 316 | switch (stage) { |
| 317 | case XGL_SHADER_STAGE_VERTEX: |
| 318 | return (gpu->gt == 2) ? 60 : 24; |
| 319 | case XGL_SHADER_STAGE_FRAGMENT: |
| 320 | return (gpu->gt == 2) ? 80 : 40; |
| 321 | default: |
| 322 | break; |
| 323 | } |
| 324 | break; |
| 325 | default: |
| 326 | break; |
| 327 | } |
| 328 | |
| 329 | icd_log(XGL_DBG_MSG_ERROR, XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE, |
| 330 | 0, 0, "unknown Gen or shader stage"); |
| 331 | |
| 332 | switch (stage) { |
| 333 | case XGL_SHADER_STAGE_VERTEX: |
| 334 | return 1; |
| 335 | case XGL_SHADER_STAGE_FRAGMENT: |
| 336 | return 4; |
| 337 | default: |
| 338 | return 1; |
| 339 | } |
| 340 | } |
| 341 | |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 342 | int intel_gpu_get_primary_fd(struct intel_gpu *gpu) |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 343 | { |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 344 | return gpu_open_primary_node(gpu); |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 345 | } |
| 346 | |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 347 | XGL_RESULT intel_gpu_init_winsys(struct intel_gpu *gpu) |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 348 | { |
Chia-I Wu | d896593 | 2014-10-13 13:32:37 +0800 | [diff] [blame] | 349 | int fd; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 350 | |
Chia-I Wu | d896593 | 2014-10-13 13:32:37 +0800 | [diff] [blame] | 351 | assert(!gpu->winsys); |
| 352 | |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 353 | fd = gpu_open_render_node(gpu); |
Chia-I Wu | d896593 | 2014-10-13 13:32:37 +0800 | [diff] [blame] | 354 | if (fd < 0) |
| 355 | return XGL_ERROR_UNKNOWN; |
| 356 | |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame] | 357 | gpu->winsys = intel_winsys_create_for_fd(gpu->handle.icd, fd); |
Chia-I Wu | d896593 | 2014-10-13 13:32:37 +0800 | [diff] [blame] | 358 | if (!gpu->winsys) { |
| 359 | icd_log(XGL_DBG_MSG_ERROR, XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE, |
| 360 | 0, 0, "failed to create GPU winsys"); |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 361 | gpu_close_render_node(gpu); |
Chia-I Wu | d896593 | 2014-10-13 13:32:37 +0800 | [diff] [blame] | 362 | return XGL_ERROR_UNKNOWN; |
| 363 | } |
| 364 | |
| 365 | return XGL_SUCCESS; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 366 | } |
| 367 | |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 368 | void intel_gpu_cleanup_winsys(struct intel_gpu *gpu) |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 369 | { |
Chia-I Wu | d896593 | 2014-10-13 13:32:37 +0800 | [diff] [blame] | 370 | if (gpu->winsys) { |
| 371 | intel_winsys_destroy(gpu->winsys); |
| 372 | gpu->winsys = NULL; |
| 373 | } |
| 374 | |
Chia-I Wu | f07865e | 2014-09-15 13:52:21 +0800 | [diff] [blame] | 375 | gpu_close_primary_node(gpu); |
| 376 | gpu_close_render_node(gpu); |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 377 | } |
| 378 | |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 379 | enum intel_ext_type intel_gpu_lookup_extension(const struct intel_gpu *gpu, |
| 380 | const char *ext) |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 381 | { |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 382 | enum intel_ext_type type; |
| 383 | |
| 384 | for (type = 0; type < ARRAY_SIZE(intel_gpu_exts); type++) { |
| 385 | if (intel_gpu_exts[type] && strcmp(intel_gpu_exts[type], ext) == 0) |
| 386 | break; |
| 387 | } |
| 388 | |
| 389 | assert(type < INTEL_EXT_COUNT || type == INTEL_EXT_INVALID); |
| 390 | |
| 391 | return type; |
Chia-I Wu | 214dac6 | 2014-08-05 11:07:40 +0800 | [diff] [blame] | 392 | } |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 393 | |
Chia-I Wu | 1d71321 | 2015-02-20 15:07:57 -0700 | [diff] [blame] | 394 | ICD_EXPORT XGL_RESULT XGLAPI xglEnumerateLayers( |
| 395 | XGL_PHYSICAL_GPU gpu, |
| 396 | size_t maxLayerCount, |
| 397 | size_t maxStringSize, |
| 398 | size_t* pOutLayerCount, |
| 399 | char* const* pOutLayers, |
| 400 | void* pReserved) |
| 401 | { |
| 402 | if (!pOutLayerCount) |
| 403 | return XGL_ERROR_INVALID_POINTER; |
| 404 | |
| 405 | *pOutLayerCount = 0; |
| 406 | |
| 407 | return XGL_SUCCESS; |
| 408 | } |
| 409 | |
Chia-I Wu | 9617727 | 2015-01-03 15:27:41 +0800 | [diff] [blame] | 410 | ICD_EXPORT XGL_RESULT XGLAPI xglGetGpuInfo( |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 411 | XGL_PHYSICAL_GPU gpu_, |
| 412 | XGL_PHYSICAL_GPU_INFO_TYPE infoType, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 413 | size_t* pDataSize, |
| 414 | void* pData) |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 415 | { |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 416 | struct intel_gpu *gpu = intel_gpu(gpu_); |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 417 | XGL_RESULT ret = XGL_SUCCESS; |
| 418 | |
| 419 | switch (infoType) { |
| 420 | case XGL_INFO_TYPE_PHYSICAL_GPU_PROPERTIES: |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 421 | *pDataSize = sizeof(XGL_PHYSICAL_GPU_PROPERTIES); |
Jon Ashburn | 408daec | 2014-12-05 09:23:52 -0700 | [diff] [blame] | 422 | if (pData == NULL) { |
| 423 | return ret; |
| 424 | } |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 425 | intel_gpu_get_props(gpu, pData); |
| 426 | break; |
| 427 | |
| 428 | case XGL_INFO_TYPE_PHYSICAL_GPU_PERFORMANCE: |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 429 | *pDataSize = sizeof(XGL_PHYSICAL_GPU_PERFORMANCE); |
Jon Ashburn | 408daec | 2014-12-05 09:23:52 -0700 | [diff] [blame] | 430 | if (pData == NULL) { |
| 431 | return ret; |
| 432 | } |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 433 | intel_gpu_get_perf(gpu, pData); |
| 434 | break; |
| 435 | |
| 436 | case XGL_INFO_TYPE_PHYSICAL_GPU_QUEUE_PROPERTIES: |
| 437 | /* |
| 438 | * XGL Programmers guide, page 33: |
| 439 | * to determine the data size an application calls |
| 440 | * xglGetGpuInfo() with a NULL data pointer. The |
| 441 | * expected data size for all queue property structures |
| 442 | * is returned in pDataSize |
| 443 | */ |
| 444 | *pDataSize = sizeof(XGL_PHYSICAL_GPU_QUEUE_PROPERTIES) * |
| 445 | INTEL_GPU_ENGINE_COUNT; |
| 446 | if (pData != NULL) { |
| 447 | XGL_PHYSICAL_GPU_QUEUE_PROPERTIES *dst = pData; |
| 448 | int engine; |
| 449 | |
| 450 | for (engine = 0; engine < INTEL_GPU_ENGINE_COUNT; engine++) { |
| 451 | intel_gpu_get_queue_props(gpu, engine, dst); |
| 452 | dst++; |
| 453 | } |
| 454 | } |
| 455 | break; |
| 456 | |
| 457 | case XGL_INFO_TYPE_PHYSICAL_GPU_MEMORY_PROPERTIES: |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 458 | *pDataSize = sizeof(XGL_PHYSICAL_GPU_MEMORY_PROPERTIES); |
Jon Ashburn | 408daec | 2014-12-05 09:23:52 -0700 | [diff] [blame] | 459 | if (pData == NULL) { |
| 460 | return ret; |
| 461 | } |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 462 | intel_gpu_get_memory_props(gpu, pData); |
| 463 | break; |
| 464 | |
| 465 | default: |
Chia-I Wu | 41858c8 | 2015-04-04 16:39:25 +0800 | [diff] [blame^] | 466 | ret = intel_wsi_gpu_get_info(gpu, infoType, pDataSize, pData); |
| 467 | break; |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 468 | } |
| 469 | |
| 470 | return ret; |
| 471 | } |
| 472 | |
Chia-I Wu | 9617727 | 2015-01-03 15:27:41 +0800 | [diff] [blame] | 473 | ICD_EXPORT XGL_RESULT XGLAPI xglGetExtensionSupport( |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 474 | XGL_PHYSICAL_GPU gpu_, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 475 | const char* pExtName) |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 476 | { |
| 477 | struct intel_gpu *gpu = intel_gpu(gpu_); |
Chia-I Wu | 7461fcf | 2014-12-27 15:16:07 +0800 | [diff] [blame] | 478 | const enum intel_ext_type ext = intel_gpu_lookup_extension(gpu, pExtName); |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 479 | |
Chia-I Wu | 1db76e0 | 2014-09-15 14:21:14 +0800 | [diff] [blame] | 480 | return (ext != INTEL_EXT_INVALID) ? |
Chia-I Wu | bec90a0 | 2014-08-06 12:33:03 +0800 | [diff] [blame] | 481 | XGL_SUCCESS : XGL_ERROR_INVALID_EXTENSION; |
| 482 | } |
Chia-I Wu | 251e7d9 | 2014-08-19 13:35:42 +0800 | [diff] [blame] | 483 | |
Chia-I Wu | 9617727 | 2015-01-03 15:27:41 +0800 | [diff] [blame] | 484 | ICD_EXPORT XGL_RESULT XGLAPI xglGetMultiGpuCompatibility( |
Chia-I Wu | 452f5e8 | 2014-08-31 12:39:05 +0800 | [diff] [blame] | 485 | XGL_PHYSICAL_GPU gpu0_, |
| 486 | XGL_PHYSICAL_GPU gpu1_, |
Chia-I Wu | 251e7d9 | 2014-08-19 13:35:42 +0800 | [diff] [blame] | 487 | XGL_GPU_COMPATIBILITY_INFO* pInfo) |
| 488 | { |
Chia-I Wu | 452f5e8 | 2014-08-31 12:39:05 +0800 | [diff] [blame] | 489 | const struct intel_gpu *gpu0 = intel_gpu(gpu0_); |
| 490 | const struct intel_gpu *gpu1 = intel_gpu(gpu1_); |
| 491 | XGL_FLAGS compat = XGL_GPU_COMPAT_IQ_MATCH_BIT | |
| 492 | XGL_GPU_COMPAT_PEER_TRANSFER_BIT | |
| 493 | XGL_GPU_COMPAT_SHARED_MEMORY_BIT | |
| 494 | XGL_GPU_COMPAT_SHARED_GPU0_DISPLAY_BIT | |
| 495 | XGL_GPU_COMPAT_SHARED_GPU1_DISPLAY_BIT; |
| 496 | |
| 497 | if (intel_gpu_gen(gpu0) == intel_gpu_gen(gpu1)) |
| 498 | compat |= XGL_GPU_COMPAT_ASIC_FEATURES_BIT; |
| 499 | |
| 500 | pInfo->compatibilityFlags = compat; |
| 501 | |
| 502 | return XGL_SUCCESS; |
Chia-I Wu | 251e7d9 | 2014-08-19 13:35:42 +0800 | [diff] [blame] | 503 | } |