blob: 892c40cfbd837a1511483c192b21bd61cd283fb8 [file] [log] [blame]
Chia-I Wue09b5362014-08-07 09:25:14 +08001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
Chia-I Wue09b5362014-08-07 09:25:14 +080026 */
27
Chia-I Wu3ad3c542014-08-25 11:09:17 +080028#include "genhw/genhw.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080029#include "kmd/winsys.h"
Chia-I Wu34f45182014-08-19 14:02:59 +080030#include "cmd.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080031#include "dev.h"
Chia-I Wuc5438c22014-08-19 14:03:06 +080032#include "fence.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080033#include "queue.h"
34
Chia-I Wu465fe212015-02-11 11:27:06 -070035static void queue_submit_hang(struct intel_queue *queue,
36 struct intel_cmd *cmd,
37 uint32_t active_lost,
38 uint32_t pending_lost)
39{
40 intel_cmd_decode(cmd, true);
41
42 intel_dev_log(queue->dev, XGL_DBG_MSG_ERROR,
43 XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE, 0, 0,
44 "GPU hanged with %d/%d active/pending command buffers lost",
45 active_lost, pending_lost);
46}
47
Chia-I Wu94d2fba2014-08-25 11:38:08 +080048static XGL_RESULT queue_submit_bo(struct intel_queue *queue,
49 struct intel_bo *bo,
50 XGL_GPU_SIZE used)
51{
52 struct intel_winsys *winsys = queue->dev->winsys;
53 int err;
54
Chia-I Wu94d2fba2014-08-25 11:38:08 +080055 if (intel_debug & INTEL_DEBUG_NOHW)
56 err = 0;
57 else
58 err = intel_winsys_submit_bo(winsys, queue->ring, bo, used, 0);
59
60 return (err) ? XGL_ERROR_UNKNOWN : XGL_SUCCESS;
61}
62
Chia-I Wuec841722014-08-25 22:36:01 +080063static struct intel_bo *queue_create_bo(struct intel_queue *queue,
64 XGL_GPU_SIZE size,
65 const void *cmd,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060066 size_t cmd_len)
Chia-I Wu3ad3c542014-08-25 11:09:17 +080067{
Chia-I Wuec841722014-08-25 22:36:01 +080068 struct intel_bo *bo;
69 void *ptr;
70
Chia-I Wucb2dc0d2015-03-05 16:19:42 -070071 bo = intel_winsys_alloc_bo(queue->dev->winsys,
Chia-I Wu32a22462014-08-26 14:13:46 +080072 "queue bo", size, true);
Chia-I Wuec841722014-08-25 22:36:01 +080073 if (!bo)
74 return NULL;
75
76 if (!cmd_len)
77 return bo;
78
79 ptr = intel_bo_map(bo, true);
80 if (!ptr) {
Chia-I Wucb2dc0d2015-03-05 16:19:42 -070081 intel_bo_unref(bo);
Chia-I Wuec841722014-08-25 22:36:01 +080082 return NULL;
83 }
84
85 memcpy(ptr, cmd, cmd_len);
86 intel_bo_unmap(bo);
87
88 return bo;
89}
90
91static XGL_RESULT queue_select_pipeline(struct intel_queue *queue,
92 int pipeline_select)
93{
94 uint32_t pipeline_select_cmd[] = {
Chia-I Wu426072d2014-08-26 14:31:55 +080095 GEN6_RENDER_CMD(SINGLE_DW, PIPELINE_SELECT),
96 GEN6_MI_CMD(MI_BATCH_BUFFER_END),
Chia-I Wuec841722014-08-25 22:36:01 +080097 };
98 struct intel_bo *bo;
99 XGL_RESULT ret;
100
101 if (queue->ring != INTEL_RING_RENDER ||
102 queue->last_pipeline_select == pipeline_select)
103 return XGL_SUCCESS;
104
105 switch (pipeline_select) {
106 case GEN6_PIPELINE_SELECT_DW0_SELECT_3D:
107 bo = queue->select_graphics_bo;
108 break;
109 case GEN6_PIPELINE_SELECT_DW0_SELECT_MEDIA:
110 bo = queue->select_compute_bo;
111 break;
112 default:
113 return XGL_ERROR_INVALID_VALUE;
114 break;
115 }
116
117 if (!bo) {
118 pipeline_select_cmd[0] |= pipeline_select;
119 bo = queue_create_bo(queue, sizeof(pipeline_select_cmd),
120 pipeline_select_cmd, sizeof(pipeline_select_cmd));
121 if (!bo)
122 return XGL_ERROR_OUT_OF_GPU_MEMORY;
123
124 switch (pipeline_select) {
125 case GEN6_PIPELINE_SELECT_DW0_SELECT_3D:
126 queue->select_graphics_bo = bo;
127 break;
128 case GEN6_PIPELINE_SELECT_DW0_SELECT_MEDIA:
129 queue->select_compute_bo = bo;
130 break;
131 default:
132 break;
133 }
134 }
135
136 ret = queue_submit_bo(queue, bo, sizeof(pipeline_select_cmd));
137 if (ret == XGL_SUCCESS)
138 queue->last_pipeline_select = pipeline_select;
139
140 return ret;
141}
142
143static XGL_RESULT queue_init_hw_and_atomic_bo(struct intel_queue *queue)
144{
145 const uint32_t ctx_init_cmd[] = {
Chia-I Wu63883292014-08-25 13:50:26 +0800146 /* STATE_SIP */
Chia-I Wu426072d2014-08-26 14:31:55 +0800147 GEN6_RENDER_CMD(COMMON, STATE_SIP),
Chia-I Wu63883292014-08-25 13:50:26 +0800148 0,
149 /* PIPELINE_SELECT */
Chia-I Wu426072d2014-08-26 14:31:55 +0800150 GEN6_RENDER_CMD(SINGLE_DW, PIPELINE_SELECT) |
Chia-I Wu63883292014-08-25 13:50:26 +0800151 GEN6_PIPELINE_SELECT_DW0_SELECT_3D,
152 /* 3DSTATE_VF_STATISTICS */
Chia-I Wu426072d2014-08-26 14:31:55 +0800153 GEN6_RENDER_CMD(SINGLE_DW, 3DSTATE_VF_STATISTICS),
Chia-I Wu63883292014-08-25 13:50:26 +0800154 /* end */
Chia-I Wu426072d2014-08-26 14:31:55 +0800155 GEN6_MI_CMD(MI_BATCH_BUFFER_END),
156 GEN6_MI_CMD(MI_NOOP),
Chia-I Wu63883292014-08-25 13:50:26 +0800157 };
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800158 struct intel_bo *bo;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800159 XGL_RESULT ret;
160
Chia-I Wuec841722014-08-25 22:36:01 +0800161 if (queue->ring != INTEL_RING_RENDER) {
162 queue->last_pipeline_select = -1;
163 queue->atomic_bo = queue_create_bo(queue,
164 sizeof(uint32_t) * INTEL_QUEUE_ATOMIC_COUNTER_COUNT,
165 NULL, 0);
166 return (queue->atomic_bo) ? XGL_SUCCESS : XGL_ERROR_OUT_OF_GPU_MEMORY;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800167 }
168
Chia-I Wuec841722014-08-25 22:36:01 +0800169 bo = queue_create_bo(queue,
170 sizeof(uint32_t) * INTEL_QUEUE_ATOMIC_COUNTER_COUNT,
171 ctx_init_cmd, sizeof(ctx_init_cmd));
172 if (!bo)
173 return XGL_ERROR_OUT_OF_GPU_MEMORY;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800174
Chia-I Wuec841722014-08-25 22:36:01 +0800175 ret = queue_submit_bo(queue, bo, sizeof(ctx_init_cmd));
176 if (ret != XGL_SUCCESS) {
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700177 intel_bo_unref(bo);
Chia-I Wuec841722014-08-25 22:36:01 +0800178 return ret;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800179 }
180
Chia-I Wuec841722014-08-25 22:36:01 +0800181 queue->last_pipeline_select = GEN6_PIPELINE_SELECT_DW0_SELECT_3D;
182 /* reuse */
183 queue->atomic_bo = bo;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800184
Chia-I Wuec841722014-08-25 22:36:01 +0800185 return XGL_SUCCESS;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800186}
187
Chia-I Wude6f9a72015-02-17 14:11:29 -0700188static XGL_RESULT queue_submit_cmd_prepare(struct intel_queue *queue,
189 struct intel_cmd *cmd)
190{
191 if (unlikely(cmd->result != XGL_SUCCESS)) {
192 intel_dev_log(cmd->dev, XGL_DBG_MSG_ERROR,
193 XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE, 0, 0,
194 "invalid command buffer submitted");
195 return cmd->result;
196 }
197
198 return queue_select_pipeline(queue, cmd->pipeline_select);
199}
200
201static XGL_RESULT queue_submit_cmd_debug(struct intel_queue *queue,
202 struct intel_cmd *cmd)
203{
204 uint32_t active[2], pending[2];
205 struct intel_bo *bo;
206 XGL_GPU_SIZE used;
207 XGL_RESULT ret;
208
209 ret = queue_submit_cmd_prepare(queue, cmd);
210 if (ret != XGL_SUCCESS)
211 return ret;
212
213 if (intel_debug & INTEL_DEBUG_HANG) {
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700214 intel_winsys_get_reset_stats(queue->dev->winsys,
Chia-I Wude6f9a72015-02-17 14:11:29 -0700215 &active[0], &pending[0]);
216 }
217
218 bo = intel_cmd_get_batch(cmd, &used);
219 ret = queue_submit_bo(queue, bo, used);
220 if (ret != XGL_SUCCESS)
221 return ret;
222
223 if (intel_debug & INTEL_DEBUG_HANG) {
224 intel_bo_wait(bo, -1);
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700225 intel_winsys_get_reset_stats(queue->dev->winsys,
Chia-I Wude6f9a72015-02-17 14:11:29 -0700226 &active[1], &pending[1]);
227
228 if (active[0] != active[1] || pending[0] != pending[1]) {
229 queue_submit_hang(queue, cmd, active[1] - active[0],
230 pending[1] - pending[0]);
231 }
232 }
233
234 if (intel_debug & INTEL_DEBUG_BATCH)
235 intel_cmd_decode(cmd, false);
236
237 return XGL_SUCCESS;
238}
239
240static XGL_RESULT queue_submit_cmd(struct intel_queue *queue,
241 struct intel_cmd *cmd)
242{
243 struct intel_bo *bo;
244 XGL_GPU_SIZE used;
245 XGL_RESULT ret;
246
247 ret = queue_submit_cmd_prepare(queue, cmd);
248 if (ret == XGL_SUCCESS) {
249 bo = intel_cmd_get_batch(cmd, &used);
250 ret = queue_submit_bo(queue, bo, used);
251 }
252
253 return ret;
254}
255
Chia-I Wu9ae59c12014-08-07 10:08:49 +0800256XGL_RESULT intel_queue_create(struct intel_dev *dev,
Chia-I Wucdcff732014-08-19 14:44:15 +0800257 enum intel_gpu_engine_type engine,
Chia-I Wu9ae59c12014-08-07 10:08:49 +0800258 struct intel_queue **queue_ret)
Chia-I Wue09b5362014-08-07 09:25:14 +0800259{
260 struct intel_queue *queue;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800261 enum intel_ring_type ring;
Chia-I Wub56f5df2015-04-04 20:21:10 +0800262 XGL_FENCE_CREATE_INFO fence_info;
263 XGL_RESULT ret;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800264
Chia-I Wucdcff732014-08-19 14:44:15 +0800265 switch (engine) {
266 case INTEL_GPU_ENGINE_3D:
Chia-I Wuc5438c22014-08-19 14:03:06 +0800267 ring = INTEL_RING_RENDER;
268 break;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800269 default:
270 return XGL_ERROR_INVALID_VALUE;
271 break;
272 }
Chia-I Wue09b5362014-08-07 09:25:14 +0800273
Chia-I Wu545c2e12015-02-22 13:19:54 +0800274 queue = (struct intel_queue *) intel_base_create(&dev->base.handle,
275 sizeof(*queue), dev->base.dbg, XGL_DBG_OBJECT_QUEUE, NULL, 0);
Chia-I Wue09b5362014-08-07 09:25:14 +0800276 if (!queue)
Chia-I Wu9ae59c12014-08-07 10:08:49 +0800277 return XGL_ERROR_OUT_OF_MEMORY;
Chia-I Wue09b5362014-08-07 09:25:14 +0800278
Chia-I Wue09b5362014-08-07 09:25:14 +0800279 queue->dev = dev;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800280 queue->ring = ring;
Chia-I Wue09b5362014-08-07 09:25:14 +0800281
Chia-I Wuec841722014-08-25 22:36:01 +0800282 if (queue_init_hw_and_atomic_bo(queue) != XGL_SUCCESS) {
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800283 intel_queue_destroy(queue);
Chia-I Wu63883292014-08-25 13:50:26 +0800284 return XGL_ERROR_INITIALIZATION_FAILED;
Chia-I Wu3ad3c542014-08-25 11:09:17 +0800285 }
286
Chia-I Wub56f5df2015-04-04 20:21:10 +0800287 memset(&fence_info, 0, sizeof(fence_info));
288 fence_info.sType = XGL_STRUCTURE_TYPE_FENCE_CREATE_INFO;
289 ret = intel_fence_create(dev, &fence_info, &queue->fence);
290 if (ret != XGL_SUCCESS) {
291 intel_queue_destroy(queue);
292 return ret;
293 }
294
Chia-I Wu9ae59c12014-08-07 10:08:49 +0800295 *queue_ret = queue;
296
297 return XGL_SUCCESS;
Chia-I Wue09b5362014-08-07 09:25:14 +0800298}
299
300void intel_queue_destroy(struct intel_queue *queue)
301{
Chia-I Wub56f5df2015-04-04 20:21:10 +0800302 if (queue->fence)
303 intel_fence_destroy(queue->fence);
304
Chia-I Wucb2dc0d2015-03-05 16:19:42 -0700305 intel_bo_unref(queue->atomic_bo);
306 intel_bo_unref(queue->select_graphics_bo);
307 intel_bo_unref(queue->select_compute_bo);
Chia-I Wu046a7a92015-02-17 14:29:01 -0700308
Chia-I Wubbf2c932014-08-07 12:20:08 +0800309 intel_base_destroy(&queue->base);
Chia-I Wue09b5362014-08-07 09:25:14 +0800310}
311
312XGL_RESULT intel_queue_wait(struct intel_queue *queue, int64_t timeout)
313{
Chia-I Wub56f5df2015-04-04 20:21:10 +0800314 /* return XGL_SUCCESS instead of XGL_ERROR_UNAVAILABLE */
315 if (!queue->fence->seqno_bo)
Chia-I Wu046a7a92015-02-17 14:29:01 -0700316 return XGL_SUCCESS;
Chia-I Wue09b5362014-08-07 09:25:14 +0800317
Chia-I Wub56f5df2015-04-04 20:21:10 +0800318 return intel_fence_wait(queue->fence, timeout);
Chia-I Wue09b5362014-08-07 09:25:14 +0800319}
320
Courtney Goeltzenleuchtercfedf362015-04-02 13:39:07 -0600321ICD_EXPORT XGL_RESULT XGLAPI xglQueueAddMemReference(
322 XGL_QUEUE queue,
323 XGL_GPU_MEMORY mem)
324{
325 /*
326 * The winsys maintains the list of memory references. These are ignored
327 * until we move away from the winsys.
328 */
329 return XGL_SUCCESS;
330}
331
332ICD_EXPORT XGL_RESULT XGLAPI xglQueueRemoveMemReference(
333 XGL_QUEUE queue,
334 XGL_GPU_MEMORY mem)
335{
336 /*
337 * The winsys maintains the list of memory references. These are ignored
Chia-I Wue09b5362014-08-07 09:25:14 +0800338 * until we move away from the winsys.
339 */
340 return XGL_SUCCESS;
341}
342
Chia-I Wu96177272015-01-03 15:27:41 +0800343ICD_EXPORT XGL_RESULT XGLAPI xglQueueWaitIdle(
Chia-I Wue09b5362014-08-07 09:25:14 +0800344 XGL_QUEUE queue_)
345{
346 struct intel_queue *queue = intel_queue(queue_);
347
348 return intel_queue_wait(queue, -1);
349}
Chia-I Wu251e7d92014-08-19 13:35:42 +0800350
Chia-I Wu96177272015-01-03 15:27:41 +0800351ICD_EXPORT XGL_RESULT XGLAPI xglQueueSubmit(
Chia-I Wuc5438c22014-08-19 14:03:06 +0800352 XGL_QUEUE queue_,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600353 uint32_t cmdBufferCount,
Chia-I Wu251e7d92014-08-19 13:35:42 +0800354 const XGL_CMD_BUFFER* pCmdBuffers,
Chia-I Wuc5438c22014-08-19 14:03:06 +0800355 XGL_FENCE fence_)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800356{
Chia-I Wuc5438c22014-08-19 14:03:06 +0800357 struct intel_queue *queue = intel_queue(queue_);
358 XGL_RESULT ret = XGL_SUCCESS;
Chia-I Wude6f9a72015-02-17 14:11:29 -0700359 struct intel_cmd *last_cmd;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600360 uint32_t i;
Chia-I Wuc5438c22014-08-19 14:03:06 +0800361
Chia-I Wude6f9a72015-02-17 14:11:29 -0700362 if (unlikely(intel_debug)) {
363 for (i = 0; i < cmdBufferCount; i++) {
364 struct intel_cmd *cmd = intel_cmd(pCmdBuffers[i]);
365 ret = queue_submit_cmd_debug(queue, cmd);
366 if (ret != XGL_SUCCESS)
367 break;
368 }
369 } else {
370 for (i = 0; i < cmdBufferCount; i++) {
371 struct intel_cmd *cmd = intel_cmd(pCmdBuffers[i]);
372 ret = queue_submit_cmd(queue, cmd);
373 if (ret != XGL_SUCCESS)
374 break;
375 }
376 }
377
378 /* no cmd submitted */
379 if (i == 0)
380 return ret;
381
382 last_cmd = intel_cmd(pCmdBuffers[i - 1]);
383
384 if (ret == XGL_SUCCESS) {
Chia-I Wub56f5df2015-04-04 20:21:10 +0800385 intel_fence_set_seqno(queue->fence,
386 intel_bo_ref(intel_cmd_get_batch(last_cmd, NULL)));
Chia-I Wude6f9a72015-02-17 14:11:29 -0700387
388 if (fence_ != XGL_NULL_HANDLE) {
389 struct intel_fence *fence = intel_fence(fence_);
Chia-I Wub56f5df2015-04-04 20:21:10 +0800390 intel_fence_copy(fence, queue->fence);
Chia-I Wude6f9a72015-02-17 14:11:29 -0700391 }
392 } else {
393 struct intel_bo *last_bo;
394
395 /* unbusy submitted BOs */
396 last_bo = intel_cmd_get_batch(last_cmd, NULL);
397 intel_bo_wait(last_bo, -1);
398 }
Chia-I Wuc5438c22014-08-19 14:03:06 +0800399
400 return ret;
Chia-I Wu251e7d92014-08-19 13:35:42 +0800401}
402
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600403ICD_EXPORT XGL_RESULT XGLAPI xglOpenSharedSemaphore(
Chia-I Wu251e7d92014-08-19 13:35:42 +0800404 XGL_DEVICE device,
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600405 const XGL_SEMAPHORE_OPEN_INFO* pOpenInfo,
406 XGL_SEMAPHORE* pSemaphore)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800407{
408 return XGL_ERROR_UNAVAILABLE;
409}
410
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600411ICD_EXPORT XGL_RESULT XGLAPI xglCreateSemaphore(
Chia-I Wu251e7d92014-08-19 13:35:42 +0800412 XGL_DEVICE device,
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600413 const XGL_SEMAPHORE_CREATE_INFO* pCreateInfo,
414 XGL_SEMAPHORE* pSemaphore)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800415{
416 /*
417 * We want to find an unused semaphore register and initialize it. Signal
418 * will increment the register. Wait will atomically decrement it and
419 * block if the value is zero, or a large constant N if we do not want to
420 * go negative.
421 *
422 * XXX However, MI_SEMAPHORE_MBOX does not seem to have the flexibility.
423 */
424 return XGL_ERROR_UNAVAILABLE;
425}
426
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600427ICD_EXPORT XGL_RESULT XGLAPI xglQueueSignalSemaphore(
Chia-I Wu251e7d92014-08-19 13:35:42 +0800428 XGL_QUEUE queue,
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600429 XGL_SEMAPHORE semaphore)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800430{
431 return XGL_ERROR_UNAVAILABLE;
432}
433
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600434ICD_EXPORT XGL_RESULT XGLAPI xglQueueWaitSemaphore(
Chia-I Wu251e7d92014-08-19 13:35:42 +0800435 XGL_QUEUE queue,
Courtney Goeltzenleuchter0d2efef2015-03-25 17:14:29 -0600436 XGL_SEMAPHORE semaphore)
Chia-I Wu251e7d92014-08-19 13:35:42 +0800437{
438 return XGL_ERROR_UNAVAILABLE;
439}