blob: 94b4c9bd1b9b076af53197150d545eb97667d698 [file] [log] [blame]
Chia-I Wue54854a2014-08-05 10:23:50 +08001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
Chia-I Wu82d3d8b2014-08-09 13:07:44 +080025#include <stdarg.h>
Chia-I Wue54854a2014-08-05 10:23:50 +080026#include "kmd/winsys.h"
27#include "dispatch_tables.h"
28#include "gpu.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080029#include "queue.h"
Chia-I Wue54854a2014-08-05 10:23:50 +080030#include "dev.h"
31
Chia-I Wue54854a2014-08-05 10:23:50 +080032static XGL_RESULT dev_create_queues(struct intel_dev *dev,
33 const XGL_DEVICE_QUEUE_CREATE_INFO *queues,
34 XGL_UINT count)
35{
36 XGL_UINT i;
37
38 if (!count)
39 return XGL_ERROR_INVALID_POINTER;
40
41 for (i = 0; i < count; i++) {
42 const XGL_DEVICE_QUEUE_CREATE_INFO *q = &queues[i];
43 XGL_RESULT ret = XGL_SUCCESS;
44
Chia-I Wu9ae59c12014-08-07 10:08:49 +080045 if (q->queueNodeIndex < INTEL_GPU_ENGINE_COUNT &&
46 q->queueCount == 1 && !dev->queues[q->queueNodeIndex]) {
47 ret = intel_queue_create(dev, q->queueNodeIndex,
48 &dev->queues[q->queueNodeIndex]);
Chia-I Wue54854a2014-08-05 10:23:50 +080049 }
50 else {
Chia-I Wu9ae59c12014-08-07 10:08:49 +080051 ret = XGL_ERROR_INVALID_POINTER;
Chia-I Wue54854a2014-08-05 10:23:50 +080052 }
53
54 if (ret != XGL_SUCCESS) {
55 XGL_UINT j;
56 for (j = 0; j < i; j++)
Chia-I Wue09b5362014-08-07 09:25:14 +080057 intel_queue_destroy(dev->queues[j]);
Chia-I Wue54854a2014-08-05 10:23:50 +080058
59 return ret;
60 }
61 }
62
63 return XGL_SUCCESS;
64}
65
66XGL_RESULT intel_dev_create(struct intel_gpu *gpu,
67 const XGL_DEVICE_CREATE_INFO *info,
68 struct intel_dev **dev_ret)
69{
Chia-I Wue54854a2014-08-05 10:23:50 +080070 struct intel_dev *dev;
71 XGL_RESULT ret;
72
73 if (info->extensionCount)
74 return XGL_ERROR_INVALID_EXTENSION;
75
76 if (gpu->fd >= 0)
77 return XGL_ERROR_DEVICE_ALREADY_CREATED;
78
Courtney Goeltzenleuchterfb4fb532014-08-14 09:35:21 -060079 dev = (struct intel_dev *) intel_base_create(NULL, sizeof(*dev),
Chia-I Wubbf2c932014-08-07 12:20:08 +080080 info->flags & XGL_DEVICE_CREATE_VALIDATION_BIT,
81 XGL_DBG_OBJECT_DEVICE, info, sizeof(struct intel_dev_dbg));
Chia-I Wue54854a2014-08-05 10:23:50 +080082 if (!dev)
83 return XGL_ERROR_OUT_OF_MEMORY;
84
Chia-I Wue54854a2014-08-05 10:23:50 +080085 dev->gpu = gpu;
86
87 ret = intel_gpu_open(gpu);
88 if (ret != XGL_SUCCESS) {
89 intel_dev_destroy(dev);
90 return ret;
91 }
92
93 dev->winsys = intel_winsys_create_for_fd(gpu->fd);
94 if (!dev->winsys) {
95 icd_log(XGL_DBG_MSG_ERROR, XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE,
96 0, 0, "failed to create device winsys for %s", gpu->path);
97 intel_dev_destroy(dev);
98 return XGL_ERROR_UNKNOWN;
99 }
100
101 ret = dev_create_queues(dev, info->pRequestedQueues,
102 info->queueRecordCount);
103 if (ret != XGL_SUCCESS) {
104 intel_dev_destroy(dev);
105 return ret;
106 }
107
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800108 dev->validation_level = XGL_VALIDATION_LEVEL_0;
109
Chia-I Wue54854a2014-08-05 10:23:50 +0800110 *dev_ret = dev;
111
112 return XGL_SUCCESS;
113}
114
Chia-I Wubbf2c932014-08-07 12:20:08 +0800115static void dev_clear_msg_filters(struct intel_dev *dev)
116{
117 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
118 struct intel_dev_dbg_msg_filter *filter;
119
120 filter = dbg->filters;
121 while (filter) {
122 struct intel_dev_dbg_msg_filter *next = filter->next;
123 icd_free(filter);
124 filter = next;
125 }
126
127 dbg->filters = NULL;
128}
129
Chia-I Wue54854a2014-08-05 10:23:50 +0800130void intel_dev_destroy(struct intel_dev *dev)
131{
132 XGL_UINT i;
133
134 if (dev->base.dbg)
Chia-I Wubbf2c932014-08-07 12:20:08 +0800135 dev_clear_msg_filters(dev);
Chia-I Wue54854a2014-08-05 10:23:50 +0800136
137 for (i = 0; i < ARRAY_SIZE(dev->queues); i++) {
138 if (dev->queues[i])
Chia-I Wue09b5362014-08-07 09:25:14 +0800139 intel_queue_destroy(dev->queues[i]);
Chia-I Wue54854a2014-08-05 10:23:50 +0800140 }
141
142 if (dev->winsys)
143 intel_winsys_destroy(dev->winsys);
144
145 if (dev->gpu->fd >= 0)
146 intel_gpu_close(dev->gpu);
147
Chia-I Wubbf2c932014-08-07 12:20:08 +0800148 intel_base_destroy(&dev->base);
Chia-I Wue54854a2014-08-05 10:23:50 +0800149}
150
151void intel_dev_get_heap_props(const struct intel_dev *dev,
152 XGL_MEMORY_HEAP_PROPERTIES *props)
153{
154 props->structSize = sizeof(XGL_MEMORY_HEAP_PROPERTIES);
155
156 props->heapMemoryType = XGL_HEAP_MEMORY_LOCAL;
157
158 props->heapSize = 0xffffffff; /* TODO system memory size */
159
160 props->pageSize = 4096;
161 props->flags = XGL_MEMORY_HEAP_CPU_VISIBLE_BIT |
162 XGL_MEMORY_HEAP_CPU_GPU_COHERENT_BIT |
163 XGL_MEMORY_HEAP_CPU_WRITE_COMBINED_BIT |
164 XGL_MEMORY_HEAP_HOLDS_PINNED_BIT |
165 XGL_MEMORY_HEAP_SHAREABLE_BIT;
166
167 props->gpuReadPerfRating = 100.0f;
168 props->gpuWritePerfRating = 100.0f;
169 props->cpuReadPerfRating = 10.0f;
170 props->cpuWritePerfRating = 80.0f;
171}
172
173XGL_RESULT intel_dev_add_msg_filter(struct intel_dev *dev,
174 XGL_INT msg_code,
175 XGL_DBG_MSG_FILTER filter)
176{
177 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
178 struct intel_dev_dbg_msg_filter *f = dbg->filters;
179
180 assert(filter != XGL_DBG_MSG_FILTER_NONE);
181
182 while (f) {
183 if (f->msg_code == msg_code)
184 break;
185 f = f->next;
186 }
187
188 if (f) {
189 if (f->filter != filter) {
190 f->filter = filter;
191 f->triggered = false;
192 }
193 } else {
194 f = icd_alloc(sizeof(*f), 0, XGL_SYSTEM_ALLOC_DEBUG);
195 if (!f)
196 return XGL_ERROR_OUT_OF_MEMORY;
197
198 f->msg_code = msg_code;
199 f->filter = filter;
200 f->triggered = false;
201
202 f->next = dbg->filters;
203 dbg->filters = f;
204 }
205
206 return XGL_SUCCESS;
207}
208
209void intel_dev_remove_msg_filter(struct intel_dev *dev,
210 XGL_INT msg_code)
211{
212 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
213 struct intel_dev_dbg_msg_filter *f = dbg->filters, *prev = NULL;
214
215 while (f) {
216 if (f->msg_code == msg_code) {
217 if (prev)
218 prev->next = f->next;
219 else
220 dbg->filters = f->next;
221
222 icd_free(f);
223 break;
224 }
225
226 prev = f;
227 f = f->next;
228 }
229}
Chia-I Wua207aba2014-08-05 15:13:37 +0800230
Chia-I Wu82d3d8b2014-08-09 13:07:44 +0800231static bool dev_filter_msg(struct intel_dev *dev,
232 XGL_INT msg_code)
233{
234 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
235 struct intel_dev_dbg_msg_filter *filter;
236
237 if (!dbg)
238 return false;
239
240 filter = dbg->filters;
241 while (filter) {
242 if (filter->msg_code != msg_code) {
243 filter = filter->next;
244 continue;
245 }
246
247 if (filter->filter == XGL_DBG_MSG_FILTER_ALL)
248 return true;
249
250 if (filter->filter == XGL_DBG_MSG_FILTER_REPEATED &&
251 filter->triggered)
252 return true;
253
254 filter->triggered = true;
255 break;
256 }
257
258 return false;
259}
260
261void intel_dev_log(struct intel_dev *dev,
262 XGL_DBG_MSG_TYPE msg_type,
263 XGL_VALIDATION_LEVEL validation_level,
Chia-I Wuaabb3602014-08-19 14:18:23 +0800264 struct intel_base *src_object,
Chia-I Wu82d3d8b2014-08-09 13:07:44 +0800265 XGL_SIZE location,
266 XGL_INT msg_code,
267 const char *format, ...)
268{
269 va_list ap;
270
271 if (dev_filter_msg(dev, msg_code))
272 return;
273
274 va_start(ap, format);
Chia-I Wuaabb3602014-08-19 14:18:23 +0800275 icd_vlog(msg_type, validation_level, (XGL_BASE_OBJECT) src_object,
Chia-I Wu82d3d8b2014-08-09 13:07:44 +0800276 location, msg_code, format, ap);
277 va_end(ap);
278}
279
Chia-I Wua207aba2014-08-05 15:13:37 +0800280XGL_RESULT XGLAPI intelCreateDevice(
281 XGL_PHYSICAL_GPU gpu_,
282 const XGL_DEVICE_CREATE_INFO* pCreateInfo,
283 XGL_DEVICE* pDevice)
284{
285 struct intel_gpu *gpu = intel_gpu(gpu_);
286
287 return intel_dev_create(gpu, pCreateInfo, (struct intel_dev **) pDevice);
288}
289
290XGL_RESULT XGLAPI intelDestroyDevice(
291 XGL_DEVICE device)
292{
293 struct intel_dev *dev = intel_dev(device);
294
295 intel_dev_destroy(dev);
296
297 return XGL_SUCCESS;
298}
299
300XGL_RESULT XGLAPI intelGetMemoryHeapCount(
301 XGL_DEVICE device,
302 XGL_UINT* pCount)
303{
304 *pCount = 1;
305 return XGL_SUCCESS;
306}
307
308XGL_RESULT XGLAPI intelGetMemoryHeapInfo(
309 XGL_DEVICE device,
310 XGL_UINT heapId,
311 XGL_MEMORY_HEAP_INFO_TYPE infoType,
312 XGL_SIZE* pDataSize,
313 XGL_VOID* pData)
314{
315 struct intel_dev *dev = intel_dev(device);
316
317 intel_dev_get_heap_props(dev, pData);
318 *pDataSize = sizeof(XGL_MEMORY_HEAP_PROPERTIES);
319
320 return XGL_SUCCESS;
321}
Chia-I Wu49dbee82014-08-06 12:48:47 +0800322
323XGL_RESULT XGLAPI intelGetDeviceQueue(
324 XGL_DEVICE device,
325 XGL_QUEUE_TYPE queueType,
326 XGL_UINT queueIndex,
327 XGL_QUEUE* pQueue)
328{
329 struct intel_dev *dev = intel_dev(device);
330
331 switch (queueType) {
332 case XGL_QUEUE_TYPE_GRAPHICS:
333 case XGL_QUEUE_TYPE_COMPUTE:
334 if (queueIndex > 0)
335 return XGL_ERROR_UNAVAILABLE;
336 *pQueue = dev->queues[INTEL_GPU_ENGINE_3D];
337 return XGL_SUCCESS;
338 case XGL_QUEUE_TYPE_DMA:
339 default:
340 return XGL_ERROR_UNAVAILABLE;
341 }
342}
343
Chia-I Wu49dbee82014-08-06 12:48:47 +0800344XGL_RESULT XGLAPI intelDeviceWaitIdle(
345 XGL_DEVICE device)
346{
347 struct intel_dev *dev = intel_dev(device);
348 XGL_RESULT ret = XGL_SUCCESS;
349 XGL_UINT i;
350
351 for (i = 0; i < ARRAY_SIZE(dev->queues); i++) {
352 if (dev->queues[i]) {
Chia-I Wue09b5362014-08-07 09:25:14 +0800353 const XGL_RESULT r = intel_queue_wait(dev->queues[i], -1);
Chia-I Wu49dbee82014-08-06 12:48:47 +0800354 if (r != XGL_SUCCESS)
355 ret = r;
356 }
357 }
358
359 return ret;
360}
Chia-I Wu7ec9f342014-08-19 10:47:53 +0800361
362XGL_RESULT XGLAPI intelDbgSetValidationLevel(
363 XGL_DEVICE device,
364 XGL_VALIDATION_LEVEL validationLevel)
365{
366 struct intel_dev *dev = intel_dev(device);
367
368 dev->validation_level = validationLevel;
369
370 return XGL_SUCCESS;
371}
372
373XGL_RESULT XGLAPI intelDbgSetMessageFilter(
374 XGL_DEVICE device,
375 XGL_INT msgCode,
376 XGL_DBG_MSG_FILTER filter)
377{
378 struct intel_dev *dev = intel_dev(device);
379
380 if (!dev->base.dbg)
381 return XGL_SUCCESS;
382
383 if (filter == XGL_DBG_MSG_FILTER_NONE) {
384 intel_dev_remove_msg_filter(dev, msgCode);
385 return XGL_SUCCESS;
386 }
387
388 return intel_dev_add_msg_filter(dev, msgCode, filter);
389}
390
391XGL_RESULT XGLAPI intelDbgSetDeviceOption(
392 XGL_DEVICE device,
393 XGL_DBG_DEVICE_OPTION dbgOption,
394 XGL_SIZE dataSize,
395 const XGL_VOID* pData)
396{
397 struct intel_dev *dev = intel_dev(device);
398 XGL_RESULT ret = XGL_SUCCESS;
399
400 if (dataSize == 0)
401 return XGL_ERROR_INVALID_VALUE;
402
403 switch (dbgOption) {
404 case XGL_DBG_OPTION_DISABLE_PIPELINE_LOADS:
405 dev->disable_pipeline_loads = *((const bool *) pData);
406 break;
407 case XGL_DBG_OPTION_FORCE_OBJECT_MEMORY_REQS:
408 dev->force_object_memory_reqs = *((const bool *) pData);
409 break;
410 case XGL_DBG_OPTION_FORCE_LARGE_IMAGE_ALIGNMENT:
411 dev->force_large_image_alignment = *((const bool *) pData);
412 break;
413 default:
414 ret = XGL_ERROR_INVALID_VALUE;
415 break;
416 }
417
418 return ret;
419}