blob: 163736f50f04266db31248b33932cba2249636c5 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
13// Refer the ELF spec for the single letter varaibles, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000032
33#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000034#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000035#include "llvm/Support/Endian.h"
36#include "llvm/Support/ELF.h"
37
38using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000039using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000040using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000041using namespace llvm::ELF;
42
43namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000044namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000045
Rui Ueyamac1c282a2016-02-11 21:18:01 +000046TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000047
Rafael Espindolae7e57b22015-11-09 21:43:00 +000048static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000049
George Rimare6389d12016-06-08 12:22:26 +000050StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000051 return getELFRelocationTypeName(Config->EMachine, Type);
52}
53
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000054template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000055 if (!isInt<N>(V))
56 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000057}
58
59template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000060 if (!isUInt<N>(V))
61 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000062}
63
Igor Kudrinfea8ed52015-11-26 10:05:24 +000064template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000065 if (!isInt<N>(V) && !isUInt<N>(V))
66 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000067}
68
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000069template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000070 if ((V & (N - 1)) != 0)
71 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000072}
73
Rafael Espindola24de7672016-06-09 20:39:01 +000074static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000075 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000076 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000077}
78
Rui Ueyamaefc23de2015-10-14 21:30:32 +000079namespace {
80class X86TargetInfo final : public TargetInfo {
81public:
82 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000083 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000084 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000085 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000086 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000087 bool isTlsLocalDynamicRel(uint32_t Type) const override;
88 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
89 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000090 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000091 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000092 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
93 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000094 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000095
Rafael Espindola69f54022016-06-04 23:22:34 +000096 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
97 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000098 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
99 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
100 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
101 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000102};
103
104class X86_64TargetInfo final : public TargetInfo {
105public:
106 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000107 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000108 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000109 bool isTlsLocalDynamicRel(uint32_t Type) const override;
110 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
111 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000112 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000113 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000114 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000115 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
116 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000117 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000118
Rafael Espindola5c66b822016-06-04 22:58:54 +0000119 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
120 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000121 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000122 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
123 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
124 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
125 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000126
127private:
128 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
129 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000130};
131
Davide Italiano8c3444362016-01-11 19:45:33 +0000132class PPCTargetInfo final : public TargetInfo {
133public:
134 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000135 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000136 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000137};
138
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000139class PPC64TargetInfo final : public TargetInfo {
140public:
141 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000142 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000143 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
144 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000145 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000146};
147
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000148class AArch64TargetInfo final : public TargetInfo {
149public:
150 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000151 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000152 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000153 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000154 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000155 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000156 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
157 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000158 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000159 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000160 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
161 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000162 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000163 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000164 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000165};
166
Tom Stellard80efb162016-01-07 03:59:08 +0000167class AMDGPUTargetInfo final : public TargetInfo {
168public:
Rui Ueyama012eb782016-01-29 04:05:09 +0000169 AMDGPUTargetInfo() {}
Rafael Espindola22ef9562016-04-13 01:40:19 +0000170 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
171 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000172};
173
Peter Smith8646ced2016-06-07 09:31:52 +0000174class ARMTargetInfo final : public TargetInfo {
175public:
176 ARMTargetInfo();
177 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
178 uint32_t getDynRel(uint32_t Type) const override;
179 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000180 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000181 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000182 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
183 int32_t Index, unsigned RelOff) const override;
184 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
185};
186
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000187template <class ELFT> class MipsTargetInfo final : public TargetInfo {
188public:
189 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000190 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000191 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000192 uint32_t getDynRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000193 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000194 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000195 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
196 int32_t Index, unsigned RelOff) const override;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000197 void writeThunk(uint8_t *Buf, uint64_t S) const override;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000198 bool needsThunk(uint32_t Type, const InputFile &File,
199 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000200 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000201 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000202};
203} // anonymous namespace
204
Rui Ueyama91004392015-10-13 16:08:15 +0000205TargetInfo *createTarget() {
206 switch (Config->EMachine) {
207 case EM_386:
208 return new X86TargetInfo();
209 case EM_AARCH64:
210 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000211 case EM_AMDGPU:
212 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000213 case EM_ARM:
214 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000215 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000216 switch (Config->EKind) {
217 case ELF32LEKind:
218 return new MipsTargetInfo<ELF32LE>();
219 case ELF32BEKind:
220 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000221 case ELF64LEKind:
222 return new MipsTargetInfo<ELF64LE>();
223 case ELF64BEKind:
224 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000225 default:
George Rimar777f9632016-03-12 08:31:34 +0000226 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000227 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000228 case EM_PPC:
229 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000230 case EM_PPC64:
231 return new PPC64TargetInfo();
232 case EM_X86_64:
233 return new X86_64TargetInfo();
234 }
George Rimar777f9632016-03-12 08:31:34 +0000235 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000236}
237
Rafael Espindola01205f72015-09-22 18:19:46 +0000238TargetInfo::~TargetInfo() {}
239
Rafael Espindola666625b2016-04-01 14:36:09 +0000240uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
241 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000242 return 0;
243}
244
George Rimar786e8662016-03-17 05:57:33 +0000245uint64_t TargetInfo::getVAStart() const { return Config->Pic ? 0 : VAStart; }
Igor Kudrinf6f45472015-11-10 08:39:27 +0000246
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000247bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000248
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000249bool TargetInfo::needsThunk(uint32_t Type, const InputFile &File,
250 const SymbolBody &S) const {
251 return false;
252}
253
George Rimar98b060d2016-03-06 06:01:07 +0000254bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000255
George Rimar98b060d2016-03-06 06:01:07 +0000256bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000257
George Rimar98b060d2016-03-06 06:01:07 +0000258bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000259 return false;
260}
261
Rafael Espindola5c66b822016-06-04 22:58:54 +0000262RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
263 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000264 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000265}
266
267void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
268 llvm_unreachable("Should not have claimed to be relaxable");
269}
270
Rafael Espindola22ef9562016-04-13 01:40:19 +0000271void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
272 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000273 llvm_unreachable("Should not have claimed to be relaxable");
274}
275
Rafael Espindola22ef9562016-04-13 01:40:19 +0000276void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
277 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000278 llvm_unreachable("Should not have claimed to be relaxable");
279}
280
Rafael Espindola22ef9562016-04-13 01:40:19 +0000281void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
282 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000283 llvm_unreachable("Should not have claimed to be relaxable");
284}
285
Rafael Espindola22ef9562016-04-13 01:40:19 +0000286void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
287 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000288 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000289}
George Rimar77d1cb12015-11-24 09:00:06 +0000290
Rafael Espindola7f074422015-09-22 21:35:51 +0000291X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000292 CopyRel = R_386_COPY;
293 GotRel = R_386_GLOB_DAT;
294 PltRel = R_386_JUMP_SLOT;
295 IRelativeRel = R_386_IRELATIVE;
296 RelativeRel = R_386_RELATIVE;
297 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000298 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
299 TlsOffsetRel = R_386_TLS_DTPOFF32;
George Rimar77b77792015-11-25 22:15:01 +0000300 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000301 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000302 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000303}
304
305RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
306 switch (Type) {
307 default:
308 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000309 case R_386_TLS_GD:
310 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000311 case R_386_TLS_LDM:
312 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000313 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000314 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000315 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000316 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000317 case R_386_GOTPC:
318 return R_GOTONLY_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000319 case R_386_TLS_IE:
320 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000321 case R_386_GOT32:
322 case R_386_TLS_GOTIE:
323 return R_GOT_FROM_END;
324 case R_386_GOTOFF:
325 return R_GOTREL;
326 case R_386_TLS_LE:
327 return R_TLS;
328 case R_386_TLS_LE_32:
329 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000330 }
George Rimar77b77792015-11-25 22:15:01 +0000331}
332
Rafael Espindola69f54022016-06-04 23:22:34 +0000333RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
334 RelExpr Expr) const {
335 switch (Expr) {
336 default:
337 return Expr;
338 case R_RELAX_TLS_GD_TO_IE:
339 return R_RELAX_TLS_GD_TO_IE_END;
340 case R_RELAX_TLS_GD_TO_LE:
341 return R_RELAX_TLS_GD_TO_LE_NEG;
342 }
343}
344
Rui Ueyamac516ae12016-01-29 02:33:45 +0000345void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000346 write32le(Buf, Out<ELF32LE>::Dynamic->getVA());
347}
348
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000349void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000350 // Entries in .got.plt initially points back to the corresponding
351 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000352 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000353}
Rafael Espindola01205f72015-09-22 18:19:46 +0000354
George Rimar98b060d2016-03-06 06:01:07 +0000355uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000356 if (Type == R_386_TLS_LE)
357 return R_386_TLS_TPOFF;
358 if (Type == R_386_TLS_LE_32)
359 return R_386_TLS_TPOFF32;
360 return Type;
361}
362
George Rimar98b060d2016-03-06 06:01:07 +0000363bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000364 return Type == R_386_TLS_GD;
365}
366
George Rimar98b060d2016-03-06 06:01:07 +0000367bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000368 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
369}
370
George Rimar98b060d2016-03-06 06:01:07 +0000371bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000372 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
373}
374
Rui Ueyama4a90f572016-06-16 16:28:50 +0000375void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000376 // Executable files and shared object files have
377 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000378 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000379 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000380 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000381 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
382 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000383 };
384 memcpy(Buf, V, sizeof(V));
385 return;
386 }
George Rimar648a2c32015-10-20 08:54:27 +0000387
George Rimar77b77792015-11-25 22:15:01 +0000388 const uint8_t PltData[] = {
389 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000390 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
391 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000392 };
393 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000394 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000395 write32le(Buf + 2, Got + 4);
396 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000397}
398
Rui Ueyama9398f862016-01-29 04:15:02 +0000399void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
400 uint64_t PltEntryAddr, int32_t Index,
401 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000402 const uint8_t Inst[] = {
403 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
404 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
405 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
406 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000407 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000408
George Rimar77b77792015-11-25 22:15:01 +0000409 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000410 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Rafael Espindolae2f43772016-05-18 20:44:24 +0000411 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000412 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000413 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000414 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000415}
416
Rafael Espindola666625b2016-04-01 14:36:09 +0000417uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
418 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000419 switch (Type) {
420 default:
421 return 0;
422 case R_386_32:
423 case R_386_GOT32:
424 case R_386_GOTOFF:
425 case R_386_GOTPC:
426 case R_386_PC32:
427 case R_386_PLT32:
428 return read32le(Buf);
429 }
430}
431
Rafael Espindola22ef9562016-04-13 01:40:19 +0000432void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
433 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000434 checkInt<32>(Val, Type);
435 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000436}
437
Rafael Espindola22ef9562016-04-13 01:40:19 +0000438void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
439 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000440 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000441 // leal x@tlsgd(, %ebx, 1),
442 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000443 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000444 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000445 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000446 const uint8_t Inst[] = {
447 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
448 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
449 };
450 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000451 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000452}
453
Rafael Espindola22ef9562016-04-13 01:40:19 +0000454void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
455 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000456 // Convert
457 // leal x@tlsgd(, %ebx, 1),
458 // call __tls_get_addr@plt
459 // to
460 // movl %gs:0, %eax
461 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000462 const uint8_t Inst[] = {
463 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
464 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
465 };
466 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000467 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000468}
469
George Rimar6f17e092015-12-17 09:32:21 +0000470// In some conditions, relocations can be optimized to avoid using GOT.
471// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000472void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
473 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000474 // Ulrich's document section 6.2 says that @gotntpoff can
475 // be used with MOVL or ADDL instructions.
476 // @indntpoff is similar to @gotntpoff, but for use in
477 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000478 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000479
George Rimar6f17e092015-12-17 09:32:21 +0000480 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000481 if (Loc[-1] == 0xa1) {
482 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
483 // This case is different from the generic case below because
484 // this is a 5 byte instruction while below is 6 bytes.
485 Loc[-1] = 0xb8;
486 } else if (Loc[-2] == 0x8b) {
487 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
488 Loc[-2] = 0xc7;
489 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000490 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000491 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
492 Loc[-2] = 0x81;
493 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000494 }
495 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000496 assert(Type == R_386_TLS_GOTIE);
497 if (Loc[-2] == 0x8b) {
498 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
499 Loc[-2] = 0xc7;
500 Loc[-1] = 0xc0 | Reg;
501 } else {
502 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
503 Loc[-2] = 0x8d;
504 Loc[-1] = 0x80 | (Reg << 3) | Reg;
505 }
George Rimar6f17e092015-12-17 09:32:21 +0000506 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000507 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000508}
509
Rafael Espindola22ef9562016-04-13 01:40:19 +0000510void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
511 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000512 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000513 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000514 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000515 }
516
Rui Ueyama55274e32016-04-23 01:10:15 +0000517 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000518 // leal foo(%reg),%eax
519 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000520 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000521 // movl %gs:0,%eax
522 // nop
523 // leal 0(%esi,1),%esi
524 const uint8_t Inst[] = {
525 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
526 0x90, // nop
527 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
528 };
529 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000530}
531
Rafael Espindola7f074422015-09-22 21:35:51 +0000532X86_64TargetInfo::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000533 CopyRel = R_X86_64_COPY;
534 GotRel = R_X86_64_GLOB_DAT;
535 PltRel = R_X86_64_JUMP_SLOT;
536 RelativeRel = R_X86_64_RELATIVE;
537 IRelativeRel = R_X86_64_IRELATIVE;
538 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000539 TlsModuleIndexRel = R_X86_64_DTPMOD64;
540 TlsOffsetRel = R_X86_64_DTPOFF64;
George Rimar648a2c32015-10-20 08:54:27 +0000541 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000542 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000543 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000544}
545
546RelExpr X86_64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
547 switch (Type) {
548 default:
549 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000550 case R_X86_64_TPOFF32:
551 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000552 case R_X86_64_TLSLD:
553 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000554 case R_X86_64_TLSGD:
555 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000556 case R_X86_64_SIZE32:
557 case R_X86_64_SIZE64:
558 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000559 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000560 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000561 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000562 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000563 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000564 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000565 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000566 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000567 case R_X86_64_GOTPCRELX:
568 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000569 case R_X86_64_GOTTPOFF:
570 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000571 }
George Rimar648a2c32015-10-20 08:54:27 +0000572}
573
Rui Ueyamac516ae12016-01-29 02:33:45 +0000574void X86_64TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000575 // The first entry holds the value of _DYNAMIC. It is not clear why that is
576 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000577 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000578 // other program).
Igor Kudrin351b41d2015-11-16 17:44:08 +0000579 write64le(Buf, Out<ELF64LE>::Dynamic->getVA());
580}
581
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000582void X86_64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000583 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000584 write32le(Buf, S.getPltVA<ELF64LE>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000585}
586
Rui Ueyama4a90f572016-06-16 16:28:50 +0000587void X86_64TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000588 const uint8_t PltData[] = {
589 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
590 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
591 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
592 };
593 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000594 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
595 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
596 write32le(Buf + 2, Got - Plt + 2); // GOT+8
597 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000598}
Rafael Espindola01205f72015-09-22 18:19:46 +0000599
Rui Ueyama9398f862016-01-29 04:15:02 +0000600void X86_64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
601 uint64_t PltEntryAddr, int32_t Index,
602 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000603 const uint8_t Inst[] = {
604 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
605 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
606 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
607 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000608 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000609
George Rimar648a2c32015-10-20 08:54:27 +0000610 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
611 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000612 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000613}
614
George Rimar86971052016-03-29 08:35:42 +0000615uint32_t X86_64TargetInfo::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000616 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000617 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000618 return Type;
619}
620
George Rimar98b060d2016-03-06 06:01:07 +0000621bool X86_64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000622 return Type == R_X86_64_GOTTPOFF;
623}
624
George Rimar98b060d2016-03-06 06:01:07 +0000625bool X86_64TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000626 return Type == R_X86_64_TLSGD;
627}
628
George Rimar98b060d2016-03-06 06:01:07 +0000629bool X86_64TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000630 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
631 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000632}
633
Rafael Espindola22ef9562016-04-13 01:40:19 +0000634void X86_64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
635 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000636 // Convert
637 // .byte 0x66
638 // leaq x@tlsgd(%rip), %rdi
639 // .word 0x6666
640 // rex64
641 // call __tls_get_addr@plt
642 // to
643 // mov %fs:0x0,%rax
644 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000645 const uint8_t Inst[] = {
646 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
647 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
648 };
649 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000650 // The original code used a pc relative relocation and so we have to
651 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000652 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000653}
654
Rafael Espindola22ef9562016-04-13 01:40:19 +0000655void X86_64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
656 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000657 // Convert
658 // .byte 0x66
659 // leaq x@tlsgd(%rip), %rdi
660 // .word 0x6666
661 // rex64
662 // call __tls_get_addr@plt
663 // to
664 // mov %fs:0x0,%rax
665 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000666 const uint8_t Inst[] = {
667 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
668 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
669 };
670 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000671 // Both code sequences are PC relatives, but since we are moving the constant
672 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000673 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000674}
675
George Rimar77d1cb12015-11-24 09:00:06 +0000676// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000677// R_X86_64_TPOFF32 so that it does not use GOT.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000678void X86_64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
679 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000680 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000681 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000682 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000683
Rui Ueyama73575c42016-06-21 05:09:39 +0000684 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000685 // because LEA with these registers needs 4 bytes to encode and thus
686 // wouldn't fit the space.
687
688 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
689 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
690 memcpy(Inst, "\x48\x81\xc4", 3);
691 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
692 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
693 memcpy(Inst, "\x49\x81\xc4", 3);
694 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
695 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
696 memcpy(Inst, "\x4d\x8d", 2);
697 *RegSlot = 0x80 | (Reg << 3) | Reg;
698 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
699 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
700 memcpy(Inst, "\x48\x8d", 2);
701 *RegSlot = 0x80 | (Reg << 3) | Reg;
702 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
703 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
704 memcpy(Inst, "\x49\xc7", 2);
705 *RegSlot = 0xc0 | Reg;
706 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
707 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
708 memcpy(Inst, "\x48\xc7", 2);
709 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000710 } else {
711 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000712 }
713
714 // The original code used a PC relative relocation.
715 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000716 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000717}
718
Rafael Espindola22ef9562016-04-13 01:40:19 +0000719void X86_64TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
720 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000721 // Convert
722 // leaq bar@tlsld(%rip), %rdi
723 // callq __tls_get_addr@PLT
724 // leaq bar@dtpoff(%rax), %rcx
725 // to
726 // .word 0x6666
727 // .byte 0x66
728 // mov %fs:0,%rax
729 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000730 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000731 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000732 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000733 }
734 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000735 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000736 return;
George Rimar25411f252015-12-04 11:20:13 +0000737 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000738
739 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000740 0x66, 0x66, // .word 0x6666
741 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000742 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
743 };
744 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000745}
746
Rafael Espindola22ef9562016-04-13 01:40:19 +0000747void X86_64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
748 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000749 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000750 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000751 checkUInt<32>(Val, Type);
752 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000753 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000754 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000755 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000756 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000757 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000758 case R_X86_64_GOTPCRELX:
759 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000760 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000761 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000762 case R_X86_64_PLT32:
763 case R_X86_64_TLSGD:
764 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000765 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000766 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000767 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000768 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000769 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000770 case R_X86_64_64:
771 case R_X86_64_DTPOFF64:
772 case R_X86_64_SIZE64:
773 case R_X86_64_PC64:
774 write64le(Loc, Val);
775 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000776 default:
George Rimar57610422016-03-11 14:43:02 +0000777 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000778 }
779}
780
Rafael Espindola5c66b822016-06-04 22:58:54 +0000781RelExpr X86_64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
782 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000783 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000784 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000785 const uint8_t Op = Data[-2];
786 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000787 // FIXME: When PIC is disabled and foo is defined locally in the
788 // lower 32 bit address space, memory operand in mov can be converted into
789 // immediate operand. Otherwise, mov must be changed to lea. We support only
790 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000791 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000792 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000793 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000794 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
795 return R_RELAX_GOT_PC;
796
797 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
798 // If PIC then no relaxation is available.
799 // We also don't relax test/binop instructions without REX byte,
800 // they are 32bit operations and not common to have.
801 assert(Type == R_X86_64_REX_GOTPCRELX);
802 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000803}
804
George Rimarb7204302016-06-02 09:22:00 +0000805// A subset of relaxations can only be applied for no-PIC. This method
806// handles such relaxations. Instructions encoding information was taken from:
807// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
808// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
809// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
810void X86_64TargetInfo::relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
811 uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000812 const uint8_t Rex = Loc[-3];
813 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
814 if (Op == 0x85) {
815 // See "TEST-Logical Compare" (4-428 Vol. 2B),
816 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
817
818 // ModR/M byte has form XX YYY ZZZ, where
819 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
820 // XX has different meanings:
821 // 00: The operand's memory address is in reg1.
822 // 01: The operand's memory address is reg1 + a byte-sized displacement.
823 // 10: The operand's memory address is reg1 + a word-sized displacement.
824 // 11: The operand is reg1 itself.
825 // If an instruction requires only one operand, the unused reg2 field
826 // holds extra opcode bits rather than a register code
827 // 0xC0 == 11 000 000 binary.
828 // 0x38 == 00 111 000 binary.
829 // We transfer reg2 to reg1 here as operand.
830 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000831 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000832
833 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
834 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000835 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000836
837 // Move R bit to the B bit in REX byte.
838 // REX byte is encoded as 0100WRXB, where
839 // 0100 is 4bit fixed pattern.
840 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
841 // default operand size is used (which is 32-bit for most but not all
842 // instructions).
843 // REX.R This 1-bit value is an extension to the MODRM.reg field.
844 // REX.X This 1-bit value is an extension to the SIB.index field.
845 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
846 // SIB.base field.
847 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000848 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000849 relocateOne(Loc, R_X86_64_PC32, Val);
850 return;
851 }
852
853 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
854 // or xor operations.
855
856 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
857 // Logic is close to one for test instruction above, but we also
858 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000859 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000860
861 // Primary opcode is 0x81, opcode extension is one of:
862 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
863 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
864 // This value was wrote to MODRM.reg in a line above.
865 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
866 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
867 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000868 Loc[-2] = 0x81;
869 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000870 relocateOne(Loc, R_X86_64_PC32, Val);
871}
872
George Rimarb7204302016-06-02 09:22:00 +0000873void X86_64TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
874 const uint8_t Op = Loc[-2];
875 const uint8_t ModRm = Loc[-1];
876
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000877 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000878 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000879 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000880 relocateOne(Loc, R_X86_64_PC32, Val);
881 return;
882 }
883
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000884 if (Op != 0xff) {
885 // We are relaxing a rip relative to an absolute, so compensate
886 // for the old -4 addend.
887 assert(!Config->Pic);
888 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
889 return;
890 }
891
George Rimarb7204302016-06-02 09:22:00 +0000892 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000893 if (ModRm == 0x15) {
894 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
895 // Instead we convert to "addr32 call foo" where addr32 is an instruction
896 // prefix. That makes result expression to be a single instruction.
897 Loc[-2] = 0x67; // addr32 prefix
898 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000899 relocateOne(Loc, R_X86_64_PC32, Val);
900 return;
901 }
902
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000903 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
904 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
905 assert(ModRm == 0x25);
906 Loc[-2] = 0xe9; // jmp
907 Loc[3] = 0x90; // nop
908 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000909}
910
Hal Finkel3c8cc672015-10-12 20:56:18 +0000911// Relocation masks following the #lo(value), #hi(value), #ha(value),
912// #higher(value), #highera(value), #highest(value), and #highesta(value)
913// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
914// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000915static uint16_t applyPPCLo(uint64_t V) { return V; }
916static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
917static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
918static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
919static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000920static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000921static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
922
Davide Italiano8c3444362016-01-11 19:45:33 +0000923PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000924
Rafael Espindola22ef9562016-04-13 01:40:19 +0000925void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
926 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000927 switch (Type) {
928 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000929 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000930 break;
931 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000932 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000933 break;
934 default:
George Rimar57610422016-03-11 14:43:02 +0000935 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000936 }
937}
938
Rafael Espindola22ef9562016-04-13 01:40:19 +0000939RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
940 return R_ABS;
941}
942
Rafael Espindolac4010882015-09-22 20:54:08 +0000943PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000944 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000945 RelativeRel = R_PPC64_RELATIVE;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000946 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000947 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +0000948
949 // We need 64K pages (at least under glibc/Linux, the loader won't
950 // set different permissions on a finer granularity than that).
Hal Finkele3c26262015-10-08 22:23:54 +0000951 PageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +0000952
953 // The PPC64 ELF ABI v1 spec, says:
954 //
955 // It is normally desirable to put segments with different characteristics
956 // in separate 256 Mbyte portions of the address space, to give the
957 // operating system full paging flexibility in the 64-bit address space.
958 //
959 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
960 // use 0x10000000 as the starting address.
961 VAStart = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +0000962}
Hal Finkel3c8cc672015-10-12 20:56:18 +0000963
Rafael Espindola15cec292016-04-27 12:25:22 +0000964static uint64_t PPC64TocOffset = 0x8000;
965
Hal Finkel6f97c2b2015-10-16 21:55:40 +0000966uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +0000967 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
968 // TOC starts where the first of these sections starts. We always create a
969 // .got when we see a relocation that uses it, so for us the start is always
970 // the .got.
Hal Finkel3c8cc672015-10-12 20:56:18 +0000971 uint64_t TocVA = Out<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +0000972
973 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
974 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
975 // code (crt1.o) assumes that you can get from the TOC base to the
976 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +0000977 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +0000978}
979
Rafael Espindola22ef9562016-04-13 01:40:19 +0000980RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
981 switch (Type) {
982 default:
983 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +0000984 case R_PPC64_TOC16:
985 case R_PPC64_TOC16_DS:
986 case R_PPC64_TOC16_HA:
987 case R_PPC64_TOC16_HI:
988 case R_PPC64_TOC16_LO:
989 case R_PPC64_TOC16_LO_DS:
990 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +0000991 case R_PPC64_TOC:
992 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000993 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +0000994 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000995 }
996}
997
Rui Ueyama9398f862016-01-29 04:15:02 +0000998void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
999 uint64_t PltEntryAddr, int32_t Index,
1000 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001001 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1002
1003 // FIXME: What we should do, in theory, is get the offset of the function
1004 // descriptor in the .opd section, and use that as the offset from %r2 (the
1005 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1006 // be a pointer to the function descriptor in the .opd section. Using
1007 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1008
Hal Finkelfa92f682015-10-13 21:47:34 +00001009 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
Hal Finkel3c8cc672015-10-12 20:56:18 +00001010 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1011 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1012 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1013 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1014 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1015 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1016 write32be(Buf + 28, 0x4e800420); // bctr
1017}
1018
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001019static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1020 uint64_t V = Val - PPC64TocOffset;
1021 switch (Type) {
1022 case R_PPC64_TOC16: return {R_PPC64_ADDR16, V};
1023 case R_PPC64_TOC16_DS: return {R_PPC64_ADDR16_DS, V};
1024 case R_PPC64_TOC16_HA: return {R_PPC64_ADDR16_HA, V};
1025 case R_PPC64_TOC16_HI: return {R_PPC64_ADDR16_HI, V};
1026 case R_PPC64_TOC16_LO: return {R_PPC64_ADDR16_LO, V};
1027 case R_PPC64_TOC16_LO_DS: return {R_PPC64_ADDR16_LO_DS, V};
1028 default: return {Type, Val};
1029 }
1030}
1031
Rafael Espindola22ef9562016-04-13 01:40:19 +00001032void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1033 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001034 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001035 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001036 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001037
Hal Finkel3c8cc672015-10-12 20:56:18 +00001038 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001039 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001040 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001041 // Preserve the AA/LK bits in the branch instruction
1042 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001043 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001044 break;
1045 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001046 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001047 checkInt<16>(Val, Type);
1048 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001049 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001050 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001051 checkInt<16>(Val, Type);
1052 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001053 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001054 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001055 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001056 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001057 break;
1058 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001059 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001060 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001061 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001062 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001063 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001064 break;
1065 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001066 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001067 break;
1068 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001069 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001070 break;
1071 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001072 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001073 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001074 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001075 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001076 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001077 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001078 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001079 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001080 break;
1081 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001082 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001083 checkInt<32>(Val, Type);
1084 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001085 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001086 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001087 case R_PPC64_REL64:
1088 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001089 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001090 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001091 case R_PPC64_REL24: {
1092 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001093 checkInt<24>(Val, Type);
1094 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001095 break;
1096 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001097 default:
George Rimar57610422016-03-11 14:43:02 +00001098 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001099 }
1100}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001101
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001102AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001103 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001104 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001105 IRelativeRel = R_AARCH64_IRELATIVE;
1106 GotRel = R_AARCH64_GLOB_DAT;
1107 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001108 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001109 TlsGotRel = R_AARCH64_TLS_TPREL64;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001110 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001111 PltHeaderSize = 32;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001112
1113 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1114 // 1 of the tls structures and the tcb size is 16.
1115 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001116}
George Rimar648a2c32015-10-20 08:54:27 +00001117
Rafael Espindola22ef9562016-04-13 01:40:19 +00001118RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1119 const SymbolBody &S) const {
1120 switch (Type) {
1121 default:
1122 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001123 case R_AARCH64_TLSDESC_ADR_PAGE21:
1124 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001125 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1126 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1127 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001128 case R_AARCH64_TLSDESC_CALL:
1129 return R_HINT;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001130 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1131 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1132 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001133 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001134 case R_AARCH64_CONDBR19:
1135 case R_AARCH64_JUMP26:
1136 case R_AARCH64_TSTBR14:
1137 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001138 case R_AARCH64_PREL16:
1139 case R_AARCH64_PREL32:
1140 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001141 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001142 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001143 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001144 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001145 case R_AARCH64_LD64_GOT_LO12_NC:
1146 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1147 return R_GOT;
1148 case R_AARCH64_ADR_GOT_PAGE:
1149 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1150 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001151 }
1152}
1153
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001154RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1155 RelExpr Expr) const {
1156 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1157 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1158 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1159 return R_RELAX_TLS_GD_TO_IE_ABS;
1160 }
1161 return Expr;
1162}
1163
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001164bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001165 switch (Type) {
1166 default:
1167 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001168 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001169 case R_AARCH64_LD64_GOT_LO12_NC:
1170 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001171 case R_AARCH64_LDST16_ABS_LO12_NC:
1172 case R_AARCH64_LDST32_ABS_LO12_NC:
1173 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001174 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001175 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1176 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001177 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001178 return true;
1179 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001180}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001181
George Rimar98b060d2016-03-06 06:01:07 +00001182bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001183 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1184 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1185}
1186
George Rimar98b060d2016-03-06 06:01:07 +00001187uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001188 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1189 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001190 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001191 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001192 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001193}
1194
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001195void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001196 write64le(Buf, Out<ELF64LE>::Plt->getVA());
1197}
1198
Rafael Espindola22ef9562016-04-13 01:40:19 +00001199static uint64_t getAArch64Page(uint64_t Expr) {
1200 return Expr & (~static_cast<uint64_t>(0xFFF));
1201}
1202
Rui Ueyama4a90f572016-06-16 16:28:50 +00001203void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001204 const uint8_t PltData[] = {
1205 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1206 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1207 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1208 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1209 0x20, 0x02, 0x1f, 0xd6, // br x17
1210 0x1f, 0x20, 0x03, 0xd5, // nop
1211 0x1f, 0x20, 0x03, 0xd5, // nop
1212 0x1f, 0x20, 0x03, 0xd5 // nop
1213 };
1214 memcpy(Buf, PltData, sizeof(PltData));
1215
Rui Ueyama900e2d22016-01-29 03:51:49 +00001216 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
1217 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001218 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1219 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1220 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1221 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001222}
1223
Rui Ueyama9398f862016-01-29 04:15:02 +00001224void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1225 uint64_t PltEntryAddr, int32_t Index,
1226 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001227 const uint8_t Inst[] = {
1228 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1229 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1230 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1231 0x20, 0x02, 0x1f, 0xd6 // br x17
1232 };
1233 memcpy(Buf, Inst, sizeof(Inst));
1234
Rafael Espindola22ef9562016-04-13 01:40:19 +00001235 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1236 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1237 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1238 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001239}
1240
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001241static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001242 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001243 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1244 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001245 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001246}
1247
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001248static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1249 or32le(L, (Imm & 0xFFF) << 10);
1250}
1251
Rafael Espindola22ef9562016-04-13 01:40:19 +00001252void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1253 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001254 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001255 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001256 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001257 checkIntUInt<16>(Val, Type);
1258 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001259 break;
1260 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001261 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001262 checkIntUInt<32>(Val, Type);
1263 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001264 break;
1265 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001266 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001267 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001268 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001269 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001270 // This relocation stores 12 bits and there's no instruction
1271 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001272 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1273 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001274 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001275 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001276 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001277 case R_AARCH64_ADR_PREL_PG_HI21:
1278 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001279 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001280 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001281 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001282 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001283 case R_AARCH64_ADR_PREL_LO21:
1284 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001285 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001286 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001287 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001288 case R_AARCH64_JUMP26:
1289 checkInt<28>(Val, Type);
1290 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001291 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001292 case R_AARCH64_CONDBR19:
1293 checkInt<21>(Val, Type);
1294 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001295 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001296 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001297 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001298 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001299 checkAlignment<8>(Val, Type);
1300 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001301 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001302 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001303 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001304 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001305 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001306 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001307 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001308 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001309 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001310 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001311 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001312 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001313 break;
1314 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001315 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001316 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001317 case R_AARCH64_TSTBR14:
1318 checkInt<16>(Val, Type);
1319 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001320 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001321 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1322 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001323 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001324 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001325 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001326 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001327 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001328 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001329 default:
George Rimar57610422016-03-11 14:43:02 +00001330 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001331 }
1332}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001333
Rafael Espindola22ef9562016-04-13 01:40:19 +00001334void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1335 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001336 // TLSDESC Global-Dynamic relocation are in the form:
1337 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1338 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1339 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1340 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001341 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001342 // And it can optimized to:
1343 // movz x0, #0x0, lsl #16
1344 // movk x0, #0x10
1345 // nop
1346 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001347 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001348
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001349 switch (Type) {
1350 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1351 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001352 write32le(Loc, 0xd503201f); // nop
1353 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001354 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001355 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1356 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001357 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001358 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1359 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001360 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001361 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001362 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001363}
1364
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001365void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1366 uint64_t Val) const {
1367 // TLSDESC Global-Dynamic relocation are in the form:
1368 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1369 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1370 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1371 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1372 // blr x1
1373 // And it can optimized to:
1374 // adrp x0, :gottprel:v
1375 // ldr x0, [x0, :gottprel_lo12:v]
1376 // nop
1377 // nop
1378
1379 switch (Type) {
1380 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1381 case R_AARCH64_TLSDESC_CALL:
1382 write32le(Loc, 0xd503201f); // nop
1383 break;
1384 case R_AARCH64_TLSDESC_ADR_PAGE21:
1385 write32le(Loc, 0x90000000); // adrp
1386 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1387 break;
1388 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1389 write32le(Loc, 0xf9400000); // ldr
1390 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1391 break;
1392 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001393 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001394 }
1395}
1396
Rafael Espindola22ef9562016-04-13 01:40:19 +00001397void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1398 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001399 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001400
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001401 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001402 // Generate MOVZ.
1403 uint32_t RegNo = read32le(Loc) & 0x1f;
1404 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1405 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001406 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001407 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1408 // Generate MOVK.
1409 uint32_t RegNo = read32le(Loc) & 0x1f;
1410 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1411 return;
1412 }
1413 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001414}
1415
Rafael Espindola22ef9562016-04-13 01:40:19 +00001416void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1417 uint64_t Val) const {
Tom Stellard1cfb9ef2016-06-20 19:48:29 +00001418 assert(Type == R_AMDGPU_REL32);
1419 write32le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001420}
1421
1422RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard1cfb9ef2016-06-20 19:48:29 +00001423 if (Type != R_AMDGPU_REL32)
1424 error("do not know how to handle relocation");
1425 return R_PC;
Tom Stellard80efb162016-01-07 03:59:08 +00001426}
1427
Peter Smith8646ced2016-06-07 09:31:52 +00001428ARMTargetInfo::ARMTargetInfo() {
1429 CopyRel = R_ARM_COPY;
1430 RelativeRel = R_ARM_RELATIVE;
1431 IRelativeRel = R_ARM_IRELATIVE;
1432 GotRel = R_ARM_GLOB_DAT;
1433 PltRel = R_ARM_JUMP_SLOT;
1434 TlsGotRel = R_ARM_TLS_TPOFF32;
1435 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1436 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
1437 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001438 PltHeaderSize = 20;
Peter Smith8646ced2016-06-07 09:31:52 +00001439}
1440
1441RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1442 switch (Type) {
1443 default:
1444 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001445 case R_ARM_THM_JUMP11:
1446 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001447 case R_ARM_CALL:
1448 case R_ARM_JUMP24:
1449 case R_ARM_PC24:
1450 case R_ARM_PLT32:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001451 case R_ARM_THM_JUMP19:
1452 case R_ARM_THM_JUMP24:
1453 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001454 return R_PLT_PC;
1455 case R_ARM_GOTOFF32:
1456 // (S + A) - GOT_ORG
1457 return R_GOTREL;
1458 case R_ARM_GOT_BREL:
1459 // GOT(S) + A - GOT_ORG
1460 return R_GOT_OFF;
1461 case R_ARM_GOT_PREL:
1462 // GOT(S) + - GOT_ORG
1463 return R_GOT_PC;
1464 case R_ARM_BASE_PREL:
1465 // B(S) + A - P
1466 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1467 // platforms.
1468 return R_GOTONLY_PC;
1469 case R_ARM_PREL31:
1470 case R_ARM_REL32:
1471 return R_PC;
1472 }
1473}
1474
1475uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
1476 if (Type == R_ARM_ABS32)
1477 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001478 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001479 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001480 return R_ARM_ABS32;
1481}
1482
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001483void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001484 write32le(Buf, Out<ELF32LE>::Plt->getVA());
1485}
1486
Rui Ueyama4a90f572016-06-16 16:28:50 +00001487void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001488 const uint8_t PltData[] = {
1489 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1490 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1491 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1492 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1493 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1494 };
1495 memcpy(Buf, PltData, sizeof(PltData));
1496 uint64_t GotPlt = Out<ELF32LE>::GotPlt->getVA();
1497 uint64_t L1 = Out<ELF32LE>::Plt->getVA() + 8;
1498 write32le(Buf + 16, GotPlt - L1 - 8);
1499}
1500
1501void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1502 uint64_t PltEntryAddr, int32_t Index,
1503 unsigned RelOff) const {
1504 // FIXME: Using simple code sequence with simple relocations.
1505 // There is a more optimal sequence but it requires support for the group
1506 // relocations. See ELF for the ARM Architecture Appendix A.3
1507 const uint8_t PltData[] = {
1508 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1509 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1510 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1511 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1512 };
1513 memcpy(Buf, PltData, sizeof(PltData));
1514 uint64_t L1 = PltEntryAddr + 4;
1515 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1516}
1517
1518void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1519 uint64_t Val) const {
1520 switch (Type) {
1521 case R_ARM_NONE:
1522 break;
1523 case R_ARM_ABS32:
1524 case R_ARM_BASE_PREL:
1525 case R_ARM_GOTOFF32:
1526 case R_ARM_GOT_BREL:
1527 case R_ARM_GOT_PREL:
1528 case R_ARM_REL32:
1529 write32le(Loc, Val);
1530 break;
1531 case R_ARM_PREL31:
1532 checkInt<31>(Val, Type);
1533 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1534 break;
1535 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001536 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1537 // value of bit 0 of Val, we must select a BL or BLX instruction
1538 if (Val & 1) {
1539 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1540 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1541 checkInt<26>(Val, Type);
1542 write32le(Loc, 0xfa000000 | // opcode
1543 ((Val & 2) << 23) | // H
1544 ((Val >> 2) & 0x00ffffff)); // imm24
1545 break;
1546 }
1547 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1548 // BLX (always unconditional) instruction to an ARM Target, select an
1549 // unconditional BL.
1550 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
1551 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001552 case R_ARM_JUMP24:
1553 case R_ARM_PC24:
1554 case R_ARM_PLT32:
1555 checkInt<26>(Val, Type);
1556 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1557 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001558 case R_ARM_THM_JUMP11:
1559 checkInt<12>(Val, Type);
1560 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1561 break;
1562 case R_ARM_THM_JUMP19:
1563 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1564 checkInt<21>(Val, Type);
1565 write16le(Loc,
1566 (read16le(Loc) & 0xfbc0) | // opcode cond
1567 ((Val >> 10) & 0x0400) | // S
1568 ((Val >> 12) & 0x003f)); // imm6
1569 write16le(Loc + 2,
1570 0x8000 | // opcode
1571 ((Val >> 8) & 0x0800) | // J2
1572 ((Val >> 5) & 0x2000) | // J1
1573 ((Val >> 1) & 0x07ff)); // imm11
1574 break;
1575 case R_ARM_THM_CALL:
1576 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1577 // value of bit 0 of Val, we must select a BL or BLX instruction
1578 if ((Val & 1) == 0) {
1579 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1580 // only be two byte aligned. This must be done before overflow check
1581 Val = alignTo(Val, 4);
1582 }
1583 // Bit 12 is 0 for BLX, 1 for BL
1584 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
1585 // Fall through as rest of encoding is the same as B.W
1586 case R_ARM_THM_JUMP24:
1587 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1588 // FIXME: Use of I1 and I2 require v6T2ops
1589 checkInt<25>(Val, Type);
1590 write16le(Loc,
1591 0xf000 | // opcode
1592 ((Val >> 14) & 0x0400) | // S
1593 ((Val >> 12) & 0x03ff)); // imm10
1594 write16le(Loc + 2,
1595 (read16le(Loc + 2) & 0xd000) | // opcode
1596 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1597 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1598 ((Val >> 1) & 0x07ff)); // imm11
1599 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001600 case R_ARM_MOVW_ABS_NC:
1601 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1602 (Val & 0x0fff));
1603 break;
1604 case R_ARM_MOVT_ABS:
1605 checkUInt<32>(Val, Type);
1606 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1607 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1608 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001609 case R_ARM_THM_MOVT_ABS:
1610 // Encoding T1: A = imm4:i:imm3:imm8
1611 checkUInt<32>(Val, Type);
1612 write16le(Loc,
1613 0xf2c0 | // opcode
1614 ((Val >> 17) & 0x0400) | // i
1615 ((Val >> 28) & 0x000f)); // imm4
1616 write16le(Loc + 2,
1617 (read16le(Loc + 2) & 0x8f00) | // opcode
1618 ((Val >> 12) & 0x7000) | // imm3
1619 ((Val >> 16) & 0x00ff)); // imm8
1620 break;
1621 case R_ARM_THM_MOVW_ABS_NC:
1622 // Encoding T3: A = imm4:i:imm3:imm8
1623 write16le(Loc,
1624 0xf240 | // opcode
1625 ((Val >> 1) & 0x0400) | // i
1626 ((Val >> 12) & 0x000f)); // imm4
1627 write16le(Loc + 2,
1628 (read16le(Loc + 2) & 0x8f00) | // opcode
1629 ((Val << 4) & 0x7000) | // imm3
1630 (Val & 0x00ff)); // imm8
1631 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001632 default:
1633 fatal("unrecognized reloc " + Twine(Type));
1634 }
1635}
1636
1637uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1638 uint32_t Type) const {
1639 switch (Type) {
1640 default:
1641 return 0;
1642 case R_ARM_ABS32:
1643 case R_ARM_BASE_PREL:
1644 case R_ARM_GOTOFF32:
1645 case R_ARM_GOT_BREL:
1646 case R_ARM_GOT_PREL:
1647 case R_ARM_REL32:
1648 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001649 case R_ARM_PREL31:
1650 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001651 case R_ARM_CALL:
1652 case R_ARM_JUMP24:
1653 case R_ARM_PC24:
1654 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001655 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001656 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001657 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001658 case R_ARM_THM_JUMP19: {
1659 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1660 uint16_t Hi = read16le(Buf);
1661 uint16_t Lo = read16le(Buf + 2);
1662 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1663 ((Lo & 0x0800) << 8) | // J2
1664 ((Lo & 0x2000) << 5) | // J1
1665 ((Hi & 0x003f) << 12) | // imm6
1666 ((Lo & 0x07ff) << 1)); // imm11:0
1667 }
1668 case R_ARM_THM_JUMP24:
1669 case R_ARM_THM_CALL: {
1670 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1671 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1672 // FIXME: I1 and I2 require v6T2ops
1673 uint16_t Hi = read16le(Buf);
1674 uint16_t Lo = read16le(Buf + 2);
1675 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1676 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1677 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1678 ((Hi & 0x003ff) << 12) | // imm0
1679 ((Lo & 0x007ff) << 1)); // imm11:0
1680 }
1681 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1682 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001683 case R_ARM_MOVW_ABS_NC:
1684 case R_ARM_MOVT_ABS: {
Peter Smith8646ced2016-06-07 09:31:52 +00001685 uint64_t Val = read32le(Buf) & 0x000f0fff;
1686 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1687 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001688 case R_ARM_THM_MOVW_ABS_NC:
1689 case R_ARM_THM_MOVT_ABS: {
1690 // Encoding T3: A = imm4:i:imm3:imm8
1691 uint16_t Hi = read16le(Buf);
1692 uint16_t Lo = read16le(Buf + 2);
1693 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1694 ((Hi & 0x0400) << 1) | // i
1695 ((Lo & 0x7000) >> 4) | // imm3
1696 (Lo & 0x00ff)); // imm8
1697 }
Peter Smith8646ced2016-06-07 09:31:52 +00001698 }
1699}
1700
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001701template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001702 GotPltHeaderEntriesNum = 2;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001703 PageSize = 65536;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001704 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001705 PltHeaderSize = 32;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001706 ThunkSize = 16;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001707 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001708 PltRel = R_MIPS_JUMP_SLOT;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001709 if (ELFT::Is64Bits)
1710 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
1711 else
1712 RelativeRel = R_MIPS_REL32;
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001713}
1714
1715template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001716RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1717 const SymbolBody &S) const {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001718 if (ELFT::Is64Bits)
1719 // See comment in the calculateMips64RelChain.
1720 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001721 switch (Type) {
1722 default:
1723 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001724 case R_MIPS_JALR:
1725 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001726 case R_MIPS_GPREL16:
1727 case R_MIPS_GPREL32:
1728 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001729 case R_MIPS_26:
1730 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001731 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001732 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001733 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001734 // MIPS _gp_disp designates offset between start of function and 'gp'
1735 // pointer into GOT. __gnu_local_gp is equal to the current value of
1736 // the 'gp'. Therefore any relocations against them do not require
1737 // dynamic relocation.
1738 if (&S == ElfSym<ELFT>::MipsGpDisp)
1739 return R_PC;
1740 return R_ABS;
1741 case R_MIPS_PC32:
1742 case R_MIPS_PC16:
1743 case R_MIPS_PC19_S2:
1744 case R_MIPS_PC21_S2:
1745 case R_MIPS_PC26_S2:
1746 case R_MIPS_PCHI16:
1747 case R_MIPS_PCLO16:
1748 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001749 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001750 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001751 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001752 // fallthrough
1753 case R_MIPS_CALL16:
1754 case R_MIPS_GOT_DISP:
Simon Atanasyan41325112016-06-19 21:39:37 +00001755 return R_MIPS_GOT_OFF;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001756 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001757 return R_MIPS_GOT_LOCAL_PAGE;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001758 }
1759}
1760
1761template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001762uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001763 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001764 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001765 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001766 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001767 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001768}
1769
1770template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001771void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001772 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00001773}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001774
Simon Atanasyan35031192015-12-15 06:06:34 +00001775static uint16_t mipsHigh(uint64_t V) { return (V + 0x8000) >> 16; }
Simon Atanasyan2cd670d2015-12-13 06:49:01 +00001776
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001777template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001778static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001779 uint32_t Instr = read32<E>(Loc);
1780 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
1781 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
1782}
1783
1784template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001785static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001786 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001787 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00001788 if (SHIFT > 0)
1789 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001790 checkInt<BSIZE + SHIFT>(V, Type);
1791 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001792}
1793
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001794template <endianness E>
Simon Atanasyana888e672016-03-04 10:55:12 +00001795static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001796 uint32_t Instr = read32<E>(Loc);
Simon Atanasyana888e672016-03-04 10:55:12 +00001797 write32<E>(Loc, (Instr & 0xffff0000) | mipsHigh(V));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001798}
1799
Simon Atanasyan3b377852016-03-04 10:55:20 +00001800template <endianness E>
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001801static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
1802 uint32_t Instr = read32<E>(Loc);
1803 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
1804}
1805
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001806template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00001807void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001808 const endianness E = ELFT::TargetEndianness;
1809 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
1810 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
1811 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
1812 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
1813 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
1814 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
1815 write32<E>(Buf + 24, 0x0320f809); // jalr $25
1816 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
1817 uint64_t Got = Out<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00001818 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001819 writeMipsLo16<E>(Buf + 4, Got);
1820 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001821}
1822
1823template <class ELFT>
1824void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1825 uint64_t PltEntryAddr, int32_t Index,
1826 unsigned RelOff) const {
1827 const endianness E = ELFT::TargetEndianness;
1828 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
1829 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
1830 write32<E>(Buf + 8, 0x03200008); // jr $25
1831 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00001832 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001833 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
1834 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001835}
1836
1837template <class ELFT>
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001838void MipsTargetInfo<ELFT>::writeThunk(uint8_t *Buf, uint64_t S) const {
1839 // Write MIPS LA25 thunk code to call PIC function from the non-PIC one.
1840 // See MipsTargetInfo::writeThunk for details.
1841 const endianness E = ELFT::TargetEndianness;
Rui Ueyama39061a52016-06-21 23:53:08 +00001842 write32<E>(Buf, 0x3c190000); // lui $25, %hi(func)
1843 write32<E>(Buf + 4, 0x08000000 | (S >> 2)); // j func
1844 write32<E>(Buf + 8, 0x27390000); // addiu $25, $25, %lo(func)
1845 write32<E>(Buf + 12, 0x00000000); // nop
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001846 writeMipsHi16<E>(Buf, S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001847 writeMipsLo16<E>(Buf + 8, S);
1848}
1849
1850template <class ELFT>
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001851bool MipsTargetInfo<ELFT>::needsThunk(uint32_t Type, const InputFile &File,
1852 const SymbolBody &S) const {
1853 // Any MIPS PIC code function is invoked with its address in register $t9.
1854 // So if we have a branch instruction from non-PIC code to the PIC one
1855 // we cannot make the jump directly and need to create a small stubs
1856 // to save the target function address.
1857 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
1858 if (Type != R_MIPS_26)
1859 return false;
1860 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
1861 if (!F)
1862 return false;
1863 // If current file has PIC code, LA25 stub is not required.
1864 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
1865 return false;
1866 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
1867 if (!D || !D->Section)
1868 return false;
1869 // LA25 is required if target file has PIC code
1870 // or target symbol is a PIC symbol.
1871 return (D->Section->getFile()->getObj().getHeader()->e_flags & EF_MIPS_PIC) ||
Rui Ueyamab5792b22016-04-04 19:09:08 +00001872 (D->StOther & STO_MIPS_MIPS16) == STO_MIPS_PIC;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001873}
1874
1875template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001876uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001877 uint32_t Type) const {
1878 const endianness E = ELFT::TargetEndianness;
1879 switch (Type) {
1880 default:
1881 return 0;
1882 case R_MIPS_32:
1883 case R_MIPS_GPREL32:
1884 return read32<E>(Buf);
1885 case R_MIPS_26:
1886 // FIXME (simon): If the relocation target symbol is not a PLT entry
1887 // we should use another expression for calculation:
1888 // ((A << 2) | (P & 0xf0000000)) >> 2
Rui Ueyama727cd2f2016-06-16 17:18:25 +00001889 return SignExtend64<28>(read32<E>(Buf) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001890 case R_MIPS_GPREL16:
1891 case R_MIPS_LO16:
1892 case R_MIPS_PCLO16:
1893 case R_MIPS_TLS_DTPREL_HI16:
1894 case R_MIPS_TLS_DTPREL_LO16:
1895 case R_MIPS_TLS_TPREL_HI16:
1896 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00001897 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001898 case R_MIPS_PC16:
1899 return getPcRelocAddend<E, 16, 2>(Buf);
1900 case R_MIPS_PC19_S2:
1901 return getPcRelocAddend<E, 19, 2>(Buf);
1902 case R_MIPS_PC21_S2:
1903 return getPcRelocAddend<E, 21, 2>(Buf);
1904 case R_MIPS_PC26_S2:
1905 return getPcRelocAddend<E, 26, 2>(Buf);
1906 case R_MIPS_PC32:
1907 return getPcRelocAddend<E, 32, 0>(Buf);
1908 }
1909}
1910
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001911static std::pair<uint32_t, uint64_t> calculateMips64RelChain(uint32_t Type,
1912 uint64_t Val) {
1913 // MIPS N64 ABI packs multiple relocations into the single relocation
1914 // record. In general, all up to three relocations can have arbitrary
1915 // types. In fact, Clang and GCC uses only a few combinations. For now,
1916 // we support two of them. That is allow to pass at least all LLVM
1917 // test suite cases.
1918 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
1919 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
1920 // The first relocation is a 'real' relocation which is calculated
1921 // using the corresponding symbol's value. The second and the third
1922 // relocations used to modify result of the first one: extend it to
1923 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
1924 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
1925 uint32_t Type2 = (Type >> 8) & 0xff;
1926 uint32_t Type3 = (Type >> 16) & 0xff;
1927 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
1928 return std::make_pair(Type, Val);
1929 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
1930 return std::make_pair(Type2, Val);
1931 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
1932 return std::make_pair(Type3, -Val);
1933 error("unsupported relocations combination " + Twine(Type));
1934 return std::make_pair(Type & 0xff, Val);
1935}
1936
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001937template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001938void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
1939 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00001940 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00001941 // Thread pointer and DRP offsets from the start of TLS data area.
1942 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001943 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16)
1944 Val -= 0x8000;
1945 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16)
1946 Val -= 0x7000;
1947 if (ELFT::Is64Bits)
1948 std::tie(Type, Val) = calculateMips64RelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00001949 switch (Type) {
1950 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00001951 case R_MIPS_GPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001952 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00001953 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001954 case R_MIPS_64:
1955 write64<E>(Loc, Val);
1956 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00001957 case R_MIPS_26:
1958 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | (Val >> 2));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001959 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001960 case R_MIPS_GOT_DISP:
1961 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00001962 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00001963 case R_MIPS_GPREL16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00001964 checkInt<16>(Val, Type);
1965 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00001966 case R_MIPS_CALL16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001967 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00001968 case R_MIPS_LO16:
1969 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001970 case R_MIPS_TLS_DTPREL_LO16:
1971 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00001972 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00001973 break;
Simon Atanasyan3b377852016-03-04 10:55:20 +00001974 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00001975 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001976 case R_MIPS_TLS_DTPREL_HI16:
1977 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001978 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00001979 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00001980 case R_MIPS_JALR:
1981 // Ignore this optimization relocation for now
1982 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001983 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001984 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001985 break;
1986 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001987 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001988 break;
1989 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001990 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001991 break;
1992 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001993 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001994 break;
1995 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001996 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001997 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00001998 default:
George Rimar57610422016-03-11 14:43:02 +00001999 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002000 }
2001}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002002
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002003template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002004bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002005 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002006}
Rafael Espindola01205f72015-09-22 18:19:46 +00002007}
2008}