blob: df40ae74de501417744f08650200d0e6a6ddc7f4 [file] [log] [blame]
Alex Bradbury6b2cca72016-11-01 23:47:30 +00001//===-- RISCVMCTargetDesc.cpp - RISCV Target Descriptions -----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury6b2cca72016-11-01 23:47:30 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// This file provides RISCV-specific target descriptions.
10///
11//===----------------------------------------------------------------------===//
12
13#include "RISCVMCTargetDesc.h"
Shiva Chen056d8352018-01-26 07:53:07 +000014#include "RISCVELFStreamer.h"
Richard Trieu00ecf672019-05-11 02:43:58 +000015#include "RISCVInstPrinter.h"
Alex Bradbury4f7f0da2017-09-06 09:21:21 +000016#include "RISCVMCAsmInfo.h"
Shiva Chen056d8352018-01-26 07:53:07 +000017#include "RISCVTargetStreamer.h"
Alex Bradbury6b2cca72016-11-01 23:47:30 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/MC/MCAsmInfo.h"
20#include "llvm/MC/MCInstrInfo.h"
21#include "llvm/MC/MCRegisterInfo.h"
22#include "llvm/MC/MCStreamer.h"
23#include "llvm/MC/MCSubtargetInfo.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/TargetRegistry.h"
26
27#define GET_INSTRINFO_MC_DESC
28#include "RISCVGenInstrInfo.inc"
29
30#define GET_REGINFO_MC_DESC
31#include "RISCVGenRegisterInfo.inc"
32
Alex Bradbury8ab4a962017-09-17 14:36:28 +000033#define GET_SUBTARGETINFO_MC_DESC
34#include "RISCVGenSubtargetInfo.inc"
35
Alex Bradbury6b2cca72016-11-01 23:47:30 +000036using namespace llvm;
37
38static MCInstrInfo *createRISCVMCInstrInfo() {
39 MCInstrInfo *X = new MCInstrInfo();
40 InitRISCVMCInstrInfo(X);
41 return X;
42}
43
44static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) {
45 MCRegisterInfo *X = new MCRegisterInfo();
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000046 InitRISCVMCRegisterInfo(X, RISCV::X1);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000047 return X;
48}
49
50static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI,
51 const Triple &TT) {
Alex Bradburyd36e04c2017-02-14 05:15:24 +000052 return new RISCVMCAsmInfo(TT);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000053}
54
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000055static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT,
56 StringRef CPU, StringRef FS) {
57 std::string CPUName = CPU;
58 if (CPUName.empty())
59 CPUName = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32";
60 return createRISCVMCSubtargetInfoImpl(TT, CPUName, FS);
61}
62
Alex Bradbury2fee9ea2017-08-15 13:08:29 +000063static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T,
64 unsigned SyntaxVariant,
65 const MCAsmInfo &MAI,
66 const MCInstrInfo &MII,
67 const MCRegisterInfo &MRI) {
68 return new RISCVInstPrinter(MAI, MII, MRI);
69}
70
Shiva Chen056d8352018-01-26 07:53:07 +000071static MCTargetStreamer *
72createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) {
73 const Triple &TT = STI.getTargetTriple();
74 if (TT.isOSBinFormatELF())
75 return new RISCVTargetELFStreamer(S, STI);
Alex Bradburybca0c3c2018-05-11 17:30:28 +000076 return nullptr;
77}
78
79static MCTargetStreamer *createRISCVAsmTargetStreamer(MCStreamer &S,
80 formatted_raw_ostream &OS,
81 MCInstPrinter *InstPrint,
82 bool isVerboseAsm) {
83 return new RISCVTargetAsmStreamer(S, OS);
Shiva Chen056d8352018-01-26 07:53:07 +000084}
85
Alex Bradbury6b2cca72016-11-01 23:47:30 +000086extern "C" void LLVMInitializeRISCVTargetMC() {
87 for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target()}) {
Alex Bradburyd36e04c2017-02-14 05:15:24 +000088 TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000089 TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo);
90 TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo);
91 TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend);
92 TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter);
Alex Bradbury2fee9ea2017-08-15 13:08:29 +000093 TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter);
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000094 TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo);
Shiva Chen056d8352018-01-26 07:53:07 +000095 TargetRegistry::RegisterObjectTargetStreamer(
96 *T, createRISCVObjectTargetStreamer);
Alex Bradburybca0c3c2018-05-11 17:30:28 +000097
98 // Register the asm target streamer.
99 TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer);
Alex Bradbury6b2cca72016-11-01 23:47:30 +0000100 }
101}