blob: 2abc18dc0ce6b44bba66f3b29b8977f3f46c4f2b [file] [log] [blame]
Eugene Zelenkod96089b2017-02-14 00:33:36 +00001//===- AMDGPUBaseInfo.h - Top level definitions for AMDGPU ------*- C++ -*-===//
Tom Stellard347ac792015-06-26 21:15:07 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#ifndef LLVM_LIB_TARGET_AMDGPU_UTILS_AMDGPUBASEINFO_H
11#define LLVM_LIB_TARGET_AMDGPU_UTILS_AMDGPUBASEINFO_H
12
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000013#include "AMDGPU.h"
Tom Stellard347ac792015-06-26 21:15:07 +000014#include "AMDKernelCodeT.h"
Matt Arsenault4bd72362016-12-10 00:39:12 +000015#include "SIDefines.h"
Eugene Zelenkod96089b2017-02-14 00:33:36 +000016#include "llvm/ADT/StringRef.h"
17#include "llvm/IR/CallingConv.h"
18#include "llvm/MC/MCInstrDesc.h"
19#include "llvm/Support/Compiler.h"
20#include "llvm/Support/ErrorHandling.h"
21#include <cstdint>
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +000022#include <string>
Eugene Zelenkod96089b2017-02-14 00:33:36 +000023#include <utility>
Matt Arsenault4bd72362016-12-10 00:39:12 +000024
Tom Stellard347ac792015-06-26 21:15:07 +000025namespace llvm {
26
Matt Arsenault894e53d2017-07-26 20:39:42 +000027class Argument;
Tom Stellard347ac792015-06-26 21:15:07 +000028class FeatureBitset;
Tom Stellardac00eb52015-12-15 16:26:16 +000029class Function;
Tom Stellarde3b5aea2015-12-02 17:00:42 +000030class GlobalValue;
Tom Stellard08efb7e2017-01-27 18:41:14 +000031class MachineMemOperand;
Tom Stellarde135ffd2015-09-25 21:41:28 +000032class MCContext;
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +000033class MCRegisterClass;
Sam Kolton1eeb11b2016-09-09 14:44:04 +000034class MCRegisterInfo;
Tom Stellarde135ffd2015-09-25 21:41:28 +000035class MCSection;
Tom Stellard2b65ed32015-12-21 18:44:27 +000036class MCSubtargetInfo;
Eugene Zelenkod96089b2017-02-14 00:33:36 +000037class Triple;
Tom Stellard347ac792015-06-26 21:15:07 +000038
39namespace AMDGPU {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +000040namespace IsaInfo {
Sam Koltona3ec5c12016-10-07 14:46:06 +000041
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +000042enum {
43 // The closed Vulkan driver sets 96, which limits the wave count to 8 but
44 // doesn't spill SGPRs as much as when 80 is set.
Konstantin Zhuravlyovc72ece62018-05-16 20:47:48 +000045 FIXED_NUM_SGPRS_FOR_INIT_BUG = 96,
46 TRAP_NUM_SGPRS = 16
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +000047};
48
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000049/// Instruction set architecture version.
Tom Stellard347ac792015-06-26 21:15:07 +000050struct IsaVersion {
51 unsigned Major;
52 unsigned Minor;
53 unsigned Stepping;
54};
55
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +000056/// \returns Isa version for given subtarget \p Features.
Tom Stellard347ac792015-06-26 21:15:07 +000057IsaVersion getIsaVersion(const FeatureBitset &Features);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +000058
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000059/// Streams isa version string for given subtarget \p STI into \p Stream.
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +000060void streamIsaVersion(const MCSubtargetInfo *STI, raw_ostream &Stream);
61
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +000062/// \returns True if given subtarget \p STI supports code object version 3,
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +000063/// false otherwise.
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +000064bool hasCodeObjectV3(const MCSubtargetInfo *STI);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +000065
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +000066/// \returns Wavefront size for given subtarget \p Features.
67unsigned getWavefrontSize(const FeatureBitset &Features);
68
69/// \returns Local memory size in bytes for given subtarget \p Features.
70unsigned getLocalMemorySize(const FeatureBitset &Features);
71
72/// \returns Number of execution units per compute unit for given subtarget \p
73/// Features.
74unsigned getEUsPerCU(const FeatureBitset &Features);
75
76/// \returns Maximum number of work groups per compute unit for given subtarget
77/// \p Features and limited by given \p FlatWorkGroupSize.
78unsigned getMaxWorkGroupsPerCU(const FeatureBitset &Features,
79 unsigned FlatWorkGroupSize);
80
81/// \returns Maximum number of waves per compute unit for given subtarget \p
82/// Features without any kind of limitation.
83unsigned getMaxWavesPerCU(const FeatureBitset &Features);
84
85/// \returns Maximum number of waves per compute unit for given subtarget \p
86/// Features and limited by given \p FlatWorkGroupSize.
87unsigned getMaxWavesPerCU(const FeatureBitset &Features,
88 unsigned FlatWorkGroupSize);
89
90/// \returns Minimum number of waves per execution unit for given subtarget \p
91/// Features.
92unsigned getMinWavesPerEU(const FeatureBitset &Features);
93
94/// \returns Maximum number of waves per execution unit for given subtarget \p
95/// Features without any kind of limitation.
96unsigned getMaxWavesPerEU(const FeatureBitset &Features);
97
98/// \returns Maximum number of waves per execution unit for given subtarget \p
99/// Features and limited by given \p FlatWorkGroupSize.
100unsigned getMaxWavesPerEU(const FeatureBitset &Features,
101 unsigned FlatWorkGroupSize);
102
103/// \returns Minimum flat work group size for given subtarget \p Features.
104unsigned getMinFlatWorkGroupSize(const FeatureBitset &Features);
105
106/// \returns Maximum flat work group size for given subtarget \p Features.
107unsigned getMaxFlatWorkGroupSize(const FeatureBitset &Features);
108
109/// \returns Number of waves per work group for given subtarget \p Features and
110/// limited by given \p FlatWorkGroupSize.
111unsigned getWavesPerWorkGroup(const FeatureBitset &Features,
112 unsigned FlatWorkGroupSize);
113
114/// \returns SGPR allocation granularity for given subtarget \p Features.
115unsigned getSGPRAllocGranule(const FeatureBitset &Features);
116
117/// \returns SGPR encoding granularity for given subtarget \p Features.
118unsigned getSGPREncodingGranule(const FeatureBitset &Features);
119
120/// \returns Total number of SGPRs for given subtarget \p Features.
121unsigned getTotalNumSGPRs(const FeatureBitset &Features);
122
123/// \returns Addressable number of SGPRs for given subtarget \p Features.
124unsigned getAddressableNumSGPRs(const FeatureBitset &Features);
125
126/// \returns Minimum number of SGPRs that meets the given number of waves per
127/// execution unit requirement for given subtarget \p Features.
128unsigned getMinNumSGPRs(const FeatureBitset &Features, unsigned WavesPerEU);
129
130/// \returns Maximum number of SGPRs that meets the given number of waves per
131/// execution unit requirement for given subtarget \p Features.
132unsigned getMaxNumSGPRs(const FeatureBitset &Features, unsigned WavesPerEU,
133 bool Addressable);
134
135/// \returns VGPR allocation granularity for given subtarget \p Features.
136unsigned getVGPRAllocGranule(const FeatureBitset &Features);
137
138/// \returns VGPR encoding granularity for given subtarget \p Features.
139unsigned getVGPREncodingGranule(const FeatureBitset &Features);
140
141/// \returns Total number of VGPRs for given subtarget \p Features.
142unsigned getTotalNumVGPRs(const FeatureBitset &Features);
143
144/// \returns Addressable number of VGPRs for given subtarget \p Features.
145unsigned getAddressableNumVGPRs(const FeatureBitset &Features);
146
147/// \returns Minimum number of VGPRs that meets given number of waves per
148/// execution unit requirement for given subtarget \p Features.
149unsigned getMinNumVGPRs(const FeatureBitset &Features, unsigned WavesPerEU);
150
151/// \returns Maximum number of VGPRs that meets given number of waves per
152/// execution unit requirement for given subtarget \p Features.
153unsigned getMaxNumVGPRs(const FeatureBitset &Features, unsigned WavesPerEU);
154
Eugene Zelenkod96089b2017-02-14 00:33:36 +0000155} // end namespace IsaInfo
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000156
157LLVM_READONLY
158int16_t getNamedOperandIdx(uint16_t Opcode, uint16_t NamedIdx);
159
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000160LLVM_READONLY
161int getMaskedMIMGOp(const MCInstrInfo &MII,
162 unsigned Opc, unsigned NewChannels);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000163
164LLVM_READONLY
165int getMaskedMIMGAtomicOp(const MCInstrInfo &MII,
166 unsigned Opc, unsigned NewChannels);
167
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000168LLVM_READONLY
169int getMCOpcode(uint16_t Opcode, unsigned Gen);
170
Tom Stellardff7416b2015-06-26 21:58:31 +0000171void initDefaultAMDKernelCodeT(amd_kernel_code_t &Header,
172 const FeatureBitset &Features);
Tom Stellard9760f032015-12-03 03:34:32 +0000173
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000174bool isGroupSegment(const GlobalValue *GV);
175bool isGlobalSegment(const GlobalValue *GV);
176bool isReadOnlySegment(const GlobalValue *GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000177
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +0000178/// \returns True if constants should be emitted to .text section for given
179/// target triple \p TT, false otherwise.
180bool shouldEmitConstantsToTextSection(const Triple &TT);
181
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000182/// \returns Integer value requested using \p F's \p Name attribute.
183///
184/// \returns \p Default if attribute is not present.
185///
186/// \returns \p Default and emits error if requested value cannot be converted
187/// to integer.
Matt Arsenault83002722016-05-12 02:45:18 +0000188int getIntegerAttribute(const Function &F, StringRef Name, int Default);
189
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000190/// \returns A pair of integer values requested using \p F's \p Name attribute
191/// in "first[,second]" format ("second" is optional unless \p OnlyFirstRequired
192/// is false).
193///
194/// \returns \p Default if attribute is not present.
195///
196/// \returns \p Default and emits error if one of the requested values cannot be
197/// converted to integer, or \p OnlyFirstRequired is false and "second" value is
198/// not present.
199std::pair<int, int> getIntegerPairAttribute(const Function &F,
200 StringRef Name,
201 std::pair<int, int> Default,
202 bool OnlyFirstRequired = false);
203
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000204/// \returns Vmcnt bit mask for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000205unsigned getVmcntBitMask(const IsaInfo::IsaVersion &Version);
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000206
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000207/// \returns Expcnt bit mask for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000208unsigned getExpcntBitMask(const IsaInfo::IsaVersion &Version);
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000209
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000210/// \returns Lgkmcnt bit mask for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000211unsigned getLgkmcntBitMask(const IsaInfo::IsaVersion &Version);
212
213/// \returns Waitcnt bit mask for given isa \p Version.
214unsigned getWaitcntBitMask(const IsaInfo::IsaVersion &Version);
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000215
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000216/// \returns Decoded Vmcnt from given \p Waitcnt for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000217unsigned decodeVmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt);
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000218
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000219/// \returns Decoded Expcnt from given \p Waitcnt for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000220unsigned decodeExpcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt);
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000221
222/// \returns Decoded Lgkmcnt from given \p Waitcnt for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000223unsigned decodeLgkmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt);
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000224
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000225/// Decodes Vmcnt, Expcnt and Lgkmcnt from given \p Waitcnt for given isa
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000226/// \p Version, and writes decoded values into \p Vmcnt, \p Expcnt and
227/// \p Lgkmcnt respectively.
228///
229/// \details \p Vmcnt, \p Expcnt and \p Lgkmcnt are decoded as follows:
Matt Arsenaulte823d922017-02-18 18:29:53 +0000230/// \p Vmcnt = \p Waitcnt[3:0] (pre-gfx9 only)
231/// \p Vmcnt = \p Waitcnt[3:0] | \p Waitcnt[15:14] (gfx9+ only)
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000232/// \p Expcnt = \p Waitcnt[6:4]
233/// \p Lgkmcnt = \p Waitcnt[11:8]
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000234void decodeWaitcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000235 unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt);
236
237/// \returns \p Waitcnt with encoded \p Vmcnt for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000238unsigned encodeVmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
239 unsigned Vmcnt);
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000240
241/// \returns \p Waitcnt with encoded \p Expcnt for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000242unsigned encodeExpcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
243 unsigned Expcnt);
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000244
245/// \returns \p Waitcnt with encoded \p Lgkmcnt for given isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000246unsigned encodeLgkmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
247 unsigned Lgkmcnt);
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000248
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000249/// Encodes \p Vmcnt, \p Expcnt and \p Lgkmcnt into Waitcnt for given isa
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000250/// \p Version.
251///
252/// \details \p Vmcnt, \p Expcnt and \p Lgkmcnt are encoded as follows:
Matt Arsenaulte823d922017-02-18 18:29:53 +0000253/// Waitcnt[3:0] = \p Vmcnt (pre-gfx9 only)
254/// Waitcnt[3:0] = \p Vmcnt[3:0] (gfx9+ only)
255/// Waitcnt[6:4] = \p Expcnt
256/// Waitcnt[11:8] = \p Lgkmcnt
257/// Waitcnt[15:14] = \p Vmcnt[5:4] (gfx9+ only)
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000258///
259/// \returns Waitcnt with encoded \p Vmcnt, \p Expcnt and \p Lgkmcnt for given
260/// isa \p Version.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000261unsigned encodeWaitcnt(const IsaInfo::IsaVersion &Version,
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000262 unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt);
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000263
Marek Olsakfccabaf2016-01-13 11:45:36 +0000264unsigned getInitialPSInputAddr(const Function &F);
265
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000266LLVM_READNONE
267bool isShader(CallingConv::ID CC);
268
269LLVM_READNONE
270bool isCompute(CallingConv::ID CC);
271
272LLVM_READNONE
273bool isEntryFunctionCC(CallingConv::ID CC);
274
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000275// FIXME: Remove this when calling conventions cleaned up
276LLVM_READNONE
277inline bool isKernel(CallingConv::ID CC) {
278 switch (CC) {
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000279 case CallingConv::AMDGPU_KERNEL:
280 case CallingConv::SPIR_KERNEL:
281 return true;
282 default:
283 return false;
284 }
285}
Tom Stellardac00eb52015-12-15 16:26:16 +0000286
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000287bool hasXNACK(const MCSubtargetInfo &STI);
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000288bool hasMIMG_R128(const MCSubtargetInfo &STI);
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000289bool hasPackedD16(const MCSubtargetInfo &STI);
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000290
Tom Stellard2b65ed32015-12-21 18:44:27 +0000291bool isSI(const MCSubtargetInfo &STI);
292bool isCI(const MCSubtargetInfo &STI);
293bool isVI(const MCSubtargetInfo &STI);
Sam Koltonf7659d712017-05-23 10:08:55 +0000294bool isGFX9(const MCSubtargetInfo &STI);
295
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000296/// Is Reg - scalar register
Sam Koltonf7659d712017-05-23 10:08:55 +0000297bool isSGPR(unsigned Reg, const MCRegisterInfo* TRI);
Tom Stellard2b65ed32015-12-21 18:44:27 +0000298
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000299/// Is there any intersection between registers
Dmitry Preobrazhenskydc4ac822017-06-21 14:41:34 +0000300bool isRegIntersect(unsigned Reg0, unsigned Reg1, const MCRegisterInfo* TRI);
301
Tom Stellard2b65ed32015-12-21 18:44:27 +0000302/// If \p Reg is a pseudo reg, return the correct hardware register given
303/// \p STI otherwise return \p Reg.
304unsigned getMCReg(unsigned Reg, const MCSubtargetInfo &STI);
305
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000306/// Convert hardware register \p Reg to a pseudo register
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000307LLVM_READNONE
308unsigned mc2PseudoReg(unsigned Reg);
309
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000310/// Can this operand also contain immediate values?
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000311bool isSISrcOperand(const MCInstrDesc &Desc, unsigned OpNo);
312
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000313/// Is this floating-point operand?
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000314bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo);
315
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000316/// Does this opearnd support only inlinable literals?
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000317bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo);
318
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000319/// Get the size in bits of a register from the register class \p RC.
Tom Stellardb133fbb2016-10-27 23:05:31 +0000320unsigned getRegBitWidth(unsigned RCID);
321
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000322/// Get the size in bits of a register from the register class \p RC.
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000323unsigned getRegBitWidth(const MCRegisterClass &RC);
324
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000325/// Get size of register operand
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000326unsigned getRegOperandSize(const MCRegisterInfo *MRI, const MCInstrDesc &Desc,
327 unsigned OpNo);
328
Matt Arsenault4bd72362016-12-10 00:39:12 +0000329LLVM_READNONE
330inline unsigned getOperandSize(const MCOperandInfo &OpInfo) {
331 switch (OpInfo.OperandType) {
332 case AMDGPU::OPERAND_REG_IMM_INT32:
333 case AMDGPU::OPERAND_REG_IMM_FP32:
334 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
335 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
336 return 4;
337
338 case AMDGPU::OPERAND_REG_IMM_INT64:
339 case AMDGPU::OPERAND_REG_IMM_FP64:
340 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
341 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
342 return 8;
343
344 case AMDGPU::OPERAND_REG_IMM_INT16:
345 case AMDGPU::OPERAND_REG_IMM_FP16:
346 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
347 case AMDGPU::OPERAND_REG_INLINE_C_FP16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000348 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16:
349 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000350 return 2;
351
352 default:
353 llvm_unreachable("unhandled operand type");
354 }
355}
356
357LLVM_READNONE
358inline unsigned getOperandSize(const MCInstrDesc &Desc, unsigned OpNo) {
359 return getOperandSize(Desc.OpInfo[OpNo]);
360}
361
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000362/// Is this literal inlinable
Matt Arsenault26faed32016-12-05 22:26:17 +0000363LLVM_READNONE
364bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi);
365
366LLVM_READNONE
367bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi);
368
Matt Arsenault4bd72362016-12-10 00:39:12 +0000369LLVM_READNONE
370bool isInlinableLiteral16(int16_t Literal, bool HasInv2Pi);
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000371
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000372LLVM_READNONE
373bool isInlinableLiteralV216(int32_t Literal, bool HasInv2Pi);
374
Matt Arsenault894e53d2017-07-26 20:39:42 +0000375bool isArgPassedInSGPR(const Argument *Arg);
Tom Stellard08efb7e2017-01-27 18:41:14 +0000376
377/// \returns The encoding that will be used for \p ByteOffset in the SMRD
378/// offset field.
379int64_t getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset);
380
381/// \returns true if this offset is small enough to fit in the SMRD
382/// offset field. \p ByteOffset should be the offset in bytes and
383/// not the encoded offset.
384bool isLegalSMRDImmOffset(const MCSubtargetInfo &ST, int64_t ByteOffset);
385
Alexander Timofeev2e5eece2018-03-05 15:12:21 +0000386/// \returns true if the intrinsic is divergent
387bool isIntrinsicSourceOfDivergence(unsigned IntrID);
388
Tom Stellard347ac792015-06-26 21:15:07 +0000389} // end namespace AMDGPU
390} // end namespace llvm
391
Eugene Zelenkod96089b2017-02-14 00:33:36 +0000392#endif // LLVM_LIB_TARGET_AMDGPU_UTILS_AMDGPUBASEINFO_H