blob: 83f3474759b62d7719191400c3cdb766a1cac360 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "SparcTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000014#include "Sparc.h"
Andrew Trickccb67362012-02-03 05:12:41 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/PassManager.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000017#include "llvm/Support/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000018using namespace llvm;
19
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000020extern "C" void LLVMInitializeSparcTarget() {
21 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000022 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
23 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyae92ce82006-09-07 23:39:26 +000024}
25
Rafael Espindola60f48e52013-12-11 01:07:43 +000026static std::string computeDataLayout(const SparcSubtarget &ST) {
27 // Sparc is big endian.
Rafael Espindola58873562014-01-03 19:21:54 +000028 std::string Ret = "E-m:e";
Rafael Espindola60f48e52013-12-11 01:07:43 +000029
Rafael Espindola8afbb282013-12-16 17:15:29 +000030 // Some ABIs have 32bit pointers.
31 if (!ST.is64Bit())
Rafael Espindolabccb9d42013-12-16 18:01:51 +000032 Ret += "-p:32:32";
Rafael Espindola60f48e52013-12-11 01:07:43 +000033
Rafael Espindola1caa6932013-12-13 17:56:11 +000034 // Alignments for 64 bit integers.
Rafael Espindolabccb9d42013-12-16 18:01:51 +000035 Ret += "-i64:64";
Rafael Espindola60f48e52013-12-11 01:07:43 +000036
37 // On SparcV9 128 floats are aligned to 128 bits, on others only to 64.
38 // On SparcV9 registers can hold 64 or 32 bits, on others only 32.
39 if (ST.is64Bit())
Rafael Espindola1caa6932013-12-13 17:56:11 +000040 Ret += "-n32:64";
Rafael Espindola60f48e52013-12-11 01:07:43 +000041 else
Rafael Espindolabccb9d42013-12-16 18:01:51 +000042 Ret += "-f128:64-n32";
Rafael Espindola60f48e52013-12-11 01:07:43 +000043
Rafael Espindola2fc71012013-12-19 02:21:16 +000044 if (ST.is64Bit())
45 Ret += "-S128";
46 else
47 Ret += "-S64";
48
Rafael Espindola60f48e52013-12-11 01:07:43 +000049 return Ret;
50}
51
Chris Lattner158e1f52006-02-05 05:50:24 +000052/// SparcTargetMachine ctor - Create an ILP32 architecture model
53///
Andrew Trickccb67362012-02-03 05:12:41 +000054SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
Evan Cheng2129f592011-07-19 06:37:02 +000055 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000056 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000057 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +000058 CodeGenOpt::Level OL,
Evan Chengefd9b422011-07-20 07:51:56 +000059 bool is64bit)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000060 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Chengfe6e4052011-06-30 01:53:36 +000061 Subtarget(TT, CPU, FS, is64bit),
Rafael Espindola60f48e52013-12-11 01:07:43 +000062 DL(computeDataLayout(Subtarget)),
Jakob Stoklund Olesen34a8f132012-05-04 02:16:39 +000063 InstrInfo(Subtarget),
64 TLInfo(*this), TSInfo(*this),
Chandler Carruth664e3542013-01-07 01:37:14 +000065 FrameLowering(Subtarget) {
Rafael Espindola227144c2013-05-13 01:16:13 +000066 initAsmInfo();
Chris Lattner158e1f52006-02-05 05:50:24 +000067}
68
Andrew Trickccb67362012-02-03 05:12:41 +000069namespace {
70/// Sparc Code Generator Pass Configuration Options.
71class SparcPassConfig : public TargetPassConfig {
72public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000073 SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM)
74 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +000075
76 SparcTargetMachine &getSparcTargetMachine() const {
77 return getTM<SparcTargetMachine>();
78 }
79
80 virtual bool addInstSelector();
81 virtual bool addPreEmitPass();
82};
83} // namespace
84
Andrew Trickf8ea1082012-02-04 02:56:59 +000085TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
86 return new SparcPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +000087}
88
89bool SparcPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000090 addPass(createSparcISelDag(getSparcTargetMachine()));
Chris Lattner158e1f52006-02-05 05:50:24 +000091 return false;
92}
93
Venkatraman Govindaraju2ea4c282013-10-08 07:15:22 +000094bool SparcTargetMachine::addCodeEmitter(PassManagerBase &PM,
95 JITCodeEmitter &JCE) {
96 // Machine code emitter pass for Sparc.
97 PM.add(createSparcJITCodeEmitterPass(*this, JCE));
98 return false;
99}
100
Chris Lattner12e97302006-09-04 04:14:57 +0000101/// addPreEmitPass - This pass may be implemented by targets that want to run
102/// passes immediately before machine code is emitted. This should return
103/// true if -print-machineinstrs should print out the code after the passes.
Andrew Trickccb67362012-02-03 05:12:41 +0000104bool SparcPassConfig::addPreEmitPass(){
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000105 addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine()));
Chris Lattner12e97302006-09-04 04:14:57 +0000106 return true;
107}
Chris Lattner8228b112010-02-04 06:34:01 +0000108
David Blaikiea379b1812011-12-20 02:50:00 +0000109void SparcV8TargetMachine::anchor() { }
110
Chris Lattner8228b112010-02-04 06:34:01 +0000111SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +0000112 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000113 StringRef FS,
114 const TargetOptions &Options,
115 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000116 CodeModel::Model CM,
117 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000118 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner8228b112010-02-04 06:34:01 +0000119}
120
David Blaikiea379b1812011-12-20 02:50:00 +0000121void SparcV9TargetMachine::anchor() { }
122
Andrew Trickccb67362012-02-03 05:12:41 +0000123SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +0000124 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000125 StringRef FS,
126 const TargetOptions &Options,
127 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000128 CodeModel::Model CM,
129 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000130 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner8228b112010-02-04 06:34:01 +0000131}