blob: 7245ce6c801ba4846eba9fd2f748cf02780d6ed5 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liub22310f2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicum1213a7a2011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin4d8986a2012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Verma5eb59802013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000020#include "llvm/IR/Module.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000021#include "llvm/PassManager.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000022#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000023#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/Transforms/IPO/PassManagerBuilder.h"
25#include "llvm/Transforms/Scalar.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026
Tony Linthicum1213a7a2011-12-12 21:14:40 +000027using namespace llvm;
28
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000029static cl:: opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
30 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +000031
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000032static cl::opt<bool> DisableHexagonMISched("disable-hexagon-misched",
33 cl::Hidden, cl::ZeroOrMore, cl::init(false),
34 cl::desc("Disable Hexagon MI Scheduling"));
Sergei Larin4d8986a2012-09-04 14:49:56 +000035
Jyotsna Verma653d8832013-03-27 11:14:24 +000036static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000037 cl::Hidden, cl::ZeroOrMore, cl::init(false),
38 cl::desc("Disable Hexagon CFG Optimization"));
39
Jyotsna Verma653d8832013-03-27 11:14:24 +000040
Tony Linthicum1213a7a2011-12-12 21:14:40 +000041/// HexagonTargetMachineModule - Note that this is used on hosts that
42/// cannot link in a library unless there are references into the
43/// library. In particular, it seems that it is not possible to get
44/// things to work on Win32 without this. Though it is unused, do not
45/// remove it.
46extern "C" int HexagonTargetMachineModule;
47int HexagonTargetMachineModule = 0;
48
49extern "C" void LLVMInitializeHexagonTarget() {
50 // Register the target.
51 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000052}
53
Sergei Larin4d8986a2012-09-04 14:49:56 +000054static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +000055 return new VLIWMachineScheduler(C, make_unique<ConvergingVLIWScheduler>());
Sergei Larin4d8986a2012-09-04 14:49:56 +000056}
57
58static MachineSchedRegistry
59SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
60 createVLIWMachineSched);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000061
62/// HexagonTargetMachine ctor - Create an ILP32 architecture model.
63///
64
65/// Hexagon_TODO: Do I need an aggregate alignment?
66///
67HexagonTargetMachine::HexagonTargetMachine(const Target &T, StringRef TT,
68 StringRef CPU, StringRef FS,
Craig Topperb5454082012-03-17 09:24:09 +000069 const TargetOptions &Options,
Eric Christopher0d0b3602014-06-27 00:13:43 +000070 Reloc::Model RM, CodeModel::Model CM,
Tony Linthicum1213a7a2011-12-12 21:14:40 +000071 CodeGenOpt::Level OL)
Eric Christopher0d0b3602014-06-27 00:13:43 +000072 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Aditya Nandakumara2719322014-11-13 09:26:31 +000073 TLOF(make_unique<HexagonTargetObjectFile>()),
Eric Christopher8b770652015-01-26 19:03:15 +000074 DL("e-m:e-p:32:32-i1:32-i64:64-a:0-n32"), Subtarget(TT, CPU, FS, *this) {
Rafael Espindola227144c2013-05-13 01:16:13 +000075 initAsmInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +000076}
77
Reid Kleckner357600e2014-11-20 23:37:18 +000078HexagonTargetMachine::~HexagonTargetMachine() {}
79
Andrew Trickccb67362012-02-03 05:12:41 +000080namespace {
81/// Hexagon Code Generator Pass Configuration Options.
82class HexagonPassConfig : public TargetPassConfig {
83public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000084 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Sergei Larin4d8986a2012-09-04 14:49:56 +000085 : TargetPassConfig(TM, PM) {
Andrew Trick978674b2013-09-20 05:14:41 +000086 // FIXME: Rather than calling enablePass(&MachineSchedulerID) below, define
87 // HexagonSubtarget::enableMachineScheduler() { return true; }.
88 // That will bypass the SelectionDAG VLIW scheduler, which is probably just
89 // hurting compile time and will be removed eventually anyway.
90 if (DisableHexagonMISched)
91 disablePass(&MachineSchedulerID);
92 else
Sergei Larin4d8986a2012-09-04 14:49:56 +000093 enablePass(&MachineSchedulerID);
Sergei Larin4d8986a2012-09-04 14:49:56 +000094 }
Andrew Trickccb67362012-02-03 05:12:41 +000095
96 HexagonTargetMachine &getHexagonTargetMachine() const {
97 return getTM<HexagonTargetMachine>();
98 }
99
Craig Topper906c2cd2014-04-29 07:58:16 +0000100 ScheduleDAGInstrs *
101 createMachineScheduler(MachineSchedContext *C) const override {
Andrew Trick978674b2013-09-20 05:14:41 +0000102 return createVLIWMachineSched(C);
103 }
104
Craig Topper906c2cd2014-04-29 07:58:16 +0000105 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000106 void addPreRegAlloc() override;
107 void addPostRegAlloc() override;
108 void addPreSched2() override;
109 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000110};
111} // namespace
112
Andrew Trickf8ea1082012-02-04 02:56:59 +0000113TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
114 return new HexagonPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000115}
116
117bool HexagonPassConfig::addInstSelector() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000118 HexagonTargetMachine &TM = getHexagonTargetMachine();
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000119 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000120
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000121 if (!NoOpt)
122 addPass(createHexagonRemoveExtendArgs(TM));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000123
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000124 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000125
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000126 if (!NoOpt) {
Jyotsna Verma653d8832013-03-27 11:14:24 +0000127 addPass(createHexagonPeephole());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000128 printAndVerify("After hexagon peephole pass");
129 }
Jyotsna Verma653d8832013-03-27 11:14:24 +0000130
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000131 return false;
132}
133
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000134void HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000135 if (getOptLevel() != CodeGenOpt::None)
136 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000137 addPass(createHexagonHardwareLoops(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000138}
139
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000140void HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000141 if (getOptLevel() != CodeGenOpt::None)
142 if (!DisableHexagonCFGOpt)
Eric Christopher5c3376a2015-02-02 18:46:27 +0000143 addPass(createHexagonCFGOptimizer(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000144}
145
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000146void HexagonPassConfig::addPreSched2() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000147 addPass(createHexagonCopyToCombine(), false);
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000148 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000149 addPass(&IfConverterID, false);
Eric Christopher01f875e2015-02-02 22:11:43 +0000150 addPass(createHexagonSplitConst32AndConst64());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000151}
152
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000153void HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000154 const HexagonTargetMachine &TM = getHexagonTargetMachine();
155 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000156
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000157 if (!NoOpt)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000158 addPass(createHexagonNewValueJump(), false);
Sirish Pande4bd20c52012-05-12 05:10:30 +0000159
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000160 // Expand Spill code for predicate registers.
Eric Christopher6ff7ed62015-02-02 18:46:31 +0000161 addPass(createHexagonExpandPredSpillCode(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000162
163 // Split up TFRcondsets into conditional transfers.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000164 addPass(createHexagonSplitTFRCondSets(TM), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000165
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000166 // Create Packets.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000167 if (!NoOpt) {
168 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000169 addPass(createHexagonFixupHwLoops(), false);
170 addPass(createHexagonPacketizer(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000171 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000172}