blob: dc23e958941496558ba0cda585af15524c4fb6e8 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Andrew Trickccb67362012-02-03 05:12:41 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/MC/MCStreamer.h"
18#include "llvm/PassManager.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000019#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/Target/TargetOptions.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000023using namespace llvm;
24
Hal Finkel96c2d4d2012-06-08 15:38:21 +000025static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000026opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
27 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000028
Hal Finkel174e5902014-03-25 23:29:21 +000029static cl::opt<bool>
30VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
31 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
32
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000033extern "C" void LLVMInitializePowerPCTarget() {
34 // Register the targets
Andrew Trick808a7a62012-02-03 05:12:30 +000035 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000036 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +000037 RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000038}
Douglas Gregor1b731d52009-06-16 20:12:29 +000039
Eric Christophera475d5c2014-06-11 00:53:17 +000040PPCTargetMachine::PPCTargetMachine(const Target &T, StringRef TT, StringRef CPU,
41 StringRef FS, const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000042 Reloc::Model RM, CodeModel::Model CM,
Eric Christophera475d5c2014-06-11 00:53:17 +000043 CodeGenOpt::Level OL, bool is64Bit)
44 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christophere47dcd42014-06-12 22:56:48 +000045 Subtarget(TT, CPU, FS, *this, is64Bit, OL),
46 TSInfo(Subtarget.getDataLayout()) {
Rafael Espindola227144c2013-05-13 01:16:13 +000047 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +000048}
49
David Blaikiea379b1812011-12-20 02:50:00 +000050void PPC32TargetMachine::anchor() { }
51
Andrew Trick808a7a62012-02-03 05:12:30 +000052PPC32TargetMachine::PPC32TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000053 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000054 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000055 Reloc::Model RM, CodeModel::Model CM,
56 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000057 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000058}
59
David Blaikiea379b1812011-12-20 02:50:00 +000060void PPC64TargetMachine::anchor() { }
Chris Lattner0c4aa142006-06-16 01:37:27 +000061
Andrew Trick808a7a62012-02-03 05:12:30 +000062PPC64TargetMachine::PPC64TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000063 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000064 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000065 Reloc::Model RM, CodeModel::Model CM,
66 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000067 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000068}
69
Misha Brukmanb4402432005-04-21 23:30:14 +000070
Chris Lattner12e97302006-09-04 04:14:57 +000071//===----------------------------------------------------------------------===//
72// Pass Pipeline Configuration
73//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +000074
Andrew Trickccb67362012-02-03 05:12:41 +000075namespace {
76/// PPC Code Generator Pass Configuration Options.
77class PPCPassConfig : public TargetPassConfig {
78public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000079 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
80 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +000081
82 PPCTargetMachine &getPPCTargetMachine() const {
83 return getTM<PPCTargetMachine>();
84 }
85
Hal Finkeled6a2852013-04-05 23:29:01 +000086 const PPCSubtarget &getPPCSubtarget() const {
87 return *getPPCTargetMachine().getSubtargetImpl();
88 }
89
Craig Topper0d3fa922014-04-29 07:57:37 +000090 bool addPreISel() override;
91 bool addILPOpts() override;
92 bool addInstSelector() override;
93 bool addPreRegAlloc() override;
94 bool addPreSched2() override;
95 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +000096};
97} // namespace
98
Andrew Trickf8ea1082012-02-04 02:56:59 +000099TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000100 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000101}
102
Hal Finkel25c19922013-05-15 21:37:41 +0000103bool PPCPassConfig::addPreISel() {
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000104 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000105 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000106
107 return false;
108}
109
Hal Finkeled6a2852013-04-05 23:29:01 +0000110bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000111 addPass(&EarlyIfConverterID);
112 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000113}
114
Andrew Trickccb67362012-02-03 05:12:41 +0000115bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000116 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000117 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000118
119#ifndef NDEBUG
120 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
121 addPass(createPPCCTRLoopsVerify());
122#endif
123
Eric Christopherd71e4442014-05-22 01:21:35 +0000124 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000125 return false;
126}
127
Hal Finkel174e5902014-03-25 23:29:21 +0000128bool PPCPassConfig::addPreRegAlloc() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000129 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
130 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
131 &PPCVSXFMAMutateID);
Hal Finkel174e5902014-03-25 23:29:21 +0000132 return false;
133}
134
Hal Finkel5711eca2013-04-09 22:58:37 +0000135bool PPCPassConfig::addPreSched2() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000136 addPass(createPPCVSXCopyCleanupPass());
Hal Finkelc6fc9b82014-03-27 23:12:31 +0000137
Hal Finkel5711eca2013-04-09 22:58:37 +0000138 if (getOptLevel() != CodeGenOpt::None)
139 addPass(&IfConverterID);
140
141 return true;
142}
143
Andrew Trickccb67362012-02-03 05:12:41 +0000144bool PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000145 if (getOptLevel() != CodeGenOpt::None)
146 addPass(createPPCEarlyReturnPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000147 // Must run branch selection immediately preceding the asm printer.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000148 addPass(createPPCBranchSelectionPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000149 return false;
150}
151
Bill Wendling026e5d72009-04-29 23:29:43 +0000152bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
Daniel Dunbarc9013922009-07-15 22:33:19 +0000153 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000154 // Inform the subtarget that we are in JIT mode. FIXME: does this break macho
155 // writing?
156 Subtarget.SetJITMode();
Andrew Trick808a7a62012-02-03 05:12:30 +0000157
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000158 // Machine code emitter pass for PowerPC.
159 PM.add(createPPCJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000160
161 return false;
162}
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000163
164void PPCTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
165 // Add first the target-independent BasicTTI pass, then our PPC pass. This
166 // allows the PPC pass to delegate to the target independent layer when
167 // appropriate.
Bill Wendlingafc10362013-06-19 20:51:24 +0000168 PM.add(createBasicTargetTransformInfoPass(this));
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000169 PM.add(createPPCTargetTransformInfoPass(this));
170}
171