blob: 22f85b3e663c292d5d9baf3bc2933dc8e40a0204 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
26#include "llvm/CodeGen/MachineFunctionAnalysis.h"
27#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
28#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
30#include "llvm/IR/Verifier.h"
31#include "llvm/MC/MCAsmInfo.h"
32#include "llvm/IR/LegacyPassManager.h"
33#include "llvm/Support/TargetRegistry.h"
34#include "llvm/Support/raw_os_ostream.h"
35#include "llvm/Transforms/IPO.h"
36#include "llvm/Transforms/Scalar.h"
37#include <llvm/CodeGen/Passes.h>
38
39using namespace llvm;
40
41extern "C" void LLVMInitializeAMDGPUTarget() {
42 // Register the target
43 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
44 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000045
46 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000047 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000048 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000049 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000050 initializeSIFixSGPRLiveRangesPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000051 initializeSIFixControlFlowLiveIntervalsPass(*PR);
52 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000053 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000054 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000055}
56
Tom Stellarde135ffd2015-09-25 21:41:28 +000057static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
58 if (TT.getOS() == Triple::AMDHSA)
59 return make_unique<AMDGPUHSATargetObjectFile>();
60
Tom Stellardc93fc112015-12-10 02:13:01 +000061 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000062}
63
Tom Stellard45bb48e2015-06-13 03:28:10 +000064static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
65 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
66}
67
68static MachineSchedRegistry
69SchedCustomRegistry("r600", "Run R600's custom scheduler",
70 createR600MachineScheduler);
71
72static std::string computeDataLayout(const Triple &TT) {
73 std::string Ret = "e-p:32:32";
74
75 if (TT.getArch() == Triple::amdgcn) {
76 // 32-bit private, local, and region pointers. 64-bit global and constant.
77 Ret += "-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64";
78 }
79
80 Ret += "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256"
81 "-v512:512-v1024:1024-v2048:2048-n32:64";
82
83 return Ret;
84}
85
86AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
87 StringRef CPU, StringRef FS,
88 TargetOptions Options, Reloc::Model RM,
89 CodeModel::Model CM,
90 CodeGenOpt::Level OptLevel)
91 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options, RM, CM,
92 OptLevel),
Tom Stellarde135ffd2015-09-25 21:41:28 +000093 TLOF(createTLOF(getTargetTriple())), Subtarget(TT, CPU, FS, *this),
Tom Stellard45bb48e2015-06-13 03:28:10 +000094 IntrinsicInfo() {
95 setRequiresStructuredCFG(true);
96 initAsmInfo();
97}
98
Tom Stellarde135ffd2015-09-25 21:41:28 +000099AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000100
101//===----------------------------------------------------------------------===//
102// R600 Target Machine (R600 -> Cayman)
103//===----------------------------------------------------------------------===//
104
105R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
106 StringRef FS, StringRef CPU,
107 TargetOptions Options, Reloc::Model RM,
108 CodeModel::Model CM, CodeGenOpt::Level OL)
109 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
110
111//===----------------------------------------------------------------------===//
112// GCN Target Machine (SI+)
113//===----------------------------------------------------------------------===//
114
115GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
116 StringRef FS, StringRef CPU,
117 TargetOptions Options, Reloc::Model RM,
118 CodeModel::Model CM, CodeGenOpt::Level OL)
119 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
120
121//===----------------------------------------------------------------------===//
122// AMDGPU Pass Setup
123//===----------------------------------------------------------------------===//
124
125namespace {
126class AMDGPUPassConfig : public TargetPassConfig {
127public:
128 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000129 : TargetPassConfig(TM, PM) {
130
131 // Exceptions and StackMaps are not supported, so these passes will never do
132 // anything.
133 disablePass(&StackMapLivenessID);
134 disablePass(&FuncletLayoutID);
135 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000136
137 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
138 return getTM<AMDGPUTargetMachine>();
139 }
140
141 ScheduleDAGInstrs *
142 createMachineScheduler(MachineSchedContext *C) const override {
143 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
144 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
145 return createR600MachineScheduler(C);
146 return nullptr;
147 }
148
149 void addIRPasses() override;
150 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000151 bool addPreISel() override;
152 bool addInstSelector() override;
153 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000154};
155
156class R600PassConfig : public AMDGPUPassConfig {
157public:
158 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
159 : AMDGPUPassConfig(TM, PM) { }
160
161 bool addPreISel() override;
162 void addPreRegAlloc() override;
163 void addPreSched2() override;
164 void addPreEmitPass() override;
165};
166
167class GCNPassConfig : public AMDGPUPassConfig {
168public:
169 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
170 : AMDGPUPassConfig(TM, PM) { }
171 bool addPreISel() override;
172 bool addInstSelector() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000173 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
174 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000175 void addPreRegAlloc() override;
176 void addPostRegAlloc() override;
177 void addPreSched2() override;
178 void addPreEmitPass() override;
179};
180
181} // End of anonymous namespace
182
183TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000184 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000185 return TargetTransformInfo(
186 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
187 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000188}
189
190void AMDGPUPassConfig::addIRPasses() {
191 // Function calls are not supported, so make sure we inline everything.
192 addPass(createAMDGPUAlwaysInlinePass());
193 addPass(createAlwaysInlinerPass());
194 // We need to add the barrier noop pass, otherwise adding the function
195 // inlining pass will cause all of the PassConfigs passes to be run
196 // one function at a time, which means if we have a nodule with two
197 // functions, then we will generate code for the first function
198 // without ever running any passes on the second.
199 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000200
Tom Stellardfd253952015-08-07 23:19:30 +0000201 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
202 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000203
Tom Stellard45bb48e2015-06-13 03:28:10 +0000204 TargetPassConfig::addIRPasses();
205}
206
207void AMDGPUPassConfig::addCodeGenPrepare() {
208 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
209 if (ST.isPromoteAllocaEnabled()) {
210 addPass(createAMDGPUPromoteAlloca(ST));
211 addPass(createSROAPass());
212 }
213 TargetPassConfig::addCodeGenPrepare();
214}
215
216bool
217AMDGPUPassConfig::addPreISel() {
218 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
219 addPass(createFlattenCFGPass());
220 if (ST.IsIRStructurizerEnabled())
221 addPass(createStructurizeCFGPass());
222 return false;
223}
224
225bool AMDGPUPassConfig::addInstSelector() {
226 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
227 return false;
228}
229
Matt Arsenault0a109002015-09-25 17:41:20 +0000230bool AMDGPUPassConfig::addGCPasses() {
231 // Do nothing. GC is not supported.
232 return false;
233}
234
Tom Stellard45bb48e2015-06-13 03:28:10 +0000235//===----------------------------------------------------------------------===//
236// R600 Pass Setup
237//===----------------------------------------------------------------------===//
238
239bool R600PassConfig::addPreISel() {
240 AMDGPUPassConfig::addPreISel();
241 addPass(createR600TextureIntrinsicsReplacer());
242 return false;
243}
244
245void R600PassConfig::addPreRegAlloc() {
246 addPass(createR600VectorRegMerger(*TM));
247}
248
249void R600PassConfig::addPreSched2() {
250 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
251 addPass(createR600EmitClauseMarkers(), false);
252 if (ST.isIfCvtEnabled())
253 addPass(&IfConverterID, false);
254 addPass(createR600ClauseMergePass(*TM), false);
255}
256
257void R600PassConfig::addPreEmitPass() {
258 addPass(createAMDGPUCFGStructurizerPass(), false);
259 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
260 addPass(&FinalizeMachineBundlesID, false);
261 addPass(createR600Packetizer(*TM), false);
262 addPass(createR600ControlFlowFinalizer(*TM), false);
263}
264
265TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
266 return new R600PassConfig(this, PM);
267}
268
269//===----------------------------------------------------------------------===//
270// GCN Pass Setup
271//===----------------------------------------------------------------------===//
272
273bool GCNPassConfig::addPreISel() {
274 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000275
276 // FIXME: We need to run a pass to propagate the attributes when calls are
277 // supported.
278 addPass(&AMDGPUAnnotateKernelFeaturesID);
279
Tom Stellard45bb48e2015-06-13 03:28:10 +0000280 addPass(createSinkingPass());
281 addPass(createSITypeRewriter());
282 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000283 addPass(createAMDGPUAnnotateUniformValues());
284
Tom Stellard45bb48e2015-06-13 03:28:10 +0000285 return false;
286}
287
288bool GCNPassConfig::addInstSelector() {
289 AMDGPUPassConfig::addInstSelector();
290 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000291 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000292 addPass(createSIFoldOperandsPass());
293 return false;
294}
295
296void GCNPassConfig::addPreRegAlloc() {
297 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
298
299 // This needs to be run directly before register allocation because
300 // earlier passes might recompute live intervals.
301 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
302 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000303 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
304 }
305
306 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
307 // Don't do this with no optimizations since it throws away debug info by
308 // merging nonadjacent loads.
309
310 // This should be run after scheduling, but before register allocation. It
311 // also need extra copies to the address operand to be eliminated.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000312 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000313 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000314 }
315 addPass(createSIShrinkInstructionsPass(), false);
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000316}
317
318void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
319 addPass(&SIFixSGPRLiveRangesID);
320 TargetPassConfig::addFastRegAlloc(RegAllocPass);
321}
322
323void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
324 // We want to run this after LiveVariables is computed to avoid computing them
325 // twice.
Justin Bogner468c9982015-10-08 00:36:22 +0000326 // FIXME: We shouldn't disable the verifier here. r249087 introduced a failure
327 // that needs to be fixed.
328 insertPass(&LiveVariablesID, &SIFixSGPRLiveRangesID, /*VerifyAfter=*/false);
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000329 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000330}
331
332void GCNPassConfig::addPostRegAlloc() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000333 addPass(createSIShrinkInstructionsPass(), false);
334}
335
336void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000337}
338
339void GCNPassConfig::addPreEmitPass() {
Matt Arsenaultdb7781c2015-07-06 17:02:20 +0000340 addPass(createSIInsertWaits(*TM), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000341 addPass(createSILowerControlFlowPass(*TM), false);
342}
343
344TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
345 return new GCNPassConfig(this, PM);
346}