blob: c256159726bf79d358abd047be0f03d20fbe1d2c [file] [log] [blame]
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=kaveri -verify-machineinstrs < %s | FileCheck -check-prefix=CI -check-prefix=GCN -check-prefix=CIVI %s
2; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=VI -check-prefix=GFX89 -check-prefix=GCN -check-prefix=CIVI %s
Konstantin Zhuravlyov3d1cc882017-04-21 19:45:22 +00003; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=gfx901 -verify-machineinstrs -enable-packed-inlinable-literals < %s | FileCheck -check-prefix=GFX89 -check-prefix=GFX9 -check-prefix=GCN %s
Matt Arsenaultc79dc702016-11-15 02:25:28 +00004
5; GCN-LABEL: {{^}}fneg_fabs_fadd_f16:
6; CI: v_cvt_f32_f16_e32
Matt Arsenault9dba9bd2017-02-02 02:27:04 +00007; CI: v_cvt_f32_f16_e64 [[CVT_ABS_X:v[0-9]+]], |v{{[0-9]+}}|
8; CI: v_subrev_f32_e32 v{{[0-9]+}}, [[CVT_ABS_X]], v{{[0-9]+}}
Matt Arsenaultc79dc702016-11-15 02:25:28 +00009
Matt Arsenaulteb522e62017-02-27 22:15:25 +000010; GFX89-NOT: _and
11; GFX89: v_sub_f16_e64 {{v[0-9]+}}, {{v[0-9]+}}, |{{v[0-9]+}}|
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000012define amdgpu_kernel void @fneg_fabs_fadd_f16(half addrspace(1)* %out, half %x, half %y) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000013 %fabs = call half @llvm.fabs.f16(half %x)
Matt Arsenaulteb522e62017-02-27 22:15:25 +000014 %fsub = fsub half -0.0, %fabs
Matt Arsenaultc79dc702016-11-15 02:25:28 +000015 %fadd = fadd half %y, %fsub
16 store half %fadd, half addrspace(1)* %out, align 2
17 ret void
18}
19
20; GCN-LABEL: {{^}}fneg_fabs_fmul_f16:
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000021; CI-DAG: v_cvt_f32_f16_e32
22; CI-DAG: v_cvt_f32_f16_e64 [[CVT_NEG_ABS_X:v[0-9]+]], -|{{v[0-9]+}}|
23; CI: v_mul_f32_e32 {{v[0-9]+}}, [[CVT_NEG_ABS_X]], {{v[0-9]+}}
Matt Arsenaultc79dc702016-11-15 02:25:28 +000024; CI: v_cvt_f16_f32_e32
25
Matt Arsenaulteb522e62017-02-27 22:15:25 +000026; GFX89-NOT: _and
27; GFX89: v_mul_f16_e64 [[MUL:v[0-9]+]], {{v[0-9]+}}, -|{{v[0-9]+}}|
28; GFX89-NOT: [[MUL]]
29; GFX89: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[MUL]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000030define amdgpu_kernel void @fneg_fabs_fmul_f16(half addrspace(1)* %out, half %x, half %y) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000031 %fabs = call half @llvm.fabs.f16(half %x)
Matt Arsenaulteb522e62017-02-27 22:15:25 +000032 %fsub = fsub half -0.0, %fabs
Matt Arsenaultc79dc702016-11-15 02:25:28 +000033 %fmul = fmul half %y, %fsub
34 store half %fmul, half addrspace(1)* %out, align 2
35 ret void
36}
37
38; DAGCombiner will transform:
39; (fabs (f16 bitcast (i16 a))) => (f16 bitcast (and (i16 a), 0x7FFFFFFF))
40; unless isFabsFree returns true
41
42; GCN-LABEL: {{^}}fneg_fabs_free_f16:
43; GCN: v_or_b32_e32 v{{[0-9]+}}, 0x8000, v{{[0-9]+}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000044define amdgpu_kernel void @fneg_fabs_free_f16(half addrspace(1)* %out, i16 %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000045 %bc = bitcast i16 %in to half
46 %fabs = call half @llvm.fabs.f16(half %bc)
Matt Arsenaulteb522e62017-02-27 22:15:25 +000047 %fsub = fsub half -0.0, %fabs
Matt Arsenaultc79dc702016-11-15 02:25:28 +000048 store half %fsub, half addrspace(1)* %out
49 ret void
50}
51
Matt Arsenaultc79dc702016-11-15 02:25:28 +000052; GCN-LABEL: {{^}}fneg_fabs_f16:
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000053; GCN: v_or_b32_e32 v{{[0-9]+}}, 0x8000, v{{[0-9]+}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000054define amdgpu_kernel void @fneg_fabs_f16(half addrspace(1)* %out, half %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000055 %fabs = call half @llvm.fabs.f16(half %in)
Matt Arsenaulteb522e62017-02-27 22:15:25 +000056 %fsub = fsub half -0.0, %fabs
Matt Arsenaultc79dc702016-11-15 02:25:28 +000057 store half %fsub, half addrspace(1)* %out, align 2
58 ret void
59}
60
61; GCN-LABEL: {{^}}v_fneg_fabs_f16:
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000062; GCN: v_or_b32_e32 v{{[0-9]+}}, 0x8000, v{{[0-9]+}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000063define amdgpu_kernel void @v_fneg_fabs_f16(half addrspace(1)* %out, half addrspace(1)* %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000064 %val = load half, half addrspace(1)* %in, align 2
65 %fabs = call half @llvm.fabs.f16(half %val)
Matt Arsenaulteb522e62017-02-27 22:15:25 +000066 %fsub = fsub half -0.0, %fabs
Matt Arsenaultc79dc702016-11-15 02:25:28 +000067 store half %fsub, half addrspace(1)* %out, align 2
68 ret void
69}
70
71; FIXME: single bit op
Matt Arsenaulteb522e62017-02-27 22:15:25 +000072; GCN-LABEL: {{^}}s_fneg_fabs_v2f16:
73; CIVI: s_mov_b32 [[MASK:s[0-9]+]], 0x8000{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000074; VI: v_mov_b32_e32 [[VMASK:v[0-9]+]], [[MASK]]
75; CI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
76; VI: v_or_b32_sdwa v{{[0-9]+}}, [[VMASK]], v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD
Matt Arsenaulteb522e62017-02-27 22:15:25 +000077; CIVI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
78; CIVI: flat_store_dword
79
80; GFX9: s_or_b32 s{{[0-9]+}}, 0x80008000, s{{[0-9]+}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000081define amdgpu_kernel void @s_fneg_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000082 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in)
Matt Arsenaulteb522e62017-02-27 22:15:25 +000083 %fneg.fabs = fsub <2 x half> <half -0.0, half -0.0>, %fabs
84 store <2 x half> %fneg.fabs, <2 x half> addrspace(1)* %out
Matt Arsenaultc79dc702016-11-15 02:25:28 +000085 ret void
86}
87
88; GCN-LABEL: {{^}}fneg_fabs_v4f16:
Matt Arsenaulteb522e62017-02-27 22:15:25 +000089; CIVI: s_mov_b32 [[MASK:s[0-9]+]], 0x8000{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000090; CI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
91; CI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
92; CI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
93; CI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
94; VI: v_mov_b32_e32 [[VMASK:v[0-9]+]], [[MASK]]
95; VI: v_or_b32_sdwa v{{[0-9]+}}, [[VMASK]], v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD
96; VI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
97; VI: v_or_b32_sdwa v{{[0-9]+}}, [[VMASK]], v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD
98; VI: v_or_b32_e32 v{{[0-9]+}}, [[MASK]],
Matt Arsenaulteb522e62017-02-27 22:15:25 +000099
100; GFX9: s_mov_b32 [[MASK:s[0-9]+]], 0x80008000
101; GFX9: s_or_b32 s{{[0-9]+}}, [[MASK]], s{{[0-9]+}}
102; GFX9: s_or_b32 s{{[0-9]+}}, [[MASK]], s{{[0-9]+}}
103
104; GCN: flat_store_dwordx2
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000105define amdgpu_kernel void @fneg_fabs_v4f16(<4 x half> addrspace(1)* %out, <4 x half> %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +0000106 %fabs = call <4 x half> @llvm.fabs.v4f16(<4 x half> %in)
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000107 %fsub = fsub <4 x half> <half -0.0, half -0.0, half -0.0, half -0.0>, %fabs
Matt Arsenaultc79dc702016-11-15 02:25:28 +0000108 store <4 x half> %fsub, <4 x half> addrspace(1)* %out
109 ret void
110}
111
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000112; GCN-LABEL: {{^}}fold_user_fneg_fabs_v2f16:
113; CI: v_cvt_f32_f16_e64 v{{[0-9]+}}, -|v{{[0-9]+}}|
114; CI: v_cvt_f32_f16_e64 v{{[0-9]+}}, -|v{{[0-9]+}}|
115; CI: v_mul_f32_e32 v{{[0-9]+}}, 4.0, v{{[0-9]+}}
116; CI: v_mul_f32_e32 v{{[0-9]+}}, 4.0, v{{[0-9]+}}
117
118; VI: v_mul_f16_e64 v{{[0-9]+}}, -|v{{[0-9]+}}|, 4.0
119; VI: v_mul_f16_e64 v{{[0-9]+}}, -|v{{[0-9]+}}|, 4.0
120
121; GFX9: s_and_b32 [[ABS:s[0-9]+]], s{{[0-9]+}}, 0x7fff7fff
122; GFX9: v_pk_mul_f16 v{{[0-9]+}}, [[ABS]], 4.0 neg_lo:[1,0] neg_hi:[1,0]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000123define amdgpu_kernel void @fold_user_fneg_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000124 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in)
125 %fneg.fabs = fsub <2 x half> <half -0.0, half -0.0>, %fabs
126 %mul = fmul <2 x half> %fneg.fabs, <half 4.0, half 4.0>
127 store <2 x half> %mul, <2 x half> addrspace(1)* %out
128 ret void
129}
130
131; GCN-LABEL: {{^}}s_fneg_multi_use_fabs_v2f16:
132; GFX9: s_and_b32 [[ABS:s[0-9]+]], s{{[0-9]+}}, 0x7fff7fff
133; GFX9: v_mov_b32_e32 [[VABS:v[0-9]+]], [[ABS]]
134; GFX9: v_xor_b32_e32 [[NEG:v[0-9]+]], 0x80008000, [[VABS]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000135define amdgpu_kernel void @s_fneg_multi_use_fabs_v2f16(<2 x half> addrspace(1)* %out0, <2 x half> addrspace(1)* %out1, <2 x half> %in) {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000136 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in)
137 %fneg = fsub <2 x half> <half -0.0, half -0.0>, %fabs
138 store <2 x half> %fabs, <2 x half> addrspace(1)* %out0
139 store <2 x half> %fneg, <2 x half> addrspace(1)* %out1
140 ret void
141}
142
143; GCN-LABEL: {{^}}s_fneg_multi_use_fabs_foldable_neg_v2f16:
144; GFX9: s_and_b32 [[ABS:s[0-9]+]], s{{[0-9]+}}, 0x7fff7fff
145; GFX9: v_pk_mul_f16 v{{[0-9]+}}, [[ABS]], 4.0 neg_lo:[1,0] neg_hi:[1,0]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000146define amdgpu_kernel void @s_fneg_multi_use_fabs_foldable_neg_v2f16(<2 x half> addrspace(1)* %out0, <2 x half> addrspace(1)* %out1, <2 x half> %in) {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000147 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in)
148 %fneg = fsub <2 x half> <half -0.0, half -0.0>, %fabs
149 %mul = fmul <2 x half> %fneg, <half 4.0, half 4.0>
150 store <2 x half> %fabs, <2 x half> addrspace(1)* %out0
151 store <2 x half> %mul, <2 x half> addrspace(1)* %out1
152 ret void
153}
154
155declare half @llvm.fabs.f16(half) #1
156declare <2 x half> @llvm.fabs.v2f16(<2 x half>) #1
157declare <4 x half> @llvm.fabs.v4f16(<4 x half>) #1
158
159attributes #0 = { nounwind }
160attributes #1 = { nounwind readnone }