blob: 88ea4741937e03f910990254d84560b65b704af0 [file] [log] [blame]
Adrian Prantlb16d9eb2015-01-12 22:19:22 +00001//===-- llvm/CodeGen/DwarfExpression.cpp - Dwarf Debug Framework ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains support for writing dwarf debug info into asm files.
11//
12//===----------------------------------------------------------------------===//
13
14#include "DwarfExpression.h"
Adrian Prantla4c30d62015-01-12 23:36:56 +000015#include "DwarfDebug.h"
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000016#include "llvm/ADT/SmallBitVector.h"
Adrian Prantla4c30d62015-01-12 23:36:56 +000017#include "llvm/CodeGen/AsmPrinter.h"
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000018#include "llvm/Support/Dwarf.h"
19#include "llvm/Target/TargetMachine.h"
20#include "llvm/Target/TargetRegisterInfo.h"
21#include "llvm/Target/TargetSubtargetInfo.h"
22
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000023using namespace llvm;
24
Adrian Prantla63b8e82017-03-16 17:42:45 +000025void DwarfExpression::addReg(int DwarfReg, const char *Comment) {
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000026 assert(DwarfReg >= 0 && "invalid negative dwarf register number");
27 if (DwarfReg < 32) {
Adrian Prantla63b8e82017-03-16 17:42:45 +000028 emitOp(dwarf::DW_OP_reg0 + DwarfReg, Comment);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000029 } else {
Adrian Prantla63b8e82017-03-16 17:42:45 +000030 emitOp(dwarf::DW_OP_regx, Comment);
31 emitUnsigned(DwarfReg);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000032 }
33}
34
Adrian Prantla63b8e82017-03-16 17:42:45 +000035void DwarfExpression::addRegIndirect(int DwarfReg, int Offset) {
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000036 assert(DwarfReg >= 0 && "invalid negative dwarf register number");
37 if (DwarfReg < 32) {
Adrian Prantla63b8e82017-03-16 17:42:45 +000038 emitOp(dwarf::DW_OP_breg0 + DwarfReg);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000039 } else {
Adrian Prantla63b8e82017-03-16 17:42:45 +000040 emitOp(dwarf::DW_OP_bregx);
41 emitUnsigned(DwarfReg);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000042 }
Adrian Prantla63b8e82017-03-16 17:42:45 +000043 emitSigned(Offset);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000044}
45
Adrian Prantl80e188d2017-03-22 01:15:57 +000046void DwarfExpression::addFBReg(int Offset) {
47 emitOp(dwarf::DW_OP_fbreg);
48 emitSigned(Offset);
49}
50
Adrian Prantla63b8e82017-03-16 17:42:45 +000051void DwarfExpression::addOpPiece(unsigned SizeInBits, unsigned OffsetInBits) {
Adrian Prantl8fafb8d2016-12-09 20:43:40 +000052 if (!SizeInBits)
53 return;
54
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000055 const unsigned SizeOfByte = 8;
56 if (OffsetInBits > 0 || SizeInBits % SizeOfByte) {
Adrian Prantla63b8e82017-03-16 17:42:45 +000057 emitOp(dwarf::DW_OP_bit_piece);
58 emitUnsigned(SizeInBits);
59 emitUnsigned(OffsetInBits);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000060 } else {
Adrian Prantla63b8e82017-03-16 17:42:45 +000061 emitOp(dwarf::DW_OP_piece);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000062 unsigned ByteSize = SizeInBits / SizeOfByte;
Adrian Prantla63b8e82017-03-16 17:42:45 +000063 emitUnsigned(ByteSize);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000064 }
Adrian Prantl8fafb8d2016-12-09 20:43:40 +000065 this->OffsetInBits += SizeInBits;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000066}
67
Adrian Prantla63b8e82017-03-16 17:42:45 +000068void DwarfExpression::addShr(unsigned ShiftBy) {
69 emitOp(dwarf::DW_OP_constu);
70 emitUnsigned(ShiftBy);
71 emitOp(dwarf::DW_OP_shr);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000072}
73
Adrian Prantla63b8e82017-03-16 17:42:45 +000074void DwarfExpression::addAnd(unsigned Mask) {
75 emitOp(dwarf::DW_OP_constu);
76 emitUnsigned(Mask);
77 emitOp(dwarf::DW_OP_and);
Adrian Prantl981f03e2017-03-16 17:14:56 +000078}
79
Adrian Prantla63b8e82017-03-16 17:42:45 +000080bool DwarfExpression::addMachineReg(const TargetRegisterInfo &TRI,
Adrian Prantl5542da42016-12-22 06:10:41 +000081 unsigned MachineReg, unsigned MaxSize) {
Adrian Prantl80e188d2017-03-22 01:15:57 +000082 if (!TRI.isPhysicalRegister(MachineReg)) {
83 if (isFrameRegister(TRI, MachineReg)) {
84 DwarfRegs.push_back({-1, 0, nullptr});
85 return true;
86 }
Adrian Prantl40cb8192015-01-25 19:04:08 +000087 return false;
Adrian Prantl80e188d2017-03-22 01:15:57 +000088 }
Adrian Prantl40cb8192015-01-25 19:04:08 +000089
Adrian Prantl92da14b2015-03-02 22:02:33 +000090 int Reg = TRI.getDwarfRegNum(MachineReg, false);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000091
92 // If this is a valid register number, emit it.
93 if (Reg >= 0) {
Adrian Prantl80e188d2017-03-22 01:15:57 +000094 DwarfRegs.push_back({Reg, 0, nullptr});
Adrian Prantlad768c32015-01-14 01:01:28 +000095 return true;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000096 }
97
98 // Walk up the super-register chain until we find a valid number.
Adrian Prantl941fa752016-12-05 18:04:47 +000099 // For example, EAX on x86_64 is a 32-bit fragment of RAX with offset 0.
Adrian Prantl92da14b2015-03-02 22:02:33 +0000100 for (MCSuperRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) {
101 Reg = TRI.getDwarfRegNum(*SR, false);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000102 if (Reg >= 0) {
Adrian Prantl92da14b2015-03-02 22:02:33 +0000103 unsigned Idx = TRI.getSubRegIndex(*SR, MachineReg);
104 unsigned Size = TRI.getSubRegIdxSize(Idx);
105 unsigned RegOffset = TRI.getSubRegIdxOffset(Idx);
Adrian Prantl80e188d2017-03-22 01:15:57 +0000106 DwarfRegs.push_back({Reg, 0, "super-register"});
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000107 // Use a DW_OP_bit_piece to describe the sub-register.
108 setSubRegisterPiece(Size, RegOffset);
Adrian Prantlad768c32015-01-14 01:01:28 +0000109 return true;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000110 }
111 }
112
113 // Otherwise, attempt to find a covering set of sub-register numbers.
114 // For example, Q0 on ARM is a composition of D0+D1.
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000115 unsigned CurPos = 0;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000116 // The size of the register in bits, assuming 8 bits per byte.
Adrian Prantl92da14b2015-03-02 22:02:33 +0000117 unsigned RegSize = TRI.getMinimalPhysRegClass(MachineReg)->getSize() * 8;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000118 // Keep track of the bits in the register we already emitted, so we
119 // can avoid emitting redundant aliasing subregs.
120 SmallBitVector Coverage(RegSize, false);
Adrian Prantl92da14b2015-03-02 22:02:33 +0000121 for (MCSubRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) {
122 unsigned Idx = TRI.getSubRegIndex(MachineReg, *SR);
123 unsigned Size = TRI.getSubRegIdxSize(Idx);
124 unsigned Offset = TRI.getSubRegIdxOffset(Idx);
125 Reg = TRI.getDwarfRegNum(*SR, false);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000126
127 // Intersection between the bits we already emitted and the bits
128 // covered by this subregister.
129 SmallBitVector Intersection(RegSize, false);
130 Intersection.set(Offset, Offset + Size);
131 Intersection ^= Coverage;
132
133 // If this sub-register has a DWARF number and we haven't covered
134 // its range, emit a DWARF piece for it.
135 if (Reg >= 0 && Intersection.any()) {
Adrian Prantl80e188d2017-03-22 01:15:57 +0000136 // Emit a piece for any gap in the coverage.
137 if (Offset > CurPos)
138 DwarfRegs.push_back({-1, Offset - CurPos, nullptr});
139 DwarfRegs.push_back(
140 {Reg, std::min<unsigned>(Size, MaxSize - Offset), "sub-register"});
Adrian Prantl5542da42016-12-22 06:10:41 +0000141 if (Offset >= MaxSize)
142 break;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000143
144 // Mark it as emitted.
145 Coverage.set(Offset, Offset + Size);
Adrian Prantl80e188d2017-03-22 01:15:57 +0000146 CurPos = Offset + Size;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000147 }
148 }
149
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000150 return CurPos;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000151}
Adrian Prantl66f25952015-01-13 00:04:06 +0000152
Adrian Prantla63b8e82017-03-16 17:42:45 +0000153void DwarfExpression::addStackValue() {
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000154 if (DwarfVersion >= 4)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000155 emitOp(dwarf::DW_OP_stack_value);
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000156}
157
Adrian Prantla63b8e82017-03-16 17:42:45 +0000158void DwarfExpression::addSignedConstant(int64_t Value) {
159 emitOp(dwarf::DW_OP_consts);
160 emitSigned(Value);
161 addStackValue();
Adrian Prantl66f25952015-01-13 00:04:06 +0000162}
163
Adrian Prantla63b8e82017-03-16 17:42:45 +0000164void DwarfExpression::addUnsignedConstant(uint64_t Value) {
165 emitOp(dwarf::DW_OP_constu);
166 emitUnsigned(Value);
167 addStackValue();
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000168}
169
Adrian Prantla63b8e82017-03-16 17:42:45 +0000170void DwarfExpression::addUnsignedConstant(const APInt &Value) {
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000171 unsigned Size = Value.getBitWidth();
172 const uint64_t *Data = Value.getRawData();
173
174 // Chop it up into 64-bit pieces, because that's the maximum that
Adrian Prantla63b8e82017-03-16 17:42:45 +0000175 // addUnsignedConstant takes.
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000176 unsigned Offset = 0;
177 while (Offset < Size) {
Adrian Prantla63b8e82017-03-16 17:42:45 +0000178 addUnsignedConstant(*Data++);
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000179 if (Offset == 0 && Size <= 64)
180 break;
Adrian Prantla63b8e82017-03-16 17:42:45 +0000181 addOpPiece(std::min(Size-Offset, 64u), Offset);
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000182 Offset += 64;
183 }
Adrian Prantl66f25952015-01-13 00:04:06 +0000184}
Adrian Prantl092d9482015-01-13 23:39:11 +0000185
Adrian Prantla63b8e82017-03-16 17:42:45 +0000186bool DwarfExpression::addMachineRegExpression(const TargetRegisterInfo &TRI,
Adrian Prantl54286bd2016-11-02 16:12:20 +0000187 DIExpressionCursor &ExprCursor,
Adrian Prantl092d9482015-01-13 23:39:11 +0000188 unsigned MachineReg,
Adrian Prantl941fa752016-12-05 18:04:47 +0000189 unsigned FragmentOffsetInBits) {
Adrian Prantl80e188d2017-03-22 01:15:57 +0000190 auto Fragment = ExprCursor.getFragmentInfo();
191 if (!addMachineReg(TRI, MachineReg, Fragment ? Fragment->SizeInBits : ~1U))
192 return false;
Adrian Prantl531641a2015-01-22 00:00:59 +0000193
Adrian Prantl80e188d2017-03-22 01:15:57 +0000194 bool HasComplexExpression = false;
Adrian Prantl4dc03242017-03-21 17:14:30 +0000195 auto Op = ExprCursor.peek();
Adrian Prantl80e188d2017-03-22 01:15:57 +0000196 if (Op && Op->getOp() != dwarf::DW_OP_LLVM_fragment)
197 HasComplexExpression = true;
198
Adrian Prantl0498baa2017-03-22 01:16:01 +0000199 // If the register can only be described by a complex expression (i.e.,
200 // multiple subregisters) it doesn't safely compose with another complex
201 // expression. For example, it is not possible to apply a DW_OP_deref
202 // operation to multiple DW_OP_pieces.
203 if (HasComplexExpression && DwarfRegs.size() > 1) {
204 DwarfRegs.clear();
205 return false;
206 }
207
Adrian Prantl80e188d2017-03-22 01:15:57 +0000208 // Handle simple register locations.
209 if (!HasComplexExpression) {
210 for (auto &Reg : DwarfRegs) {
211 if (Reg.DwarfRegNo >= 0)
212 addReg(Reg.DwarfRegNo, Reg.Comment);
213 addOpPiece(Reg.Size);
214 }
215 DwarfRegs.clear();
216 return true;
217 }
218
219 assert(DwarfRegs.size() == 1);
220 auto Reg = DwarfRegs[0];
221 bool FBReg = isFrameRegister(TRI, MachineReg);
222 assert(Reg.Size == 0 && "subregister has same size as superregister");
223
224 // Pattern-match combinations for which more efficient representations exist.
Adrian Prantl54286bd2016-11-02 16:12:20 +0000225 switch (Op->getOp()) {
Adrian Prantl5542da42016-12-22 06:10:41 +0000226 default: {
Adrian Prantl80e188d2017-03-22 01:15:57 +0000227 if (FBReg)
228 addFBReg(0);
229 else
230 addReg(Reg.DwarfRegNo, 0);
Adrian Prantl54286bd2016-11-02 16:12:20 +0000231 break;
Adrian Prantl5542da42016-12-22 06:10:41 +0000232 }
Evgeniy Stepanovf6081112015-09-30 19:55:43 +0000233 case dwarf::DW_OP_plus:
234 case dwarf::DW_OP_minus: {
235 // [DW_OP_reg,Offset,DW_OP_plus, DW_OP_deref] --> [DW_OP_breg, Offset].
236 // [DW_OP_reg,Offset,DW_OP_minus,DW_OP_deref] --> [DW_OP_breg,-Offset].
Adrian Prantl54286bd2016-11-02 16:12:20 +0000237 auto N = ExprCursor.peekNext();
238 if (N && N->getOp() == dwarf::DW_OP_deref) {
Adrian Prantl80e188d2017-03-22 01:15:57 +0000239 int Offset = Op->getArg(0);
240 int SignedOffset = (Op->getOp() == dwarf::DW_OP_plus) ? Offset : -Offset;
241 if (FBReg)
242 addFBReg(SignedOffset);
243 else
244 addRegIndirect(Reg.DwarfRegNo, SignedOffset);
245
Adrian Prantl54286bd2016-11-02 16:12:20 +0000246 ExprCursor.consume(2);
Adrian Prantl80e188d2017-03-22 01:15:57 +0000247 break;
248 }
249 addReg(Reg.DwarfRegNo, 0);
Adrian Prantl54286bd2016-11-02 16:12:20 +0000250 break;
Adrian Prantl0f615792015-03-04 17:39:33 +0000251 }
Adrian Prantl54286bd2016-11-02 16:12:20 +0000252 case dwarf::DW_OP_deref:
253 // [DW_OP_reg,DW_OP_deref] --> [DW_OP_breg].
Adrian Prantl80e188d2017-03-22 01:15:57 +0000254 if (FBReg)
255 addFBReg(0);
256 else
257 addRegIndirect(Reg.DwarfRegNo, 0);
Adrian Prantl54286bd2016-11-02 16:12:20 +0000258 ExprCursor.take();
259 break;
Adrian Prantl531641a2015-01-22 00:00:59 +0000260 }
Adrian Prantl80e188d2017-03-22 01:15:57 +0000261 DwarfRegs.clear();
262 return true;
Adrian Prantl092d9482015-01-13 23:39:11 +0000263}
264
Adrian Prantla63b8e82017-03-16 17:42:45 +0000265void DwarfExpression::addExpression(DIExpressionCursor &&ExprCursor,
Adrian Prantl941fa752016-12-05 18:04:47 +0000266 unsigned FragmentOffsetInBits) {
Adrian Prantl54286bd2016-11-02 16:12:20 +0000267 while (ExprCursor) {
268 auto Op = ExprCursor.take();
Adrian Prantl981f03e2017-03-16 17:14:56 +0000269
270 // If we need to mask out a subregister, do it now, unless the next
271 // operation would emit an OpPiece anyway.
272 if (SubRegisterSizeInBits && Op->getOp() != dwarf::DW_OP_LLVM_fragment)
273 maskSubRegister();
274
Adrian Prantl54286bd2016-11-02 16:12:20 +0000275 switch (Op->getOp()) {
Adrian Prantl941fa752016-12-05 18:04:47 +0000276 case dwarf::DW_OP_LLVM_fragment: {
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000277 unsigned SizeInBits = Op->getArg(1);
278 unsigned FragmentOffset = Op->getArg(0);
279 // The fragment offset must have already been adjusted by emitting an
280 // empty DW_OP_piece / DW_OP_bit_piece before we emitted the base
281 // location.
282 assert(OffsetInBits >= FragmentOffset && "fragment offset not added?");
283
Adrian Prantla63b8e82017-03-16 17:42:45 +0000284 // If \a addMachineReg already emitted DW_OP_piece operations to represent
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000285 // a super-register by splicing together sub-registers, subtract the size
286 // of the pieces that was already emitted.
287 SizeInBits -= OffsetInBits - FragmentOffset;
288
Adrian Prantla63b8e82017-03-16 17:42:45 +0000289 // If \a addMachineReg requested a DW_OP_bit_piece to stencil out a
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000290 // sub-register that is smaller than the current fragment's size, use it.
291 if (SubRegisterSizeInBits)
292 SizeInBits = std::min<unsigned>(SizeInBits, SubRegisterSizeInBits);
293
Adrian Prantla63b8e82017-03-16 17:42:45 +0000294 addOpPiece(SizeInBits, SubRegisterOffsetInBits);
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000295 setSubRegisterPiece(0, 0);
Adrian Prantl092d9482015-01-13 23:39:11 +0000296 break;
297 }
298 case dwarf::DW_OP_plus:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000299 emitOp(dwarf::DW_OP_plus_uconst);
300 emitUnsigned(Op->getArg(0));
Adrian Prantl092d9482015-01-13 23:39:11 +0000301 break;
Evgeniy Stepanovf6081112015-09-30 19:55:43 +0000302 case dwarf::DW_OP_minus:
303 // There is no OP_minus_uconst.
Adrian Prantla63b8e82017-03-16 17:42:45 +0000304 emitOp(dwarf::DW_OP_constu);
305 emitUnsigned(Op->getArg(0));
306 emitOp(dwarf::DW_OP_minus);
Evgeniy Stepanovf6081112015-09-30 19:55:43 +0000307 break;
Adrian Prantl092d9482015-01-13 23:39:11 +0000308 case dwarf::DW_OP_deref:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000309 emitOp(dwarf::DW_OP_deref);
Adrian Prantl092d9482015-01-13 23:39:11 +0000310 break;
Peter Collingbourned4135bb2016-09-13 01:12:59 +0000311 case dwarf::DW_OP_constu:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000312 emitOp(dwarf::DW_OP_constu);
313 emitUnsigned(Op->getArg(0));
Peter Collingbourned4135bb2016-09-13 01:12:59 +0000314 break;
315 case dwarf::DW_OP_stack_value:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000316 addStackValue();
Peter Collingbourned4135bb2016-09-13 01:12:59 +0000317 break;
Konstantin Zhuravlyovf9b41cd2017-03-08 00:28:57 +0000318 case dwarf::DW_OP_swap:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000319 emitOp(dwarf::DW_OP_swap);
Konstantin Zhuravlyovf9b41cd2017-03-08 00:28:57 +0000320 break;
321 case dwarf::DW_OP_xderef:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000322 emitOp(dwarf::DW_OP_xderef);
Konstantin Zhuravlyovf9b41cd2017-03-08 00:28:57 +0000323 break;
Adrian Prantl092d9482015-01-13 23:39:11 +0000324 default:
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +0000325 llvm_unreachable("unhandled opcode found in expression");
Adrian Prantl092d9482015-01-13 23:39:11 +0000326 }
327 }
328}
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000329
Adrian Prantla63b8e82017-03-16 17:42:45 +0000330/// add masking operations to stencil out a subregister.
Adrian Prantl981f03e2017-03-16 17:14:56 +0000331void DwarfExpression::maskSubRegister() {
332 assert(SubRegisterSizeInBits && "no subregister was registered");
333 if (SubRegisterOffsetInBits > 0)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000334 addShr(SubRegisterOffsetInBits);
Adrian Prantldc855222017-03-16 18:06:04 +0000335 uint64_t Mask = (1ULL << (uint64_t)SubRegisterSizeInBits) - 1ULL;
Adrian Prantla63b8e82017-03-16 17:42:45 +0000336 addAnd(Mask);
Adrian Prantl981f03e2017-03-16 17:14:56 +0000337}
338
339
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000340void DwarfExpression::finalize() {
Adrian Prantl80e188d2017-03-22 01:15:57 +0000341 assert(DwarfRegs.size() == 0 && "dwarf registers not emitted");
Adrian Prantl981f03e2017-03-16 17:14:56 +0000342 // Emit any outstanding DW_OP_piece operations to mask out subregisters.
343 if (SubRegisterSizeInBits == 0)
344 return;
345 // Don't emit a DW_OP_piece for a subregister at offset 0.
346 if (SubRegisterOffsetInBits == 0)
347 return;
Adrian Prantla63b8e82017-03-16 17:42:45 +0000348 addOpPiece(SubRegisterSizeInBits, SubRegisterOffsetInBits);
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000349}
350
351void DwarfExpression::addFragmentOffset(const DIExpression *Expr) {
352 if (!Expr || !Expr->isFragment())
353 return;
354
Adrian Prantl49797ca2016-12-22 05:27:12 +0000355 uint64_t FragmentOffset = Expr->getFragmentInfo()->OffsetInBits;
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000356 assert(FragmentOffset >= OffsetInBits &&
357 "overlapping or duplicate fragments");
358 if (FragmentOffset > OffsetInBits)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000359 addOpPiece(FragmentOffset - OffsetInBits);
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000360 OffsetInBits = FragmentOffset;
361}