Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/DwarfExpression.cpp - Dwarf Debug Framework ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains support for writing dwarf debug info into asm files. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "DwarfExpression.h" |
Adrian Prantl | a4c30d6 | 2015-01-12 23:36:56 +0000 | [diff] [blame] | 15 | #include "DwarfDebug.h" |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/SmallBitVector.h" |
Adrian Prantl | a4c30d6 | 2015-01-12 23:36:56 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/AsmPrinter.h" |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 18 | #include "llvm/Support/Dwarf.h" |
| 19 | #include "llvm/Target/TargetMachine.h" |
| 20 | #include "llvm/Target/TargetRegisterInfo.h" |
| 21 | #include "llvm/Target/TargetSubtargetInfo.h" |
| 22 | |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 25 | void DwarfExpression::addReg(int DwarfReg, const char *Comment) { |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 26 | assert(DwarfReg >= 0 && "invalid negative dwarf register number"); |
| 27 | if (DwarfReg < 32) { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 28 | emitOp(dwarf::DW_OP_reg0 + DwarfReg, Comment); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 29 | } else { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 30 | emitOp(dwarf::DW_OP_regx, Comment); |
| 31 | emitUnsigned(DwarfReg); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 32 | } |
| 33 | } |
| 34 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 35 | void DwarfExpression::addRegIndirect(int DwarfReg, int Offset) { |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 36 | assert(DwarfReg >= 0 && "invalid negative dwarf register number"); |
| 37 | if (DwarfReg < 32) { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 38 | emitOp(dwarf::DW_OP_breg0 + DwarfReg); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 39 | } else { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 40 | emitOp(dwarf::DW_OP_bregx); |
| 41 | emitUnsigned(DwarfReg); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 42 | } |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 43 | emitSigned(Offset); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 44 | } |
| 45 | |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 46 | void DwarfExpression::addFBReg(int Offset) { |
| 47 | emitOp(dwarf::DW_OP_fbreg); |
| 48 | emitSigned(Offset); |
| 49 | } |
| 50 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 51 | void DwarfExpression::addOpPiece(unsigned SizeInBits, unsigned OffsetInBits) { |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 52 | if (!SizeInBits) |
| 53 | return; |
| 54 | |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 55 | const unsigned SizeOfByte = 8; |
| 56 | if (OffsetInBits > 0 || SizeInBits % SizeOfByte) { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 57 | emitOp(dwarf::DW_OP_bit_piece); |
| 58 | emitUnsigned(SizeInBits); |
| 59 | emitUnsigned(OffsetInBits); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 60 | } else { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 61 | emitOp(dwarf::DW_OP_piece); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 62 | unsigned ByteSize = SizeInBits / SizeOfByte; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 63 | emitUnsigned(ByteSize); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 64 | } |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 65 | this->OffsetInBits += SizeInBits; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 66 | } |
| 67 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 68 | void DwarfExpression::addShr(unsigned ShiftBy) { |
| 69 | emitOp(dwarf::DW_OP_constu); |
| 70 | emitUnsigned(ShiftBy); |
| 71 | emitOp(dwarf::DW_OP_shr); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 72 | } |
| 73 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 74 | void DwarfExpression::addAnd(unsigned Mask) { |
| 75 | emitOp(dwarf::DW_OP_constu); |
| 76 | emitUnsigned(Mask); |
| 77 | emitOp(dwarf::DW_OP_and); |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 80 | bool DwarfExpression::addMachineReg(const TargetRegisterInfo &TRI, |
Adrian Prantl | 5542da4 | 2016-12-22 06:10:41 +0000 | [diff] [blame] | 81 | unsigned MachineReg, unsigned MaxSize) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 82 | if (!TRI.isPhysicalRegister(MachineReg)) { |
| 83 | if (isFrameRegister(TRI, MachineReg)) { |
| 84 | DwarfRegs.push_back({-1, 0, nullptr}); |
| 85 | return true; |
| 86 | } |
Adrian Prantl | 40cb819 | 2015-01-25 19:04:08 +0000 | [diff] [blame] | 87 | return false; |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 88 | } |
Adrian Prantl | 40cb819 | 2015-01-25 19:04:08 +0000 | [diff] [blame] | 89 | |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 90 | int Reg = TRI.getDwarfRegNum(MachineReg, false); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 91 | |
| 92 | // If this is a valid register number, emit it. |
| 93 | if (Reg >= 0) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 94 | DwarfRegs.push_back({Reg, 0, nullptr}); |
Adrian Prantl | ad768c3 | 2015-01-14 01:01:28 +0000 | [diff] [blame] | 95 | return true; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | // Walk up the super-register chain until we find a valid number. |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 99 | // For example, EAX on x86_64 is a 32-bit fragment of RAX with offset 0. |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 100 | for (MCSuperRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) { |
| 101 | Reg = TRI.getDwarfRegNum(*SR, false); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 102 | if (Reg >= 0) { |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 103 | unsigned Idx = TRI.getSubRegIndex(*SR, MachineReg); |
| 104 | unsigned Size = TRI.getSubRegIdxSize(Idx); |
| 105 | unsigned RegOffset = TRI.getSubRegIdxOffset(Idx); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 106 | DwarfRegs.push_back({Reg, 0, "super-register"}); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 107 | // Use a DW_OP_bit_piece to describe the sub-register. |
| 108 | setSubRegisterPiece(Size, RegOffset); |
Adrian Prantl | ad768c3 | 2015-01-14 01:01:28 +0000 | [diff] [blame] | 109 | return true; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 110 | } |
| 111 | } |
| 112 | |
| 113 | // Otherwise, attempt to find a covering set of sub-register numbers. |
| 114 | // For example, Q0 on ARM is a composition of D0+D1. |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 115 | unsigned CurPos = 0; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 116 | // The size of the register in bits, assuming 8 bits per byte. |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 117 | unsigned RegSize = TRI.getMinimalPhysRegClass(MachineReg)->getSize() * 8; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 118 | // Keep track of the bits in the register we already emitted, so we |
| 119 | // can avoid emitting redundant aliasing subregs. |
| 120 | SmallBitVector Coverage(RegSize, false); |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 121 | for (MCSubRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) { |
| 122 | unsigned Idx = TRI.getSubRegIndex(MachineReg, *SR); |
| 123 | unsigned Size = TRI.getSubRegIdxSize(Idx); |
| 124 | unsigned Offset = TRI.getSubRegIdxOffset(Idx); |
| 125 | Reg = TRI.getDwarfRegNum(*SR, false); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 126 | |
| 127 | // Intersection between the bits we already emitted and the bits |
| 128 | // covered by this subregister. |
| 129 | SmallBitVector Intersection(RegSize, false); |
| 130 | Intersection.set(Offset, Offset + Size); |
| 131 | Intersection ^= Coverage; |
| 132 | |
| 133 | // If this sub-register has a DWARF number and we haven't covered |
| 134 | // its range, emit a DWARF piece for it. |
| 135 | if (Reg >= 0 && Intersection.any()) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 136 | // Emit a piece for any gap in the coverage. |
| 137 | if (Offset > CurPos) |
| 138 | DwarfRegs.push_back({-1, Offset - CurPos, nullptr}); |
| 139 | DwarfRegs.push_back( |
| 140 | {Reg, std::min<unsigned>(Size, MaxSize - Offset), "sub-register"}); |
Adrian Prantl | 5542da4 | 2016-12-22 06:10:41 +0000 | [diff] [blame] | 141 | if (Offset >= MaxSize) |
| 142 | break; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 143 | |
| 144 | // Mark it as emitted. |
| 145 | Coverage.set(Offset, Offset + Size); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 146 | CurPos = Offset + Size; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 147 | } |
| 148 | } |
| 149 | |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 150 | return CurPos; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 151 | } |
Adrian Prantl | 66f2595 | 2015-01-13 00:04:06 +0000 | [diff] [blame] | 152 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 153 | void DwarfExpression::addStackValue() { |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 154 | if (DwarfVersion >= 4) |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 155 | emitOp(dwarf::DW_OP_stack_value); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 156 | } |
| 157 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 158 | void DwarfExpression::addSignedConstant(int64_t Value) { |
| 159 | emitOp(dwarf::DW_OP_consts); |
| 160 | emitSigned(Value); |
| 161 | addStackValue(); |
Adrian Prantl | 66f2595 | 2015-01-13 00:04:06 +0000 | [diff] [blame] | 162 | } |
| 163 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 164 | void DwarfExpression::addUnsignedConstant(uint64_t Value) { |
| 165 | emitOp(dwarf::DW_OP_constu); |
| 166 | emitUnsigned(Value); |
| 167 | addStackValue(); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 168 | } |
| 169 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 170 | void DwarfExpression::addUnsignedConstant(const APInt &Value) { |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 171 | unsigned Size = Value.getBitWidth(); |
| 172 | const uint64_t *Data = Value.getRawData(); |
| 173 | |
| 174 | // Chop it up into 64-bit pieces, because that's the maximum that |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 175 | // addUnsignedConstant takes. |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 176 | unsigned Offset = 0; |
| 177 | while (Offset < Size) { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 178 | addUnsignedConstant(*Data++); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 179 | if (Offset == 0 && Size <= 64) |
| 180 | break; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 181 | addOpPiece(std::min(Size-Offset, 64u), Offset); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 182 | Offset += 64; |
| 183 | } |
Adrian Prantl | 66f2595 | 2015-01-13 00:04:06 +0000 | [diff] [blame] | 184 | } |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 185 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 186 | bool DwarfExpression::addMachineRegExpression(const TargetRegisterInfo &TRI, |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 187 | DIExpressionCursor &ExprCursor, |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 188 | unsigned MachineReg, |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 189 | unsigned FragmentOffsetInBits) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 190 | auto Fragment = ExprCursor.getFragmentInfo(); |
| 191 | if (!addMachineReg(TRI, MachineReg, Fragment ? Fragment->SizeInBits : ~1U)) |
| 192 | return false; |
Adrian Prantl | 531641a | 2015-01-22 00:00:59 +0000 | [diff] [blame] | 193 | |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 194 | bool HasComplexExpression = false; |
Adrian Prantl | 4dc0324 | 2017-03-21 17:14:30 +0000 | [diff] [blame] | 195 | auto Op = ExprCursor.peek(); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 196 | if (Op && Op->getOp() != dwarf::DW_OP_LLVM_fragment) |
| 197 | HasComplexExpression = true; |
| 198 | |
Adrian Prantl | 0498baa | 2017-03-22 01:16:01 +0000 | [diff] [blame^] | 199 | // If the register can only be described by a complex expression (i.e., |
| 200 | // multiple subregisters) it doesn't safely compose with another complex |
| 201 | // expression. For example, it is not possible to apply a DW_OP_deref |
| 202 | // operation to multiple DW_OP_pieces. |
| 203 | if (HasComplexExpression && DwarfRegs.size() > 1) { |
| 204 | DwarfRegs.clear(); |
| 205 | return false; |
| 206 | } |
| 207 | |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 208 | // Handle simple register locations. |
| 209 | if (!HasComplexExpression) { |
| 210 | for (auto &Reg : DwarfRegs) { |
| 211 | if (Reg.DwarfRegNo >= 0) |
| 212 | addReg(Reg.DwarfRegNo, Reg.Comment); |
| 213 | addOpPiece(Reg.Size); |
| 214 | } |
| 215 | DwarfRegs.clear(); |
| 216 | return true; |
| 217 | } |
| 218 | |
| 219 | assert(DwarfRegs.size() == 1); |
| 220 | auto Reg = DwarfRegs[0]; |
| 221 | bool FBReg = isFrameRegister(TRI, MachineReg); |
| 222 | assert(Reg.Size == 0 && "subregister has same size as superregister"); |
| 223 | |
| 224 | // Pattern-match combinations for which more efficient representations exist. |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 225 | switch (Op->getOp()) { |
Adrian Prantl | 5542da4 | 2016-12-22 06:10:41 +0000 | [diff] [blame] | 226 | default: { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 227 | if (FBReg) |
| 228 | addFBReg(0); |
| 229 | else |
| 230 | addReg(Reg.DwarfRegNo, 0); |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 231 | break; |
Adrian Prantl | 5542da4 | 2016-12-22 06:10:41 +0000 | [diff] [blame] | 232 | } |
Evgeniy Stepanov | f608111 | 2015-09-30 19:55:43 +0000 | [diff] [blame] | 233 | case dwarf::DW_OP_plus: |
| 234 | case dwarf::DW_OP_minus: { |
| 235 | // [DW_OP_reg,Offset,DW_OP_plus, DW_OP_deref] --> [DW_OP_breg, Offset]. |
| 236 | // [DW_OP_reg,Offset,DW_OP_minus,DW_OP_deref] --> [DW_OP_breg,-Offset]. |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 237 | auto N = ExprCursor.peekNext(); |
| 238 | if (N && N->getOp() == dwarf::DW_OP_deref) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 239 | int Offset = Op->getArg(0); |
| 240 | int SignedOffset = (Op->getOp() == dwarf::DW_OP_plus) ? Offset : -Offset; |
| 241 | if (FBReg) |
| 242 | addFBReg(SignedOffset); |
| 243 | else |
| 244 | addRegIndirect(Reg.DwarfRegNo, SignedOffset); |
| 245 | |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 246 | ExprCursor.consume(2); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 247 | break; |
| 248 | } |
| 249 | addReg(Reg.DwarfRegNo, 0); |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 250 | break; |
Adrian Prantl | 0f61579 | 2015-03-04 17:39:33 +0000 | [diff] [blame] | 251 | } |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 252 | case dwarf::DW_OP_deref: |
| 253 | // [DW_OP_reg,DW_OP_deref] --> [DW_OP_breg]. |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 254 | if (FBReg) |
| 255 | addFBReg(0); |
| 256 | else |
| 257 | addRegIndirect(Reg.DwarfRegNo, 0); |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 258 | ExprCursor.take(); |
| 259 | break; |
Adrian Prantl | 531641a | 2015-01-22 00:00:59 +0000 | [diff] [blame] | 260 | } |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 261 | DwarfRegs.clear(); |
| 262 | return true; |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 263 | } |
| 264 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 265 | void DwarfExpression::addExpression(DIExpressionCursor &&ExprCursor, |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 266 | unsigned FragmentOffsetInBits) { |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 267 | while (ExprCursor) { |
| 268 | auto Op = ExprCursor.take(); |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 269 | |
| 270 | // If we need to mask out a subregister, do it now, unless the next |
| 271 | // operation would emit an OpPiece anyway. |
| 272 | if (SubRegisterSizeInBits && Op->getOp() != dwarf::DW_OP_LLVM_fragment) |
| 273 | maskSubRegister(); |
| 274 | |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 275 | switch (Op->getOp()) { |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 276 | case dwarf::DW_OP_LLVM_fragment: { |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 277 | unsigned SizeInBits = Op->getArg(1); |
| 278 | unsigned FragmentOffset = Op->getArg(0); |
| 279 | // The fragment offset must have already been adjusted by emitting an |
| 280 | // empty DW_OP_piece / DW_OP_bit_piece before we emitted the base |
| 281 | // location. |
| 282 | assert(OffsetInBits >= FragmentOffset && "fragment offset not added?"); |
| 283 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 284 | // If \a addMachineReg already emitted DW_OP_piece operations to represent |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 285 | // a super-register by splicing together sub-registers, subtract the size |
| 286 | // of the pieces that was already emitted. |
| 287 | SizeInBits -= OffsetInBits - FragmentOffset; |
| 288 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 289 | // If \a addMachineReg requested a DW_OP_bit_piece to stencil out a |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 290 | // sub-register that is smaller than the current fragment's size, use it. |
| 291 | if (SubRegisterSizeInBits) |
| 292 | SizeInBits = std::min<unsigned>(SizeInBits, SubRegisterSizeInBits); |
| 293 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 294 | addOpPiece(SizeInBits, SubRegisterOffsetInBits); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 295 | setSubRegisterPiece(0, 0); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 296 | break; |
| 297 | } |
| 298 | case dwarf::DW_OP_plus: |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 299 | emitOp(dwarf::DW_OP_plus_uconst); |
| 300 | emitUnsigned(Op->getArg(0)); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 301 | break; |
Evgeniy Stepanov | f608111 | 2015-09-30 19:55:43 +0000 | [diff] [blame] | 302 | case dwarf::DW_OP_minus: |
| 303 | // There is no OP_minus_uconst. |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 304 | emitOp(dwarf::DW_OP_constu); |
| 305 | emitUnsigned(Op->getArg(0)); |
| 306 | emitOp(dwarf::DW_OP_minus); |
Evgeniy Stepanov | f608111 | 2015-09-30 19:55:43 +0000 | [diff] [blame] | 307 | break; |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 308 | case dwarf::DW_OP_deref: |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 309 | emitOp(dwarf::DW_OP_deref); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 310 | break; |
Peter Collingbourne | d4135bb | 2016-09-13 01:12:59 +0000 | [diff] [blame] | 311 | case dwarf::DW_OP_constu: |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 312 | emitOp(dwarf::DW_OP_constu); |
| 313 | emitUnsigned(Op->getArg(0)); |
Peter Collingbourne | d4135bb | 2016-09-13 01:12:59 +0000 | [diff] [blame] | 314 | break; |
| 315 | case dwarf::DW_OP_stack_value: |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 316 | addStackValue(); |
Peter Collingbourne | d4135bb | 2016-09-13 01:12:59 +0000 | [diff] [blame] | 317 | break; |
Konstantin Zhuravlyov | f9b41cd | 2017-03-08 00:28:57 +0000 | [diff] [blame] | 318 | case dwarf::DW_OP_swap: |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 319 | emitOp(dwarf::DW_OP_swap); |
Konstantin Zhuravlyov | f9b41cd | 2017-03-08 00:28:57 +0000 | [diff] [blame] | 320 | break; |
| 321 | case dwarf::DW_OP_xderef: |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 322 | emitOp(dwarf::DW_OP_xderef); |
Konstantin Zhuravlyov | f9b41cd | 2017-03-08 00:28:57 +0000 | [diff] [blame] | 323 | break; |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 324 | default: |
Duncan P. N. Exon Smith | 60635e3 | 2015-04-21 18:44:06 +0000 | [diff] [blame] | 325 | llvm_unreachable("unhandled opcode found in expression"); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 326 | } |
| 327 | } |
| 328 | } |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 329 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 330 | /// add masking operations to stencil out a subregister. |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 331 | void DwarfExpression::maskSubRegister() { |
| 332 | assert(SubRegisterSizeInBits && "no subregister was registered"); |
| 333 | if (SubRegisterOffsetInBits > 0) |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 334 | addShr(SubRegisterOffsetInBits); |
Adrian Prantl | dc85522 | 2017-03-16 18:06:04 +0000 | [diff] [blame] | 335 | uint64_t Mask = (1ULL << (uint64_t)SubRegisterSizeInBits) - 1ULL; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 336 | addAnd(Mask); |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 337 | } |
| 338 | |
| 339 | |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 340 | void DwarfExpression::finalize() { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 341 | assert(DwarfRegs.size() == 0 && "dwarf registers not emitted"); |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 342 | // Emit any outstanding DW_OP_piece operations to mask out subregisters. |
| 343 | if (SubRegisterSizeInBits == 0) |
| 344 | return; |
| 345 | // Don't emit a DW_OP_piece for a subregister at offset 0. |
| 346 | if (SubRegisterOffsetInBits == 0) |
| 347 | return; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 348 | addOpPiece(SubRegisterSizeInBits, SubRegisterOffsetInBits); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 349 | } |
| 350 | |
| 351 | void DwarfExpression::addFragmentOffset(const DIExpression *Expr) { |
| 352 | if (!Expr || !Expr->isFragment()) |
| 353 | return; |
| 354 | |
Adrian Prantl | 49797ca | 2016-12-22 05:27:12 +0000 | [diff] [blame] | 355 | uint64_t FragmentOffset = Expr->getFragmentInfo()->OffsetInBits; |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 356 | assert(FragmentOffset >= OffsetInBits && |
| 357 | "overlapping or duplicate fragments"); |
| 358 | if (FragmentOffset > OffsetInBits) |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 359 | addOpPiece(FragmentOffset - OffsetInBits); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 360 | OffsetInBits = FragmentOffset; |
| 361 | } |