David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 1 | ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 2 | ; RUN: llc -mtriple=thumbv8.1m.main-arm-none-eabi -mattr=+mve.fp -verify-machineinstrs %s -o - | FileCheck %s |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 3 | |
| 4 | define arm_aapcs_vfpcc <4 x i32> @sext_v4i1_v4i32(<4 x i32> %src) { |
| 5 | ; CHECK-LABEL: sext_v4i1_v4i32: |
| 6 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 7 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
| 8 | ; CHECK-NEXT: vmov.i8 q2, #0xff |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 9 | ; CHECK-NEXT: vcmp.s32 gt, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 10 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 11 | ; CHECK-NEXT: bx lr |
| 12 | entry: |
| 13 | %c = icmp sgt <4 x i32> %src, zeroinitializer |
| 14 | %0 = sext <4 x i1> %c to <4 x i32> |
| 15 | ret <4 x i32> %0 |
| 16 | } |
| 17 | |
| 18 | define arm_aapcs_vfpcc <8 x i16> @sext_v8i1_v8i16(<8 x i16> %src) { |
| 19 | ; CHECK-LABEL: sext_v8i1_v8i16: |
| 20 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 21 | ; CHECK-NEXT: vmov.i16 q1, #0x0 |
| 22 | ; CHECK-NEXT: vmov.i8 q2, #0xff |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 23 | ; CHECK-NEXT: vcmp.s16 gt, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 24 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 25 | ; CHECK-NEXT: bx lr |
| 26 | entry: |
| 27 | %c = icmp sgt <8 x i16> %src, zeroinitializer |
| 28 | %0 = sext <8 x i1> %c to <8 x i16> |
| 29 | ret <8 x i16> %0 |
| 30 | } |
| 31 | |
| 32 | define arm_aapcs_vfpcc <16 x i8> @sext_v16i1_v16i8(<16 x i8> %src) { |
| 33 | ; CHECK-LABEL: sext_v16i1_v16i8: |
| 34 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 35 | ; CHECK-NEXT: vmov.i8 q1, #0x0 |
| 36 | ; CHECK-NEXT: vmov.i8 q2, #0xff |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 37 | ; CHECK-NEXT: vcmp.s8 gt, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 38 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 39 | ; CHECK-NEXT: bx lr |
| 40 | entry: |
| 41 | %c = icmp sgt <16 x i8> %src, zeroinitializer |
| 42 | %0 = sext <16 x i1> %c to <16 x i8> |
| 43 | ret <16 x i8> %0 |
| 44 | } |
| 45 | |
| 46 | define arm_aapcs_vfpcc <2 x i64> @sext_v2i1_v2i64(<2 x i64> %src) { |
| 47 | ; CHECK-LABEL: sext_v2i1_v2i64: |
| 48 | ; CHECK: @ %bb.0: @ %entry |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 49 | ; CHECK-NEXT: vmov r1, s2 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 50 | ; CHECK-NEXT: movs r2, #0 |
| 51 | ; CHECK-NEXT: vmov r0, s3 |
| 52 | ; CHECK-NEXT: vmov r3, s0 |
| 53 | ; CHECK-NEXT: rsbs r1, r1, #0 |
| 54 | ; CHECK-NEXT: vmov r1, s1 |
| 55 | ; CHECK-NEXT: sbcs.w r0, r2, r0 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 56 | ; CHECK-NEXT: mov.w r0, #0 |
| 57 | ; CHECK-NEXT: it lt |
| 58 | ; CHECK-NEXT: movlt r0, #1 |
| 59 | ; CHECK-NEXT: cmp r0, #0 |
| 60 | ; CHECK-NEXT: it ne |
| 61 | ; CHECK-NEXT: movne.w r0, #-1 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 62 | ; CHECK-NEXT: rsbs r3, r3, #0 |
| 63 | ; CHECK-NEXT: sbcs.w r1, r2, r1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 64 | ; CHECK-NEXT: it lt |
| 65 | ; CHECK-NEXT: movlt r2, #1 |
| 66 | ; CHECK-NEXT: cmp r2, #0 |
| 67 | ; CHECK-NEXT: it ne |
| 68 | ; CHECK-NEXT: movne.w r2, #-1 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 69 | ; CHECK-NEXT: vmov.32 q0[0], r2 |
| 70 | ; CHECK-NEXT: vmov.32 q0[1], r2 |
| 71 | ; CHECK-NEXT: vmov.32 q0[2], r0 |
| 72 | ; CHECK-NEXT: vmov.32 q0[3], r0 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 73 | ; CHECK-NEXT: bx lr |
| 74 | entry: |
| 75 | %c = icmp sgt <2 x i64> %src, zeroinitializer |
| 76 | %0 = sext <2 x i1> %c to <2 x i64> |
| 77 | ret <2 x i64> %0 |
| 78 | } |
| 79 | |
| 80 | |
| 81 | define arm_aapcs_vfpcc <4 x i32> @zext_v4i1_v4i32(<4 x i32> %src) { |
| 82 | ; CHECK-LABEL: zext_v4i1_v4i32: |
| 83 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 84 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
| 85 | ; CHECK-NEXT: vmov.i32 q2, #0x1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 86 | ; CHECK-NEXT: vcmp.s32 gt, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 87 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 88 | ; CHECK-NEXT: bx lr |
| 89 | entry: |
| 90 | %c = icmp sgt <4 x i32> %src, zeroinitializer |
| 91 | %0 = zext <4 x i1> %c to <4 x i32> |
| 92 | ret <4 x i32> %0 |
| 93 | } |
| 94 | |
| 95 | define arm_aapcs_vfpcc <8 x i16> @zext_v8i1_v8i16(<8 x i16> %src) { |
| 96 | ; CHECK-LABEL: zext_v8i1_v8i16: |
| 97 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 98 | ; CHECK-NEXT: vmov.i16 q1, #0x0 |
| 99 | ; CHECK-NEXT: vmov.i16 q2, #0x1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 100 | ; CHECK-NEXT: vcmp.s16 gt, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 101 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 102 | ; CHECK-NEXT: bx lr |
| 103 | entry: |
| 104 | %c = icmp sgt <8 x i16> %src, zeroinitializer |
| 105 | %0 = zext <8 x i1> %c to <8 x i16> |
| 106 | ret <8 x i16> %0 |
| 107 | } |
| 108 | |
| 109 | define arm_aapcs_vfpcc <16 x i8> @zext_v16i1_v16i8(<16 x i8> %src) { |
| 110 | ; CHECK-LABEL: zext_v16i1_v16i8: |
| 111 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 112 | ; CHECK-NEXT: vmov.i8 q1, #0x0 |
| 113 | ; CHECK-NEXT: vmov.i8 q2, #0x1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 114 | ; CHECK-NEXT: vcmp.s8 gt, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 115 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 116 | ; CHECK-NEXT: bx lr |
| 117 | entry: |
| 118 | %c = icmp sgt <16 x i8> %src, zeroinitializer |
| 119 | %0 = zext <16 x i1> %c to <16 x i8> |
| 120 | ret <16 x i8> %0 |
| 121 | } |
| 122 | |
| 123 | define arm_aapcs_vfpcc <2 x i64> @zext_v2i1_v2i64(<2 x i64> %src) { |
| 124 | ; CHECK-LABEL: zext_v2i1_v2i64: |
| 125 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 126 | ; CHECK-NEXT: vmov r2, s2 |
| 127 | ; CHECK-NEXT: adr r1, .LCPI7_0 |
| 128 | ; CHECK-NEXT: vldrw.u32 q1, [r1] |
| 129 | ; CHECK-NEXT: vmov r1, s3 |
| 130 | ; CHECK-NEXT: vmov r3, s0 |
| 131 | ; CHECK-NEXT: movs r0, #0 |
| 132 | ; CHECK-NEXT: rsbs r2, r2, #0 |
| 133 | ; CHECK-NEXT: vmov r2, s1 |
| 134 | ; CHECK-NEXT: sbcs.w r1, r0, r1 |
| 135 | ; CHECK-NEXT: mov.w r1, #0 |
| 136 | ; CHECK-NEXT: it lt |
| 137 | ; CHECK-NEXT: movlt r1, #1 |
| 138 | ; CHECK-NEXT: cmp r1, #0 |
| 139 | ; CHECK-NEXT: it ne |
| 140 | ; CHECK-NEXT: movne.w r1, #-1 |
| 141 | ; CHECK-NEXT: rsbs r3, r3, #0 |
| 142 | ; CHECK-NEXT: sbcs.w r2, r0, r2 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 143 | ; CHECK-NEXT: it lt |
| 144 | ; CHECK-NEXT: movlt r0, #1 |
| 145 | ; CHECK-NEXT: cmp r0, #0 |
| 146 | ; CHECK-NEXT: it ne |
| 147 | ; CHECK-NEXT: movne.w r0, #-1 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 148 | ; CHECK-NEXT: vmov.32 q0[0], r0 |
| 149 | ; CHECK-NEXT: vmov.32 q0[2], r1 |
| 150 | ; CHECK-NEXT: vand q0, q0, q1 |
David Green | c7e55d4 | 2019-07-24 11:51:36 +0000 | [diff] [blame] | 151 | ; CHECK-NEXT: bx lr |
| 152 | ; CHECK-NEXT: .p2align 4 |
| 153 | ; CHECK-NEXT: @ %bb.1: |
| 154 | ; CHECK-NEXT: .LCPI7_0: |
| 155 | ; CHECK-NEXT: .long 1 @ 0x1 |
| 156 | ; CHECK-NEXT: .long 0 @ 0x0 |
| 157 | ; CHECK-NEXT: .long 1 @ 0x1 |
| 158 | ; CHECK-NEXT: .long 0 @ 0x0 |
| 159 | entry: |
| 160 | %c = icmp sgt <2 x i64> %src, zeroinitializer |
| 161 | %0 = zext <2 x i1> %c to <2 x i64> |
| 162 | ret <2 x i64> %0 |
| 163 | } |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 164 | |
| 165 | |
| 166 | define arm_aapcs_vfpcc <4 x float> @uitofp_v4i1_v4f32(<4 x i32> %src) { |
| 167 | ; CHECK-LABEL: uitofp_v4i1_v4f32: |
| 168 | ; CHECK: @ %bb.0: @ %entry |
David Green | 9cf344e | 2019-07-28 13:53:39 +0000 | [diff] [blame] | 169 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
| 170 | ; CHECK-NEXT: vmov.f32 q2, #1.000000e+00 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 171 | ; CHECK-NEXT: vcmp.s32 gt, q0, zr |
David Green | 9cf344e | 2019-07-28 13:53:39 +0000 | [diff] [blame] | 172 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 173 | ; CHECK-NEXT: bx lr |
| 174 | entry: |
| 175 | %c = icmp sgt <4 x i32> %src, zeroinitializer |
| 176 | %0 = uitofp <4 x i1> %c to <4 x float> |
| 177 | ret <4 x float> %0 |
| 178 | } |
| 179 | |
| 180 | define arm_aapcs_vfpcc <4 x float> @sitofp_v4i1_v4f32(<4 x i32> %src) { |
| 181 | ; CHECK-LABEL: sitofp_v4i1_v4f32: |
| 182 | ; CHECK: @ %bb.0: @ %entry |
David Green | 9cf344e | 2019-07-28 13:53:39 +0000 | [diff] [blame] | 183 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
| 184 | ; CHECK-NEXT: vmov.f32 q2, #-1.000000e+00 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 185 | ; CHECK-NEXT: vcmp.s32 gt, q0, zr |
David Green | 9cf344e | 2019-07-28 13:53:39 +0000 | [diff] [blame] | 186 | ; CHECK-NEXT: vpsel q0, q2, q1 |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 187 | ; CHECK-NEXT: bx lr |
| 188 | entry: |
| 189 | %c = icmp sgt <4 x i32> %src, zeroinitializer |
| 190 | %0 = sitofp <4 x i1> %c to <4 x float> |
| 191 | ret <4 x float> %0 |
| 192 | } |
| 193 | |
| 194 | define arm_aapcs_vfpcc <4 x float> @fptoui_v4i1_v4f32(<4 x float> %src) { |
| 195 | ; CHECK-LABEL: fptoui_v4i1_v4f32: |
| 196 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 197 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
David Green | 9cf344e | 2019-07-28 13:53:39 +0000 | [diff] [blame] | 198 | ; CHECK-NEXT: vmov.f32 q2, #1.000000e+00 |
| 199 | ; CHECK-NEXT: vcmp.f32 ne, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 200 | ; CHECK-NEXT: vpsel q0, q2, q1 |
| 201 | ; CHECK-NEXT: bx lr |
| 202 | entry: |
| 203 | %0 = fptoui <4 x float> %src to <4 x i1> |
| 204 | %s = select <4 x i1> %0, <4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>, <4 x float> zeroinitializer |
| 205 | ret <4 x float> %s |
| 206 | } |
| 207 | |
| 208 | define arm_aapcs_vfpcc <4 x float> @fptosi_v4i1_v4f32(<4 x float> %src) { |
| 209 | ; CHECK-LABEL: fptosi_v4i1_v4f32: |
| 210 | ; CHECK: @ %bb.0: @ %entry |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 211 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
David Green | 9cf344e | 2019-07-28 13:53:39 +0000 | [diff] [blame] | 212 | ; CHECK-NEXT: vmov.f32 q2, #1.000000e+00 |
| 213 | ; CHECK-NEXT: vcmp.f32 ne, q0, zr |
David Green | 047a0b6 | 2019-07-24 17:26:26 +0000 | [diff] [blame] | 214 | ; CHECK-NEXT: vpsel q0, q2, q1 |
| 215 | ; CHECK-NEXT: bx lr |
| 216 | entry: |
| 217 | %0 = fptosi <4 x float> %src to <4 x i1> |
| 218 | %s = select <4 x i1> %0, <4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>, <4 x float> zeroinitializer |
| 219 | ret <4 x float> %s |
| 220 | } |
| 221 | |
David Green | 9cf344e | 2019-07-28 13:53:39 +0000 | [diff] [blame] | 222 | |
| 223 | |
| 224 | define arm_aapcs_vfpcc <8 x half> @uitofp_v8i1_v8f16(<8 x i16> %src) { |
| 225 | ; CHECK-LABEL: uitofp_v8i1_v8f16: |
| 226 | ; CHECK: @ %bb.0: @ %entry |
| 227 | ; CHECK-NEXT: vmov.i16 q1, #0x0 |
| 228 | ; CHECK-NEXT: vmov.i16 q2, #0x3c00 |
| 229 | ; CHECK-NEXT: vcmp.s16 gt, q0, zr |
| 230 | ; CHECK-NEXT: vpsel q0, q2, q1 |
| 231 | ; CHECK-NEXT: bx lr |
| 232 | entry: |
| 233 | %c = icmp sgt <8 x i16> %src, zeroinitializer |
| 234 | %0 = uitofp <8 x i1> %c to <8 x half> |
| 235 | ret <8 x half> %0 |
| 236 | } |
| 237 | |
| 238 | define arm_aapcs_vfpcc <8 x half> @sitofp_v8i1_v8f16(<8 x i16> %src) { |
| 239 | ; CHECK-LABEL: sitofp_v8i1_v8f16: |
| 240 | ; CHECK: @ %bb.0: @ %entry |
| 241 | ; CHECK-NEXT: vmov.i16 q1, #0x0 |
| 242 | ; CHECK-NEXT: vmov.i16 q2, #0xbc00 |
| 243 | ; CHECK-NEXT: vcmp.s16 gt, q0, zr |
| 244 | ; CHECK-NEXT: vpsel q0, q2, q1 |
| 245 | ; CHECK-NEXT: bx lr |
| 246 | entry: |
| 247 | %c = icmp sgt <8 x i16> %src, zeroinitializer |
| 248 | %0 = sitofp <8 x i1> %c to <8 x half> |
| 249 | ret <8 x half> %0 |
| 250 | } |
| 251 | |
| 252 | define arm_aapcs_vfpcc <8 x half> @fptoui_v8i1_v8f16(<8 x half> %src) { |
| 253 | ; CHECK-LABEL: fptoui_v8i1_v8f16: |
| 254 | ; CHECK: @ %bb.0: @ %entry |
| 255 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
| 256 | ; CHECK-NEXT: vmov.i16 q2, #0x3c00 |
| 257 | ; CHECK-NEXT: vcmp.f16 ne, q0, zr |
| 258 | ; CHECK-NEXT: vpsel q0, q2, q1 |
| 259 | ; CHECK-NEXT: bx lr |
| 260 | entry: |
| 261 | %0 = fptoui <8 x half> %src to <8 x i1> |
| 262 | %s = select <8 x i1> %0, <8 x half> <half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0>, <8 x half> zeroinitializer |
| 263 | ret <8 x half> %s |
| 264 | } |
| 265 | |
| 266 | define arm_aapcs_vfpcc <8 x half> @fptosi_v8i1_v8f16(<8 x half> %src) { |
| 267 | ; CHECK-LABEL: fptosi_v8i1_v8f16: |
| 268 | ; CHECK: @ %bb.0: @ %entry |
| 269 | ; CHECK-NEXT: vmov.i32 q1, #0x0 |
| 270 | ; CHECK-NEXT: vmov.i16 q2, #0x3c00 |
| 271 | ; CHECK-NEXT: vcmp.f16 ne, q0, zr |
| 272 | ; CHECK-NEXT: vpsel q0, q2, q1 |
| 273 | ; CHECK-NEXT: bx lr |
| 274 | entry: |
| 275 | %0 = fptosi <8 x half> %src to <8 x i1> |
| 276 | %s = select <8 x i1> %0, <8 x half> <half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0>, <8 x half> zeroinitializer |
| 277 | ret <8 x half> %s |
| 278 | } |