blob: b51c23fd68804b803d40095d1280129cfe1d7f33 [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
Tom Stellarde1818af2016-02-18 03:42:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//===----------------------------------------------------------------------===//
11//
12/// \file
13///
14/// This file contains definition for AMDGPU ISA disassembler
15//
16//===----------------------------------------------------------------------===//
17
18// ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000020#include "Disassembler/AMDGPUDisassembler.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000021#include "AMDGPU.h"
22#include "AMDGPURegisterInfo.h"
Artem Tamazov212a2512016-05-24 12:05:16 +000023#include "SIDefines.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000024#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000025#include "llvm-c/Disassembler.h"
26#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/ArrayRef.h"
28#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000029#include "llvm/BinaryFormat/ELF.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000030#include "llvm/MC/MCContext.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000031#include "llvm/MC/MCDisassembler/MCDisassembler.h"
32#include "llvm/MC/MCExpr.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000033#include "llvm/MC/MCFixedLenDisassembler.h"
34#include "llvm/MC/MCInst.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000035#include "llvm/MC/MCSubtargetInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000036#include "llvm/Support/Endian.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/MathExtras.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000039#include "llvm/Support/TargetRegistry.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000040#include "llvm/Support/raw_ostream.h"
41#include <algorithm>
42#include <cassert>
43#include <cstddef>
44#include <cstdint>
45#include <iterator>
46#include <tuple>
47#include <vector>
Tom Stellarde1818af2016-02-18 03:42:32 +000048
Tom Stellarde1818af2016-02-18 03:42:32 +000049using namespace llvm;
50
51#define DEBUG_TYPE "amdgpu-disassembler"
52
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000053using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
Tom Stellarde1818af2016-02-18 03:42:32 +000054
Nikolay Haustovac106ad2016-03-01 13:57:29 +000055inline static MCDisassembler::DecodeStatus
56addOperand(MCInst &Inst, const MCOperand& Opnd) {
57 Inst.addOperand(Opnd);
58 return Opnd.isValid() ?
59 MCDisassembler::Success :
60 MCDisassembler::SoftFail;
Tom Stellarde1818af2016-02-18 03:42:32 +000061}
62
Sam Kolton549c89d2017-06-21 08:53:38 +000063static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64 uint16_t NameIdx) {
65 int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66 if (OpIdx != -1) {
67 auto I = MI.begin();
68 std::advance(I, OpIdx);
69 MI.insert(I, Op);
70 }
71 return OpIdx;
72}
73
Sam Kolton3381d7a2016-10-06 13:46:08 +000074static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
75 uint64_t Addr, const void *Decoder) {
76 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
77
78 APInt SignedOffset(18, Imm * 4, true);
79 int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
80
81 if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
82 return MCDisassembler::Success;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +000083 return addOperand(Inst, MCOperand::createImm(Imm));
Sam Kolton3381d7a2016-10-06 13:46:08 +000084}
85
Sam Kolton363f47a2017-05-26 15:52:00 +000086#define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87static DecodeStatus StaticDecoderName(MCInst &Inst, \
88 unsigned Imm, \
89 uint64_t /*Addr*/, \
90 const void *Decoder) { \
Nikolay Haustovac106ad2016-03-01 13:57:29 +000091 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
Sam Kolton363f47a2017-05-26 15:52:00 +000092 return addOperand(Inst, DAsm->DecoderName(Imm)); \
Tom Stellarde1818af2016-02-18 03:42:32 +000093}
94
Sam Kolton363f47a2017-05-26 15:52:00 +000095#define DECODE_OPERAND_REG(RegClass) \
96DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
Tom Stellarde1818af2016-02-18 03:42:32 +000097
Sam Kolton363f47a2017-05-26 15:52:00 +000098DECODE_OPERAND_REG(VGPR_32)
99DECODE_OPERAND_REG(VS_32)
100DECODE_OPERAND_REG(VS_64)
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000101DECODE_OPERAND_REG(VS_128)
Nikolay Haustov161a1582016-02-25 16:09:14 +0000102
Sam Kolton363f47a2017-05-26 15:52:00 +0000103DECODE_OPERAND_REG(VReg_64)
104DECODE_OPERAND_REG(VReg_96)
105DECODE_OPERAND_REG(VReg_128)
Tom Stellarde1818af2016-02-18 03:42:32 +0000106
Sam Kolton363f47a2017-05-26 15:52:00 +0000107DECODE_OPERAND_REG(SReg_32)
108DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000109DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
Sam Kolton363f47a2017-05-26 15:52:00 +0000110DECODE_OPERAND_REG(SReg_64)
111DECODE_OPERAND_REG(SReg_64_XEXEC)
112DECODE_OPERAND_REG(SReg_128)
113DECODE_OPERAND_REG(SReg_256)
114DECODE_OPERAND_REG(SReg_512)
Tom Stellarde1818af2016-02-18 03:42:32 +0000115
Matt Arsenault4bd72362016-12-10 00:39:12 +0000116static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
117 unsigned Imm,
118 uint64_t Addr,
119 const void *Decoder) {
120 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
121 return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
122}
123
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000124static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
125 unsigned Imm,
126 uint64_t Addr,
127 const void *Decoder) {
128 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
129 return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
130}
131
Sam Kolton549c89d2017-06-21 08:53:38 +0000132#define DECODE_SDWA(DecName) \
133DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
Sam Kolton363f47a2017-05-26 15:52:00 +0000134
Sam Kolton549c89d2017-06-21 08:53:38 +0000135DECODE_SDWA(Src32)
136DECODE_SDWA(Src16)
137DECODE_SDWA(VopcDst)
Sam Kolton363f47a2017-05-26 15:52:00 +0000138
Tom Stellarde1818af2016-02-18 03:42:32 +0000139#include "AMDGPUGenDisassemblerTables.inc"
140
141//===----------------------------------------------------------------------===//
142//
143//===----------------------------------------------------------------------===//
144
Sam Kolton1048fb12016-03-31 14:15:04 +0000145template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
146 assert(Bytes.size() >= sizeof(T));
147 const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
148 Bytes = Bytes.slice(sizeof(T));
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000149 return Res;
150}
151
152DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153 MCInst &MI,
154 uint64_t Inst,
155 uint64_t Address) const {
156 assert(MI.getOpcode() == 0);
157 assert(MI.getNumOperands() == 0);
158 MCInst TmpInst;
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000159 HasLiteral = false;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000160 const auto SavedBytes = Bytes;
161 if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162 MI = TmpInst;
163 return MCDisassembler::Success;
164 }
165 Bytes = SavedBytes;
166 return MCDisassembler::Fail;
167}
168
Tom Stellarde1818af2016-02-18 03:42:32 +0000169DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000170 ArrayRef<uint8_t> Bytes_,
Nikolay Haustov161a1582016-02-25 16:09:14 +0000171 uint64_t Address,
Tom Stellarde1818af2016-02-18 03:42:32 +0000172 raw_ostream &WS,
173 raw_ostream &CS) const {
174 CommentStream = &CS;
Sam Kolton549c89d2017-06-21 08:53:38 +0000175 bool IsSDWA = false;
Tom Stellarde1818af2016-02-18 03:42:32 +0000176
177 // ToDo: AMDGPUDisassembler supports only VI ISA.
Matt Arsenaultd122abe2017-02-15 21:50:34 +0000178 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179 report_fatal_error("Disassembly not yet supported for subtarget");
Tom Stellarde1818af2016-02-18 03:42:32 +0000180
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000181 const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182 Bytes = Bytes_.slice(0, MaxInstBytesNum);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000183
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000184 DecodeStatus Res = MCDisassembler::Fail;
185 do {
Valery Pykhtin824e8042016-03-04 10:59:50 +0000186 // ToDo: better to switch encoding length using some bit predicate
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000187 // but it is unknown yet, so try all we can
Matt Arsenault37fefd62016-06-10 02:18:02 +0000188
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000189 // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190 // encodings
Sam Kolton1048fb12016-03-31 14:15:04 +0000191 if (Bytes.size() >= 8) {
192 const uint64_t QW = eatBytes<uint64_t>(Bytes);
193 Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
194 if (Res) break;
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000195
196 Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000197 if (Res) { IsSDWA = true; break; }
Sam Kolton363f47a2017-05-26 15:52:00 +0000198
199 Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000200 if (Res) { IsSDWA = true; break; }
Changpeng Fang09058702018-01-30 16:42:40 +0000201
202 if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
203 Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
204 if (Res) break;
205 }
Sam Kolton1048fb12016-03-31 14:15:04 +0000206 }
207
208 // Reinitialize Bytes as DPP64 could have eaten too much
209 Bytes = Bytes_.slice(0, MaxInstBytesNum);
210
211 // Try decode 32-bit instruction
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000212 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000213 const uint32_t DW = eatBytes<uint32_t>(Bytes);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000214 Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
215 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000216
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000217 Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
218 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000219
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000220 Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
221 if (Res) break;
222
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000223 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000224 const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000225 Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
226 if (Res) break;
227
228 Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000229 if (Res) break;
230
231 Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000232 } while (false);
233
Matt Arsenault678e1112017-04-10 17:58:06 +0000234 if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
235 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
236 MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
237 // Insert dummy unused src2_modifiers.
Sam Kolton549c89d2017-06-21 08:53:38 +0000238 insertNamedMCOperand(MI, MCOperand::createImm(0),
239 AMDGPU::OpName::src2_modifiers);
Matt Arsenault678e1112017-04-10 17:58:06 +0000240 }
241
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000242 if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
243 Res = convertMIMGInst(MI);
244 }
245
Sam Kolton549c89d2017-06-21 08:53:38 +0000246 if (Res && IsSDWA)
247 Res = convertSDWAInst(MI);
248
Tim Corringham7116e892018-03-26 17:06:33 +0000249 // if the opcode was not recognized we'll assume a Size of 4 bytes
250 // (unless there are fewer bytes left)
251 Size = Res ? (MaxInstBytesNum - Bytes.size())
252 : std::min((size_t)4, Bytes_.size());
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000253 return Res;
Tom Stellarde1818af2016-02-18 03:42:32 +0000254}
255
Sam Kolton549c89d2017-06-21 08:53:38 +0000256DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
257 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
258 if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
259 // VOPC - insert clamp
260 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
261 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
262 int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
263 if (SDst != -1) {
264 // VOPC - insert VCC register as sdst
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000265 insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
Sam Kolton549c89d2017-06-21 08:53:38 +0000266 AMDGPU::OpName::sdst);
267 } else {
268 // VOP1/2 - insert omod if present in instruction
269 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
270 }
271 }
272 return MCDisassembler::Success;
273}
274
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000275// Note that MIMG format provides no information about VADDR size.
276// Consequently, decoded instructions always show address
277// as if it has 1 dword, which could be not really so.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000278DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000279
280 if (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4) {
281 return MCDisassembler::Success;
282 }
283
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000284 int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
285 AMDGPU::OpName::vdst);
286
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000287 int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
288 AMDGPU::OpName::vdata);
289
290 int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
291 AMDGPU::OpName::dmask);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000292
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000293 int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
294 AMDGPU::OpName::tfe);
295
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000296 assert(VDataIdx != -1);
297 assert(DMaskIdx != -1);
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000298 assert(TFEIdx != -1);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000299
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000300 bool IsAtomic = (VDstIdx != -1);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000301
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000302 unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
303 if (DMask == 0)
304 return MCDisassembler::Success;
305
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000306 unsigned DstSize = countPopulation(DMask);
307 if (DstSize == 1)
308 return MCDisassembler::Success;
309
310 bool D16 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::D16;
311 if (D16 && AMDGPU::hasPackedD16(STI)) {
312 DstSize = (DstSize + 1) / 2;
313 }
314
315 // FIXME: Add tfe support
316 if (MI.getOperand(TFEIdx).getImm())
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000317 return MCDisassembler::Success;
318
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000319 int NewOpcode = -1;
320
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000321 if (IsAtomic) {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000322 if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) {
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000323 NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), DstSize);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000324 }
325 if (NewOpcode == -1) return MCDisassembler::Success;
326 } else {
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000327 NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), DstSize);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000328 assert(NewOpcode != -1 && "could not find matching mimg channel instruction");
329 }
330
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000331 auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
332
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000333 // Get first subregister of VData
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000334 unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000335 unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
336 Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
337
338 // Widen the register to the correct number of enabled channels.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000339 auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
340 &MRI.getRegClass(RCID));
341 if (NewVdata == AMDGPU::NoRegister) {
342 // It's possible to encode this such that the low register + enabled
343 // components exceeds the register count.
344 return MCDisassembler::Success;
345 }
346
347 MI.setOpcode(NewOpcode);
348 // vaddr will be always appear as a single VGPR. This will look different than
349 // how it is usually emitted because the number of register components is not
350 // in the instruction encoding.
351 MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000352
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000353 if (IsAtomic) {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000354 // Atomic operations have an additional operand (a copy of data)
355 MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
356 }
357
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000358 return MCDisassembler::Success;
359}
360
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000361const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
362 return getContext().getRegisterInfo()->
363 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
Tom Stellarde1818af2016-02-18 03:42:32 +0000364}
365
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000366inline
367MCOperand AMDGPUDisassembler::errOperand(unsigned V,
368 const Twine& ErrMsg) const {
369 *CommentStream << "Error: " + ErrMsg;
370
371 // ToDo: add support for error operands to MCInst.h
372 // return MCOperand::createError(V);
373 return MCOperand();
Nikolay Haustov161a1582016-02-25 16:09:14 +0000374}
375
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000376inline
377MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000378 return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
Tom Stellarde1818af2016-02-18 03:42:32 +0000379}
380
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000381inline
382MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
383 unsigned Val) const {
384 const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
385 if (Val >= RegCl.getNumRegs())
386 return errOperand(Val, Twine(getRegClassName(RegClassID)) +
387 ": unknown register " + Twine(Val));
388 return createRegOperand(RegCl.getRegister(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000389}
390
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000391inline
392MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
393 unsigned Val) const {
Tom Stellarde1818af2016-02-18 03:42:32 +0000394 // ToDo: SI/CI have 104 SGPRs, VI - 102
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000395 // Valery: here we accepting as much as we can, let assembler sort it out
396 int shift = 0;
397 switch (SRegClassID) {
398 case AMDGPU::SGPR_32RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000399 case AMDGPU::TTMP_32RegClassID:
400 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000401 case AMDGPU::SGPR_64RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000402 case AMDGPU::TTMP_64RegClassID:
403 shift = 1;
404 break;
405 case AMDGPU::SGPR_128RegClassID:
406 case AMDGPU::TTMP_128RegClassID:
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000407 // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
408 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000409 case AMDGPU::SGPR_256RegClassID:
410 case AMDGPU::TTMP_256RegClassID:
411 // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000412 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000413 case AMDGPU::SGPR_512RegClassID:
414 case AMDGPU::TTMP_512RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000415 shift = 2;
416 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000417 // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
418 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000419 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +0000420 llvm_unreachable("unhandled register class");
Tom Stellarde1818af2016-02-18 03:42:32 +0000421 }
Matt Arsenault92b355b2016-11-15 19:34:37 +0000422
423 if (Val % (1 << shift)) {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000424 *CommentStream << "Warning: " << getRegClassName(SRegClassID)
425 << ": scalar reg isn't aligned " << Val;
Matt Arsenault92b355b2016-11-15 19:34:37 +0000426 }
427
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000428 return createRegOperand(SRegClassID, Val >> shift);
Tom Stellarde1818af2016-02-18 03:42:32 +0000429}
430
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000431MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000432 return decodeSrcOp(OPW32, Val);
Tom Stellarde1818af2016-02-18 03:42:32 +0000433}
434
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000435MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000436 return decodeSrcOp(OPW64, Val);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000437}
438
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000439MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
440 return decodeSrcOp(OPW128, Val);
441}
442
Matt Arsenault4bd72362016-12-10 00:39:12 +0000443MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
444 return decodeSrcOp(OPW16, Val);
445}
446
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000447MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
448 return decodeSrcOp(OPWV216, Val);
449}
450
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000451MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000452 // Some instructions have operand restrictions beyond what the encoding
453 // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
454 // high bit.
455 Val &= 255;
456
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000457 return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
458}
459
460MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
461 return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
462}
463
464MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
465 return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
466}
467
468MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
469 return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
470}
471
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000472MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
473 // table-gen generated disassembler doesn't care about operand types
474 // leaving only registry class so SSrc_32 operand turns into SReg_32
475 // and therefore we accept immediates and literals here as well
Artem Tamazov212a2512016-05-24 12:05:16 +0000476 return decodeSrcOp(OPW32, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000477}
478
Matt Arsenault640c44b2016-11-29 19:39:53 +0000479MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
480 unsigned Val) const {
481 // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
Artem Tamazov38e496b2016-04-29 17:04:50 +0000482 return decodeOperand_SReg_32(Val);
483}
484
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000485MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
486 unsigned Val) const {
487 // SReg_32_XM0 is SReg_32 without EXEC_HI
488 return decodeOperand_SReg_32(Val);
489}
490
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000491MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
Matt Arsenault640c44b2016-11-29 19:39:53 +0000492 return decodeSrcOp(OPW64, Val);
493}
494
495MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000496 return decodeSrcOp(OPW64, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000497}
498
499MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000500 return decodeSrcOp(OPW128, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000501}
502
503MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000504 return decodeDstOp(OPW256, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000505}
506
507MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000508 return decodeDstOp(OPW512, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000509}
510
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000511MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
Nikolay Haustov161a1582016-02-25 16:09:14 +0000512 // For now all literal constants are supposed to be unsigned integer
513 // ToDo: deal with signed/unsigned 64-bit integer constants
514 // ToDo: deal with float/double constants
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000515 if (!HasLiteral) {
516 if (Bytes.size() < 4) {
517 return errOperand(0, "cannot read literal, inst bytes left " +
518 Twine(Bytes.size()));
519 }
520 HasLiteral = true;
521 Literal = eatBytes<uint32_t>(Bytes);
522 }
523 return MCOperand::createImm(Literal);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000524}
525
526MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000527 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000528
Artem Tamazov212a2512016-05-24 12:05:16 +0000529 assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
530 return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
531 (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
532 (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
533 // Cast prevents negative overflow.
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000534}
535
Matt Arsenault4bd72362016-12-10 00:39:12 +0000536static int64_t getInlineImmVal32(unsigned Imm) {
537 switch (Imm) {
538 case 240:
539 return FloatToBits(0.5f);
540 case 241:
541 return FloatToBits(-0.5f);
542 case 242:
543 return FloatToBits(1.0f);
544 case 243:
545 return FloatToBits(-1.0f);
546 case 244:
547 return FloatToBits(2.0f);
548 case 245:
549 return FloatToBits(-2.0f);
550 case 246:
551 return FloatToBits(4.0f);
552 case 247:
553 return FloatToBits(-4.0f);
554 case 248: // 1 / (2 * PI)
555 return 0x3e22f983;
556 default:
557 llvm_unreachable("invalid fp inline imm");
558 }
559}
560
561static int64_t getInlineImmVal64(unsigned Imm) {
562 switch (Imm) {
563 case 240:
564 return DoubleToBits(0.5);
565 case 241:
566 return DoubleToBits(-0.5);
567 case 242:
568 return DoubleToBits(1.0);
569 case 243:
570 return DoubleToBits(-1.0);
571 case 244:
572 return DoubleToBits(2.0);
573 case 245:
574 return DoubleToBits(-2.0);
575 case 246:
576 return DoubleToBits(4.0);
577 case 247:
578 return DoubleToBits(-4.0);
579 case 248: // 1 / (2 * PI)
580 return 0x3fc45f306dc9c882;
581 default:
582 llvm_unreachable("invalid fp inline imm");
583 }
584}
585
586static int64_t getInlineImmVal16(unsigned Imm) {
587 switch (Imm) {
588 case 240:
589 return 0x3800;
590 case 241:
591 return 0xB800;
592 case 242:
593 return 0x3C00;
594 case 243:
595 return 0xBC00;
596 case 244:
597 return 0x4000;
598 case 245:
599 return 0xC000;
600 case 246:
601 return 0x4400;
602 case 247:
603 return 0xC400;
604 case 248: // 1 / (2 * PI)
605 return 0x3118;
606 default:
607 llvm_unreachable("invalid fp inline imm");
608 }
609}
610
611MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000612 assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
613 && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000614
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000615 // ToDo: case 248: 1/(2*PI) - is allowed only on VI
Matt Arsenault4bd72362016-12-10 00:39:12 +0000616 switch (Width) {
617 case OPW32:
618 return MCOperand::createImm(getInlineImmVal32(Imm));
619 case OPW64:
620 return MCOperand::createImm(getInlineImmVal64(Imm));
621 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000622 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000623 return MCOperand::createImm(getInlineImmVal16(Imm));
624 default:
625 llvm_unreachable("implement me");
Nikolay Haustov161a1582016-02-25 16:09:14 +0000626 }
Nikolay Haustov161a1582016-02-25 16:09:14 +0000627}
628
Artem Tamazov212a2512016-05-24 12:05:16 +0000629unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000630 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000631
Artem Tamazov212a2512016-05-24 12:05:16 +0000632 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
633 switch (Width) {
634 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000635 case OPW32:
636 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000637 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000638 return VGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000639 case OPW64: return VReg_64RegClassID;
640 case OPW128: return VReg_128RegClassID;
641 }
642}
643
644unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
645 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000646
Artem Tamazov212a2512016-05-24 12:05:16 +0000647 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
648 switch (Width) {
649 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000650 case OPW32:
651 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000652 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000653 return SGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000654 case OPW64: return SGPR_64RegClassID;
655 case OPW128: return SGPR_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000656 case OPW256: return SGPR_256RegClassID;
657 case OPW512: return SGPR_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000658 }
659}
660
661unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
662 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000663
Artem Tamazov212a2512016-05-24 12:05:16 +0000664 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
665 switch (Width) {
666 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000667 case OPW32:
668 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000669 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000670 return TTMP_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000671 case OPW64: return TTMP_64RegClassID;
672 case OPW128: return TTMP_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000673 case OPW256: return TTMP_256RegClassID;
674 case OPW512: return TTMP_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000675 }
676}
677
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000678int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
679 using namespace AMDGPU::EncValues;
680
681 unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN;
682 unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX;
683
684 return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
685}
686
Artem Tamazov212a2512016-05-24 12:05:16 +0000687MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
688 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000689
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000690 assert(Val < 512); // enum9
691
Artem Tamazov212a2512016-05-24 12:05:16 +0000692 if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
693 return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
694 }
Artem Tamazovb49c3362016-05-26 15:52:16 +0000695 if (Val <= SGPR_MAX) {
696 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
Artem Tamazov212a2512016-05-24 12:05:16 +0000697 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
698 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000699
700 int TTmpIdx = getTTmpIdx(Val);
701 if (TTmpIdx >= 0) {
702 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
Artem Tamazov212a2512016-05-24 12:05:16 +0000703 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000704
Artem Tamazov212a2512016-05-24 12:05:16 +0000705 if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000706 return decodeIntImmed(Val);
707
Artem Tamazov212a2512016-05-24 12:05:16 +0000708 if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
Matt Arsenault4bd72362016-12-10 00:39:12 +0000709 return decodeFPImmed(Width, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000710
Artem Tamazov212a2512016-05-24 12:05:16 +0000711 if (Val == LITERAL_CONST)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000712 return decodeLiteralConstant();
713
Matt Arsenault4bd72362016-12-10 00:39:12 +0000714 switch (Width) {
715 case OPW32:
716 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000717 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000718 return decodeSpecialReg32(Val);
719 case OPW64:
720 return decodeSpecialReg64(Val);
721 default:
722 llvm_unreachable("unexpected immediate type");
723 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000724}
725
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000726MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
727 using namespace AMDGPU::EncValues;
728
729 assert(Val < 128);
730 assert(Width == OPW256 || Width == OPW512);
731
732 if (Val <= SGPR_MAX) {
733 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
734 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
735 }
736
737 int TTmpIdx = getTTmpIdx(Val);
738 if (TTmpIdx >= 0) {
739 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
740 }
741
742 llvm_unreachable("unknown dst register");
743}
744
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000745MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
746 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000747
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000748 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000749 case 102: return createRegOperand(FLAT_SCR_LO);
750 case 103: return createRegOperand(FLAT_SCR_HI);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000751 case 104: return createRegOperand(XNACK_MASK_LO);
752 case 105: return createRegOperand(XNACK_MASK_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000753 case 106: return createRegOperand(VCC_LO);
754 case 107: return createRegOperand(VCC_HI);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000755 case 108: assert(!isGFX9()); return createRegOperand(TBA_LO);
756 case 109: assert(!isGFX9()); return createRegOperand(TBA_HI);
757 case 110: assert(!isGFX9()); return createRegOperand(TMA_LO);
758 case 111: assert(!isGFX9()); return createRegOperand(TMA_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000759 case 124: return createRegOperand(M0);
760 case 126: return createRegOperand(EXEC_LO);
761 case 127: return createRegOperand(EXEC_HI);
Matt Arsenaulta3b3b482017-02-18 18:41:41 +0000762 case 235: return createRegOperand(SRC_SHARED_BASE);
763 case 236: return createRegOperand(SRC_SHARED_LIMIT);
764 case 237: return createRegOperand(SRC_PRIVATE_BASE);
765 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
766 // TODO: SRC_POPS_EXITING_WAVE_ID
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000767 // ToDo: no support for vccz register
768 case 251: break;
769 // ToDo: no support for execz register
770 case 252: break;
771 case 253: return createRegOperand(SCC);
772 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000773 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000774 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000775}
776
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000777MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
778 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000779
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000780 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000781 case 102: return createRegOperand(FLAT_SCR);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000782 case 104: return createRegOperand(XNACK_MASK);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000783 case 106: return createRegOperand(VCC);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000784 case 108: assert(!isGFX9()); return createRegOperand(TBA);
785 case 110: assert(!isGFX9()); return createRegOperand(TMA);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000786 case 126: return createRegOperand(EXEC);
787 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000788 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000789 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000790}
791
Sam Kolton549c89d2017-06-21 08:53:38 +0000792MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000793 const unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000794 using namespace AMDGPU::SDWA;
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000795 using namespace AMDGPU::EncValues;
Sam Kolton363f47a2017-05-26 15:52:00 +0000796
Sam Kolton549c89d2017-06-21 08:53:38 +0000797 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
Sam Koltona179d252017-06-27 15:02:23 +0000798 // XXX: static_cast<int> is needed to avoid stupid warning:
799 // compare with unsigned is always true
800 if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
Sam Kolton549c89d2017-06-21 08:53:38 +0000801 Val <= SDWA9EncValues::SRC_VGPR_MAX) {
802 return createRegOperand(getVgprClassId(Width),
803 Val - SDWA9EncValues::SRC_VGPR_MIN);
804 }
805 if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
806 Val <= SDWA9EncValues::SRC_SGPR_MAX) {
807 return createSRegOperand(getSgprClassId(Width),
808 Val - SDWA9EncValues::SRC_SGPR_MIN);
809 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000810 if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
811 Val <= SDWA9EncValues::SRC_TTMP_MAX) {
812 return createSRegOperand(getTtmpClassId(Width),
813 Val - SDWA9EncValues::SRC_TTMP_MIN);
814 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000815
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000816 const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
817
818 if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
819 return decodeIntImmed(SVal);
820
821 if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
822 return decodeFPImmed(Width, SVal);
823
824 return decodeSpecialReg32(SVal);
Sam Kolton549c89d2017-06-21 08:53:38 +0000825 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
826 return createRegOperand(getVgprClassId(Width), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000827 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000828 llvm_unreachable("unsupported target");
Sam Kolton363f47a2017-05-26 15:52:00 +0000829}
830
Sam Kolton549c89d2017-06-21 08:53:38 +0000831MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
832 return decodeSDWASrc(OPW16, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000833}
834
Sam Kolton549c89d2017-06-21 08:53:38 +0000835MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
836 return decodeSDWASrc(OPW32, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000837}
838
Sam Kolton549c89d2017-06-21 08:53:38 +0000839MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000840 using namespace AMDGPU::SDWA;
841
Sam Kolton549c89d2017-06-21 08:53:38 +0000842 assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
843 "SDWAVopcDst should be present only on GFX9");
Sam Kolton363f47a2017-05-26 15:52:00 +0000844 if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
845 Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000846
847 int TTmpIdx = getTTmpIdx(Val);
848 if (TTmpIdx >= 0) {
849 return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
850 } else if (Val > AMDGPU::EncValues::SGPR_MAX) {
Sam Kolton363f47a2017-05-26 15:52:00 +0000851 return decodeSpecialReg64(Val);
852 } else {
853 return createSRegOperand(getSgprClassId(OPW64), Val);
854 }
855 } else {
856 return createRegOperand(AMDGPU::VCC);
857 }
858}
859
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000860bool AMDGPUDisassembler::isVI() const {
861 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
862}
863
864bool AMDGPUDisassembler::isGFX9() const {
865 return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
866}
867
Sam Kolton3381d7a2016-10-06 13:46:08 +0000868//===----------------------------------------------------------------------===//
869// AMDGPUSymbolizer
870//===----------------------------------------------------------------------===//
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000871
Sam Kolton3381d7a2016-10-06 13:46:08 +0000872// Try to find symbol name for specified label
873bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
874 raw_ostream &/*cStream*/, int64_t Value,
875 uint64_t /*Address*/, bool IsBranch,
876 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000877 using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
878 using SectionSymbolsTy = std::vector<SymbolInfoTy>;
Sam Kolton3381d7a2016-10-06 13:46:08 +0000879
880 if (!IsBranch) {
881 return false;
882 }
883
884 auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
Nicolai Haehnleb1c3b222018-04-10 15:46:43 +0000885 if (!Symbols)
886 return false;
887
Sam Kolton3381d7a2016-10-06 13:46:08 +0000888 auto Result = std::find_if(Symbols->begin(), Symbols->end(),
889 [Value](const SymbolInfoTy& Val) {
890 return std::get<0>(Val) == static_cast<uint64_t>(Value)
891 && std::get<2>(Val) == ELF::STT_NOTYPE;
892 });
893 if (Result != Symbols->end()) {
894 auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
895 const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
896 Inst.addOperand(MCOperand::createExpr(Add));
897 return true;
898 }
899 return false;
900}
901
Matt Arsenault92b355b2016-11-15 19:34:37 +0000902void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
903 int64_t Value,
904 uint64_t Address) {
905 llvm_unreachable("unimplemented");
906}
907
Sam Kolton3381d7a2016-10-06 13:46:08 +0000908//===----------------------------------------------------------------------===//
909// Initialization
910//===----------------------------------------------------------------------===//
911
912static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
913 LLVMOpInfoCallback /*GetOpInfo*/,
914 LLVMSymbolLookupCallback /*SymbolLookUp*/,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000915 void *DisInfo,
Sam Kolton3381d7a2016-10-06 13:46:08 +0000916 MCContext *Ctx,
917 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
918 return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
919}
920
Tom Stellarde1818af2016-02-18 03:42:32 +0000921static MCDisassembler *createAMDGPUDisassembler(const Target &T,
922 const MCSubtargetInfo &STI,
923 MCContext &Ctx) {
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000924 return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
Tom Stellarde1818af2016-02-18 03:42:32 +0000925}
926
927extern "C" void LLVMInitializeAMDGPUDisassembler() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000928 TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
929 createAMDGPUDisassembler);
930 TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
931 createAMDGPUSymbolizer);
Tom Stellarde1818af2016-02-18 03:42:32 +0000932}