blob: 8e7c1fe2a0217a179bccb6670943673fdc1b37ad [file] [log] [blame]
Chris Lattner101b8cd2002-12-16 16:15:28 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner101b8cd2002-12-16 16:15:28 +00009//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner74e4e9b2003-08-03 21:47:31 +000015#define DEBUG_TYPE "regalloc"
Chris Lattnerbfa53192003-01-13 00:25:40 +000016#include "llvm/CodeGen/Passes.h"
Chris Lattnerb4e41112002-12-28 20:40:43 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner101b8cd2002-12-16 16:15:28 +000018#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner42714ec2002-12-25 05:05:46 +000019#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerca4362f2002-12-28 21:08:26 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnerbfa53192003-01-13 00:25:40 +000021#include "llvm/CodeGen/LiveVariables.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chris Lattnerb4d58d72003-01-14 22:00:31 +000023#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner101b8cd2002-12-16 16:15:28 +000024#include "llvm/Target/TargetMachine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000028#include "llvm/ADT/DenseMap.h"
29#include "llvm/ADT/Statistic.h"
Chris Lattnerc8b07dd2004-10-26 15:35:58 +000030#include <algorithm>
Chris Lattnerde02d772006-01-22 23:41:00 +000031#include <iostream>
Chris Lattnerc330b982004-01-31 21:27:19 +000032using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000033
Chris Lattner101b8cd2002-12-16 16:15:28 +000034namespace {
Andrew Lenharthc496b412006-07-20 17:28:38 +000035 static Statistic<> NumStores("ra-local", "Number of stores added");
36 static Statistic<> NumLoads ("ra-local", "Number of loads added");
Andrew Lenharthec104a22006-07-20 17:43:27 +000037 static Statistic<> NumFolded("ra-local", "Number of loads/stores folded "
38 "into instructions");
Jim Laskey95eda5b2006-08-01 14:21:23 +000039
40 static RegisterRegAlloc
41 localRegAlloc("local", " local register allocator",
42 createLocalRegisterAllocator);
43
44
Chris Lattner996795b2006-06-28 23:17:24 +000045 class VISIBILITY_HIDDEN RA : public MachineFunctionPass {
Chris Lattnerb4e41112002-12-28 20:40:43 +000046 const TargetMachine *TM;
Chris Lattner101b8cd2002-12-16 16:15:28 +000047 MachineFunction *MF;
Chris Lattnerb4e41112002-12-28 20:40:43 +000048 const MRegisterInfo *RegInfo;
Chris Lattnerbfa53192003-01-13 00:25:40 +000049 LiveVariables *LV;
Chris Lattner24f0f0e2005-01-23 22:51:56 +000050 bool *PhysRegsEverUsed;
Chris Lattner42714ec2002-12-25 05:05:46 +000051
Chris Lattner815b85e2003-08-04 23:36:39 +000052 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
53 // values are spilled.
Chris Lattnerb4e41112002-12-28 20:40:43 +000054 std::map<unsigned, int> StackSlotForVirtReg;
Chris Lattner101b8cd2002-12-16 16:15:28 +000055
56 // Virt2PhysRegMap - This map contains entries for each virtual register
Alkis Evlogimenosd8bace72004-02-25 21:55:45 +000057 // that is currently available in a physical register.
58 DenseMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
Chris Lattner80cbed42004-02-09 02:12:04 +000059
60 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
Alkis Evlogimenosd8bace72004-02-25 21:55:45 +000061 return Virt2PhysRegMap[VirtReg];
Chris Lattner80cbed42004-02-09 02:12:04 +000062 }
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +000063
Chris Lattner490627a2004-02-09 01:26:13 +000064 // PhysRegsUsed - This array is effectively a map, containing entries for
65 // each physical register that currently has a value (ie, it is in
66 // Virt2PhysRegMap). The value mapped to is the virtual register
67 // corresponding to the physical register (the inverse of the
68 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
Chris Lattner9b1a6eb2006-09-08 19:03:30 +000069 // because it is used by a future instruction, and to -2 if it is not
70 // allocatable. If the entry for a physical register is -1, then the
71 // physical register is "not in the map".
Chris Lattner101b8cd2002-12-16 16:15:28 +000072 //
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +000073 std::vector<int> PhysRegsUsed;
Chris Lattner101b8cd2002-12-16 16:15:28 +000074
75 // PhysRegsUseOrder - This contains a list of the physical registers that
76 // currently have a virtual register value in them. This list provides an
77 // ordering of registers, imposing a reallocation order. This list is only
78 // used if all registers are allocated and we have to spill one, in which
79 // case we spill the least recently used register. Entries at the front of
80 // the list are the least recently used registers, entries at the back are
81 // the most recently used.
82 //
83 std::vector<unsigned> PhysRegsUseOrder;
84
Chris Lattnerbfa53192003-01-13 00:25:40 +000085 // VirtRegModified - This bitset contains information about which virtual
86 // registers need to be spilled back to memory when their registers are
87 // scavenged. If a virtual register has simply been rematerialized, there
88 // is no reason to spill it to memory when we need the register back.
Chris Lattnerd4627092002-12-18 08:14:26 +000089 //
Chris Lattnerbfa53192003-01-13 00:25:40 +000090 std::vector<bool> VirtRegModified;
91
92 void markVirtRegModified(unsigned Reg, bool Val = true) {
Chris Lattnerc330b982004-01-31 21:27:19 +000093 assert(MRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Chris Lattnerbfa53192003-01-13 00:25:40 +000094 Reg -= MRegisterInfo::FirstVirtualRegister;
95 if (VirtRegModified.size() <= Reg) VirtRegModified.resize(Reg+1);
96 VirtRegModified[Reg] = Val;
97 }
98
99 bool isVirtRegModified(unsigned Reg) const {
Chris Lattnerc330b982004-01-31 21:27:19 +0000100 assert(MRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Chris Lattnerbfa53192003-01-13 00:25:40 +0000101 assert(Reg - MRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000102 && "Illegal virtual register!");
Chris Lattnerbfa53192003-01-13 00:25:40 +0000103 return VirtRegModified[Reg - MRegisterInfo::FirstVirtualRegister];
104 }
Chris Lattnerd4627092002-12-18 08:14:26 +0000105
Chris Lattner101b8cd2002-12-16 16:15:28 +0000106 void MarkPhysRegRecentlyUsed(unsigned Reg) {
Chris Lattner7cc20d42006-09-03 07:15:37 +0000107 if (PhysRegsUseOrder.empty() ||
108 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
Chris Lattner763729c52002-12-24 00:04:55 +0000109
110 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000111 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
112 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
113 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
114 // Add it to the end of the list
115 PhysRegsUseOrder.push_back(RegMatch);
116 if (RegMatch == Reg)
117 return; // Found an exact match, exit early
118 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000119 }
120
121 public:
Chris Lattner101b8cd2002-12-16 16:15:28 +0000122 virtual const char *getPassName() const {
123 return "Local Register Allocator";
124 }
125
Chris Lattnerbfa53192003-01-13 00:25:40 +0000126 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner3d894dd2004-02-17 17:49:10 +0000127 AU.addRequired<LiveVariables>();
Chris Lattnerbfa53192003-01-13 00:25:40 +0000128 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos71390902003-12-18 22:40:24 +0000129 AU.addRequiredID(TwoAddressInstructionPassID);
Chris Lattnerbfa53192003-01-13 00:25:40 +0000130 MachineFunctionPass::getAnalysisUsage(AU);
131 }
132
Chris Lattner101b8cd2002-12-16 16:15:28 +0000133 private:
134 /// runOnMachineFunction - Register allocate the whole function
135 bool runOnMachineFunction(MachineFunction &Fn);
136
137 /// AllocateBasicBlock - Register allocate the specified basic block.
138 void AllocateBasicBlock(MachineBasicBlock &MBB);
139
Chris Lattnerd4627092002-12-18 08:14:26 +0000140
Chris Lattnerd4627092002-12-18 08:14:26 +0000141 /// areRegsEqual - This method returns true if the specified registers are
142 /// related to each other. To do this, it checks to see if they are equal
143 /// or if the first register is in the alias set of the second register.
144 ///
145 bool areRegsEqual(unsigned R1, unsigned R2) const {
146 if (R1 == R2) return true;
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000147 for (const unsigned *AliasSet = RegInfo->getAliasSet(R2);
148 *AliasSet; ++AliasSet) {
149 if (*AliasSet == R1) return true;
150 }
Chris Lattnerd4627092002-12-18 08:14:26 +0000151 return false;
152 }
153
Chris Lattnerb4e41112002-12-28 20:40:43 +0000154 /// getStackSpaceFor - This returns the frame index of the specified virtual
Chris Lattner815b85e2003-08-04 23:36:39 +0000155 /// register on the stack, allocating space if necessary.
Chris Lattnerb4e41112002-12-28 20:40:43 +0000156 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000157
Chris Lattner815b85e2003-08-04 23:36:39 +0000158 /// removePhysReg - This method marks the specified physical register as no
159 /// longer being in use.
160 ///
Chris Lattnerd4627092002-12-18 08:14:26 +0000161 void removePhysReg(unsigned PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000162
163 /// spillVirtReg - This method spills the value specified by PhysReg into
164 /// the virtual register slot specified by VirtReg. It then updates the RA
165 /// data structures to indicate the fact that PhysReg is now available.
166 ///
Chris Lattner84b40662004-02-22 19:08:15 +0000167 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Chris Lattner101b8cd2002-12-16 16:15:28 +0000168 unsigned VirtReg, unsigned PhysReg);
169
Chris Lattner0129b862002-12-16 17:44:42 +0000170 /// spillPhysReg - This method spills the specified physical register into
Chris Lattner931947d2003-08-17 18:01:15 +0000171 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
172 /// true, then the request is ignored if the physical register does not
173 /// contain a virtual register.
Chris Lattnerbfa53192003-01-13 00:25:40 +0000174 ///
Chris Lattnerddedac52004-02-17 03:57:19 +0000175 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner931947d2003-08-17 18:01:15 +0000176 unsigned PhysReg, bool OnlyVirtRegs = false);
Chris Lattner0129b862002-12-16 17:44:42 +0000177
Chris Lattnerbfa53192003-01-13 00:25:40 +0000178 /// assignVirtToPhysReg - This method updates local state so that we know
179 /// that PhysReg is the proper container for VirtReg now. The physical
180 /// register must not be used for anything else when this is called.
181 ///
182 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
183
184 /// liberatePhysReg - Make sure the specified physical register is available
185 /// for use. If there is currently a value in it, it is either moved out of
186 /// the way or spilled to memory.
187 ///
188 void liberatePhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000189 unsigned PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000190
Chris Lattner4664bd52002-12-17 02:50:10 +0000191 /// isPhysRegAvailable - Return true if the specified physical register is
192 /// free and available for use. This also includes checking to see if
193 /// aliased registers are all free...
194 ///
Chris Lattnerd4627092002-12-18 08:14:26 +0000195 bool isPhysRegAvailable(unsigned PhysReg) const;
Chris Lattnerbfa53192003-01-13 00:25:40 +0000196
197 /// getFreeReg - Look to see if there is a free register available in the
198 /// specified register class. If not, return 0.
199 ///
200 unsigned getFreeReg(const TargetRegisterClass *RC);
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000201
Chris Lattnerbfa53192003-01-13 00:25:40 +0000202 /// getReg - Find a physical register to hold the specified virtual
Chris Lattner101b8cd2002-12-16 16:15:28 +0000203 /// register. If all compatible physical registers are used, this method
204 /// spills the last used virtual register to the stack, and uses that
205 /// register.
206 ///
Chris Lattnerddedac52004-02-17 03:57:19 +0000207 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000208 unsigned VirtReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000209
Chris Lattnerddedac52004-02-17 03:57:19 +0000210 /// reloadVirtReg - This method transforms the specified specified virtual
211 /// register use to refer to a physical register. This method may do this
212 /// in one of several ways: if the register is available in a physical
213 /// register already, it uses that physical register. If the value is not
214 /// in a physical register, and if there are physical registers available,
215 /// it loads it into a register. If register pressure is high, and it is
216 /// possible, it tries to fold the load of the virtual register into the
217 /// instruction itself. It avoids doing this if register pressure is low to
218 /// improve the chance that subsequent instructions can use the reloaded
219 /// value. This method returns the modified instruction.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000220 ///
Chris Lattnerddedac52004-02-17 03:57:19 +0000221 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
222 unsigned OpNum);
Misha Brukman835702a2005-04-21 22:36:52 +0000223
Chris Lattner815b85e2003-08-04 23:36:39 +0000224
225 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
226 unsigned PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000227 };
Chris Lattner101b8cd2002-12-16 16:15:28 +0000228}
229
Chris Lattner815b85e2003-08-04 23:36:39 +0000230/// getStackSpaceFor - This allocates space for the specified virtual register
231/// to be held on the stack.
232int RA::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
233 // Find the location Reg would belong...
234 std::map<unsigned, int>::iterator I =StackSlotForVirtReg.lower_bound(VirtReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000235
Chris Lattnerb4e41112002-12-28 20:40:43 +0000236 if (I != StackSlotForVirtReg.end() && I->first == VirtReg)
Chris Lattner101b8cd2002-12-16 16:15:28 +0000237 return I->second; // Already has space allocated?
238
Chris Lattnerb4e41112002-12-28 20:40:43 +0000239 // Allocate a new stack object for this spill location...
Chris Lattnerc66f27f2004-08-15 22:02:22 +0000240 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
241 RC->getAlignment());
Chris Lattner101b8cd2002-12-16 16:15:28 +0000242
Chris Lattner101b8cd2002-12-16 16:15:28 +0000243 // Assign the slot...
Chris Lattnerb4e41112002-12-28 20:40:43 +0000244 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
245 return FrameIdx;
Chris Lattner101b8cd2002-12-16 16:15:28 +0000246}
247
Chris Lattner4664bd52002-12-17 02:50:10 +0000248
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000249/// removePhysReg - This method marks the specified physical register as no
Chris Lattnerd4627092002-12-18 08:14:26 +0000250/// longer being in use.
251///
252void RA::removePhysReg(unsigned PhysReg) {
Chris Lattner490627a2004-02-09 01:26:13 +0000253 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
Chris Lattnerd4627092002-12-18 08:14:26 +0000254
255 std::vector<unsigned>::iterator It =
256 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000257 if (It != PhysRegsUseOrder.end())
258 PhysRegsUseOrder.erase(It);
Chris Lattnerd4627092002-12-18 08:14:26 +0000259}
260
Chris Lattnerbfa53192003-01-13 00:25:40 +0000261
Chris Lattner101b8cd2002-12-16 16:15:28 +0000262/// spillVirtReg - This method spills the value specified by PhysReg into the
263/// virtual register slot specified by VirtReg. It then updates the RA data
264/// structures to indicate the fact that PhysReg is now available.
265///
Chris Lattner84b40662004-02-22 19:08:15 +0000266void RA::spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Chris Lattner101b8cd2002-12-16 16:15:28 +0000267 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner92a199d2003-08-05 04:13:58 +0000268 assert(VirtReg && "Spilling a physical register is illegal!"
Chris Lattner506fa682003-08-05 00:49:09 +0000269 " Must not have appropriate kill for the register or use exists beyond"
270 " the intended one.");
271 DEBUG(std::cerr << " Spilling register " << RegInfo->getName(PhysReg);
272 std::cerr << " containing %reg" << VirtReg;
273 if (!isVirtRegModified(VirtReg))
274 std::cerr << " which has not been modified, so no store necessary!");
Chris Lattner101b8cd2002-12-16 16:15:28 +0000275
Chris Lattner506fa682003-08-05 00:49:09 +0000276 // Otherwise, there is a virtual register corresponding to this physical
277 // register. We only need to spill it into its stack slot if it has been
278 // modified.
279 if (isVirtRegModified(VirtReg)) {
280 const TargetRegisterClass *RC = MF->getSSARegMap()->getRegClass(VirtReg);
281 int FrameIndex = getStackSpaceFor(VirtReg, RC);
282 DEBUG(std::cerr << " to stack slot #" << FrameIndex);
Chris Lattner5a6199f2005-09-30 01:29:00 +0000283 RegInfo->storeRegToStackSlot(MBB, I, PhysReg, FrameIndex, RC);
Alkis Evlogimenosd0a60b72004-02-19 06:19:09 +0000284 ++NumStores; // Update statistics
Chris Lattner101b8cd2002-12-16 16:15:28 +0000285 }
Chris Lattner80cbed42004-02-09 02:12:04 +0000286
287 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
Chris Lattner101b8cd2002-12-16 16:15:28 +0000288
Chris Lattner815b85e2003-08-04 23:36:39 +0000289 DEBUG(std::cerr << "\n");
Chris Lattnerd4627092002-12-18 08:14:26 +0000290 removePhysReg(PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000291}
292
Chris Lattner4664bd52002-12-17 02:50:10 +0000293
Chris Lattnerbfa53192003-01-13 00:25:40 +0000294/// spillPhysReg - This method spills the specified physical register into the
Chris Lattner931947d2003-08-17 18:01:15 +0000295/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
296/// then the request is ignored if the physical register does not contain a
297/// virtual register.
Chris Lattnerbfa53192003-01-13 00:25:40 +0000298///
Chris Lattnerddedac52004-02-17 03:57:19 +0000299void RA::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner931947d2003-08-17 18:01:15 +0000300 unsigned PhysReg, bool OnlyVirtRegs) {
Chris Lattner490627a2004-02-09 01:26:13 +0000301 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000302 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
Chris Lattner490627a2004-02-09 01:26:13 +0000303 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
304 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000305 } else {
Chris Lattnerbfa53192003-01-13 00:25:40 +0000306 // If the selected register aliases any other registers, we must make
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000307 // sure that one of the aliases isn't alive.
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000308 for (const unsigned *AliasSet = RegInfo->getAliasSet(PhysReg);
Chris Lattner490627a2004-02-09 01:26:13 +0000309 *AliasSet; ++AliasSet)
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000310 if (PhysRegsUsed[*AliasSet] != -1 && // Spill aliased register.
311 PhysRegsUsed[*AliasSet] != -2) // If allocatable.
Chris Lattner490627a2004-02-09 01:26:13 +0000312 if (PhysRegsUsed[*AliasSet] || !OnlyVirtRegs)
313 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
Chris Lattnerbfa53192003-01-13 00:25:40 +0000314 }
315}
316
317
318/// assignVirtToPhysReg - This method updates local state so that we know
319/// that PhysReg is the proper container for VirtReg now. The physical
320/// register must not be used for anything else when this is called.
321///
322void RA::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
Chris Lattner490627a2004-02-09 01:26:13 +0000323 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
Chris Lattnerbfa53192003-01-13 00:25:40 +0000324 // Update information to note the fact that this register was just used, and
325 // it holds VirtReg.
326 PhysRegsUsed[PhysReg] = VirtReg;
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000327 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
Chris Lattnerbfa53192003-01-13 00:25:40 +0000328 PhysRegsUseOrder.push_back(PhysReg); // New use of PhysReg
329}
330
331
Chris Lattner4664bd52002-12-17 02:50:10 +0000332/// isPhysRegAvailable - Return true if the specified physical register is free
333/// and available for use. This also includes checking to see if aliased
334/// registers are all free...
335///
336bool RA::isPhysRegAvailable(unsigned PhysReg) const {
Chris Lattner490627a2004-02-09 01:26:13 +0000337 if (PhysRegsUsed[PhysReg] != -1) return false;
Chris Lattner4664bd52002-12-17 02:50:10 +0000338
339 // If the selected register aliases any other allocated registers, it is
340 // not free!
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000341 for (const unsigned *AliasSet = RegInfo->getAliasSet(PhysReg);
342 *AliasSet; ++AliasSet)
Chris Lattner490627a2004-02-09 01:26:13 +0000343 if (PhysRegsUsed[*AliasSet] != -1) // Aliased register in use?
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000344 return false; // Can't use this reg then.
Chris Lattner4664bd52002-12-17 02:50:10 +0000345 return true;
346}
347
348
Chris Lattnerbfa53192003-01-13 00:25:40 +0000349/// getFreeReg - Look to see if there is a free register available in the
350/// specified register class. If not, return 0.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000351///
Chris Lattnerbfa53192003-01-13 00:25:40 +0000352unsigned RA::getFreeReg(const TargetRegisterClass *RC) {
Chris Lattnerb4e41112002-12-28 20:40:43 +0000353 // Get iterators defining the range of registers that are valid to allocate in
354 // this class, which also specifies the preferred allocation order.
355 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
356 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Chris Lattner4664bd52002-12-17 02:50:10 +0000357
Chris Lattnerbfa53192003-01-13 00:25:40 +0000358 for (; RI != RE; ++RI)
359 if (isPhysRegAvailable(*RI)) { // Is reg unused?
360 assert(*RI != 0 && "Cannot use register!");
361 return *RI; // Found an unused register!
362 }
363 return 0;
364}
365
366
367/// liberatePhysReg - Make sure the specified physical register is available for
368/// use. If there is currently a value in it, it is either moved out of the way
369/// or spilled to memory.
370///
371void RA::liberatePhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000372 unsigned PhysReg) {
Chris Lattnerbfa53192003-01-13 00:25:40 +0000373 spillPhysReg(MBB, I, PhysReg);
374}
375
376
377/// getReg - Find a physical register to hold the specified virtual
378/// register. If all compatible physical registers are used, this method spills
379/// the last used virtual register to the stack, and uses that register.
380///
Chris Lattnerddedac52004-02-17 03:57:19 +0000381unsigned RA::getReg(MachineBasicBlock &MBB, MachineInstr *I,
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000382 unsigned VirtReg) {
Chris Lattnerbfa53192003-01-13 00:25:40 +0000383 const TargetRegisterClass *RC = MF->getSSARegMap()->getRegClass(VirtReg);
384
385 // First check to see if we have a free register of the requested type...
386 unsigned PhysReg = getFreeReg(RC);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000387
Chris Lattner4664bd52002-12-17 02:50:10 +0000388 // If we didn't find an unused register, scavenge one now!
Chris Lattner101b8cd2002-12-16 16:15:28 +0000389 if (PhysReg == 0) {
Chris Lattner0129b862002-12-16 17:44:42 +0000390 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
Chris Lattner4664bd52002-12-17 02:50:10 +0000391
392 // Loop over all of the preallocated registers from the least recently used
393 // to the most recently used. When we find one that is capable of holding
394 // our register, use it.
395 for (unsigned i = 0; PhysReg == 0; ++i) {
Chris Lattner101b8cd2002-12-16 16:15:28 +0000396 assert(i != PhysRegsUseOrder.size() &&
397 "Couldn't find a register of the appropriate class!");
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000398
Chris Lattner4664bd52002-12-17 02:50:10 +0000399 unsigned R = PhysRegsUseOrder[i];
Chris Lattnere6235442003-08-23 23:49:42 +0000400
401 // We can only use this register if it holds a virtual register (ie, it
402 // can be spilled). Do not use it if it is an explicitly allocated
403 // physical register!
Chris Lattner490627a2004-02-09 01:26:13 +0000404 assert(PhysRegsUsed[R] != -1 &&
Chris Lattnere6235442003-08-23 23:49:42 +0000405 "PhysReg in PhysRegsUseOrder, but is not allocated?");
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000406 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
Chris Lattnere6235442003-08-23 23:49:42 +0000407 // If the current register is compatible, use it.
Chris Lattner5943c502004-08-15 22:23:09 +0000408 if (RC->contains(R)) {
Chris Lattnere6235442003-08-23 23:49:42 +0000409 PhysReg = R;
410 break;
411 } else {
412 // If one of the registers aliased to the current register is
413 // compatible, use it.
Chris Lattner7cc20d42006-09-03 07:15:37 +0000414 for (const unsigned *AliasIt = RegInfo->getAliasSet(R);
415 *AliasIt; ++AliasIt) {
416 if (RC->contains(*AliasIt) &&
417 // If this is pinned down for some reason, don't use it. For
418 // example, if CL is pinned, and we run across CH, don't use
419 // CH as justification for using scavenging ECX (which will
420 // fail).
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000421 PhysRegsUsed[*AliasIt] != 0 &&
422
423 // Make sure the register is allocatable. Don't allocate SIL on
424 // x86-32.
425 PhysRegsUsed[*AliasIt] != -2) {
Chris Lattner7cc20d42006-09-03 07:15:37 +0000426 PhysReg = *AliasIt; // Take an aliased register
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000427 break;
428 }
429 }
Chris Lattnere6235442003-08-23 23:49:42 +0000430 }
Chris Lattner4664bd52002-12-17 02:50:10 +0000431 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000432 }
433
Chris Lattner4664bd52002-12-17 02:50:10 +0000434 assert(PhysReg && "Physical register not assigned!?!?");
435
Chris Lattner101b8cd2002-12-16 16:15:28 +0000436 // At this point PhysRegsUseOrder[i] is the least recently used register of
437 // compatible register class. Spill it to memory and reap its remains.
Chris Lattner0129b862002-12-16 17:44:42 +0000438 spillPhysReg(MBB, I, PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000439 }
440
441 // Now that we know which register we need to assign this to, do it now!
Chris Lattnerbfa53192003-01-13 00:25:40 +0000442 assignVirtToPhysReg(VirtReg, PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000443 return PhysReg;
444}
445
Chris Lattner4664bd52002-12-17 02:50:10 +0000446
Chris Lattnerddedac52004-02-17 03:57:19 +0000447/// reloadVirtReg - This method transforms the specified specified virtual
448/// register use to refer to a physical register. This method may do this in
449/// one of several ways: if the register is available in a physical register
450/// already, it uses that physical register. If the value is not in a physical
451/// register, and if there are physical registers available, it loads it into a
452/// register. If register pressure is high, and it is possible, it tries to
453/// fold the load of the virtual register into the instruction itself. It
454/// avoids doing this if register pressure is low to improve the chance that
455/// subsequent instructions can use the reloaded value. This method returns the
456/// modified instruction.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000457///
Chris Lattnerddedac52004-02-17 03:57:19 +0000458MachineInstr *RA::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
459 unsigned OpNum) {
460 unsigned VirtReg = MI->getOperand(OpNum).getReg();
461
462 // If the virtual register is already available, just update the instruction
463 // and return.
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000464 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Chris Lattnerddedac52004-02-17 03:57:19 +0000465 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Chris Lattner10d63412006-05-04 17:52:23 +0000466 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Chris Lattnerddedac52004-02-17 03:57:19 +0000467 return MI;
Chris Lattner101b8cd2002-12-16 16:15:28 +0000468 }
469
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000470 // Otherwise, we need to fold it into the current instruction, or reload it.
471 // If we have registers available to hold the value, use them.
Chris Lattner42714ec2002-12-25 05:05:46 +0000472 const TargetRegisterClass *RC = MF->getSSARegMap()->getRegClass(VirtReg);
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000473 unsigned PhysReg = getFreeReg(RC);
Chris Lattner4e21b232004-02-17 08:09:40 +0000474 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000475
Chris Lattner4e21b232004-02-17 08:09:40 +0000476 if (PhysReg) { // Register is available, allocate it!
477 assignVirtToPhysReg(VirtReg, PhysReg);
478 } else { // No registers available.
479 // If we can fold this spill into this instruction, do so now.
Alkis Evlogimenos48da2f82004-03-14 07:19:51 +0000480 if (MachineInstr* FMI = RegInfo->foldMemoryOperand(MI, OpNum, FrameIndex)){
Alkis Evlogimenos334114b2004-02-21 18:07:33 +0000481 ++NumFolded;
Chris Lattnerf5c5e1f2004-02-19 18:34:02 +0000482 // Since we changed the address of MI, make sure to update live variables
483 // to know that the new instruction has the properties of the old one.
Alkis Evlogimenos48da2f82004-03-14 07:19:51 +0000484 LV->instructionChanged(MI, FMI);
485 return MBB.insert(MBB.erase(MI), FMI);
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000486 }
487
488 // It looks like we can't fold this virtual register load into this
489 // instruction. Force some poor hapless value out of the register file to
490 // make room for the new register, and reload it.
491 PhysReg = getReg(MBB, MI, VirtReg);
492 }
493
Chris Lattnerbfa53192003-01-13 00:25:40 +0000494 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
495
Chris Lattner815b85e2003-08-04 23:36:39 +0000496 DEBUG(std::cerr << " Reloading %reg" << VirtReg << " into "
497 << RegInfo->getName(PhysReg) << "\n");
498
Chris Lattner101b8cd2002-12-16 16:15:28 +0000499 // Add move instruction(s)
Chris Lattner5a6199f2005-09-30 01:29:00 +0000500 RegInfo->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Alkis Evlogimenosd0a60b72004-02-19 06:19:09 +0000501 ++NumLoads; // Update statistics
Chris Lattnerddedac52004-02-17 03:57:19 +0000502
Chris Lattner24f0f0e2005-01-23 22:51:56 +0000503 PhysRegsEverUsed[PhysReg] = true;
Chris Lattner10d63412006-05-04 17:52:23 +0000504 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Chris Lattnerddedac52004-02-17 03:57:19 +0000505 return MI;
Chris Lattner101b8cd2002-12-16 16:15:28 +0000506}
507
Chris Lattner815b85e2003-08-04 23:36:39 +0000508
509
Chris Lattner101b8cd2002-12-16 16:15:28 +0000510void RA::AllocateBasicBlock(MachineBasicBlock &MBB) {
511 // loop over each instruction
Chris Lattner619dfaa2005-11-09 18:22:42 +0000512 MachineBasicBlock::iterator MII = MBB.begin();
513 const TargetInstrInfo &TII = *TM->getInstrInfo();
Chris Lattner4ff6c162006-06-15 22:21:53 +0000514
515 // If this is the first basic block in the machine function, add live-in
516 // registers as active.
517 if (&MBB == &*MF->begin()) {
518 for (MachineFunction::livein_iterator I = MF->livein_begin(),
519 E = MF->livein_end(); I != E; ++I) {
520 unsigned Reg = I->first;
521 PhysRegsEverUsed[Reg] = true;
522 PhysRegsUsed[Reg] = 0; // It is free and reserved now
523 PhysRegsUseOrder.push_back(Reg);
524 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
525 *AliasSet; ++AliasSet) {
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000526 if (PhysRegsUsed[*AliasSet] != -2) {
527 PhysRegsUseOrder.push_back(*AliasSet);
528 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
529 PhysRegsEverUsed[*AliasSet] = true;
530 }
Chris Lattner4ff6c162006-06-15 22:21:53 +0000531 }
532 }
533 }
534
535 // Otherwise, sequentially allocate each instruction in the MBB.
Chris Lattner619dfaa2005-11-09 18:22:42 +0000536 while (MII != MBB.end()) {
537 MachineInstr *MI = MII++;
538 const TargetInstrDescriptor &TID = TII.get(MI->getOpcode());
Chris Lattner815b85e2003-08-04 23:36:39 +0000539 DEBUG(std::cerr << "\nStarting RegAlloc of: " << *MI;
540 std::cerr << " Regs have values: ";
Chris Lattner490627a2004-02-09 01:26:13 +0000541 for (unsigned i = 0; i != RegInfo->getNumRegs(); ++i)
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000542 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Chris Lattner490627a2004-02-09 01:26:13 +0000543 std::cerr << "[" << RegInfo->getName(i)
544 << ",%reg" << PhysRegsUsed[i] << "] ";
Chris Lattner815b85e2003-08-04 23:36:39 +0000545 std::cerr << "\n");
Chris Lattner101b8cd2002-12-16 16:15:28 +0000546
Chris Lattner4664bd52002-12-17 02:50:10 +0000547 // Loop over the implicit uses, making sure that they are at the head of the
548 // use order list, so they don't get reallocated.
Jim Laskey4b49c232006-07-21 21:15:20 +0000549 if (TID.ImplicitUses) {
550 for (const unsigned *ImplicitUses = TID.ImplicitUses;
551 *ImplicitUses; ++ImplicitUses)
552 MarkPhysRegRecentlyUsed(*ImplicitUses);
553 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000554
Brian Gaeke91e16e72003-08-15 21:19:25 +0000555 // Get the used operands into registers. This has the potential to spill
Chris Lattner815b85e2003-08-04 23:36:39 +0000556 // incoming values if we are out of registers. Note that we completely
557 // ignore physical register uses here. We assume that if an explicit
558 // physical register is referenced by the instruction, that it is guaranteed
559 // to be live-in, or the input is badly hosed.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000560 //
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000561 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
562 MachineOperand& MO = MI->getOperand(i);
563 // here we are looking for only used operands (never def&use)
Evan Chengddfb10b2006-09-05 20:32:06 +0000564 if (MO.isRegister() && !MO.isDef() && MO.getReg() &&
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000565 MRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattnerddedac52004-02-17 03:57:19 +0000566 MI = reloadVirtReg(MBB, MI, i);
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000567 }
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000568
Chris Lattner3d894dd2004-02-17 17:49:10 +0000569 // If this instruction is the last user of anything in registers, kill the
570 // value, freeing the register being used, so it doesn't need to be
571 // spilled to memory.
572 //
573 for (LiveVariables::killed_iterator KI = LV->killed_begin(MI),
574 KE = LV->killed_end(MI); KI != KE; ++KI) {
Chris Lattner46965272005-08-23 23:42:17 +0000575 unsigned VirtReg = *KI;
Chris Lattner3d894dd2004-02-17 17:49:10 +0000576 unsigned PhysReg = VirtReg;
577 if (MRegisterInfo::isVirtualRegister(VirtReg)) {
578 // If the virtual register was never materialized into a register, it
579 // might not be in the map, but it won't hurt to zero it out anyway.
580 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
581 PhysReg = PhysRegSlot;
582 PhysRegSlot = 0;
583 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000584
Chris Lattner3d894dd2004-02-17 17:49:10 +0000585 if (PhysReg) {
586 DEBUG(std::cerr << " Last use of " << RegInfo->getName(PhysReg)
587 << "[%reg" << VirtReg <<"], removing it from live set\n");
588 removePhysReg(PhysReg);
Chris Lattnerbfa53192003-01-13 00:25:40 +0000589 }
590 }
591
592 // Loop over all of the operands of the instruction, spilling registers that
593 // are defined, and marking explicit destinations in the PhysRegsUsed map.
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000594 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
595 MachineOperand& MO = MI->getOperand(i);
Evan Chengddfb10b2006-09-05 20:32:06 +0000596 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000597 MRegisterInfo::isPhysicalRegister(MO.getReg())) {
598 unsigned Reg = MO.getReg();
Chris Lattner050c64c2006-09-08 19:11:11 +0000599 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
600
Chris Lattner24f0f0e2005-01-23 22:51:56 +0000601 PhysRegsEverUsed[Reg] = true;
Alkis Evlogimenos80da8652004-02-12 02:27:10 +0000602 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in the reg
Chris Lattnerbfa53192003-01-13 00:25:40 +0000603 PhysRegsUsed[Reg] = 0; // It is free and reserved now
604 PhysRegsUseOrder.push_back(Reg);
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000605 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
606 *AliasSet; ++AliasSet) {
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000607 if (PhysRegsUsed[*AliasSet] != -2) {
608 PhysRegsUseOrder.push_back(*AliasSet);
609 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
610 PhysRegsEverUsed[*AliasSet] = true;
611 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000612 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000613 }
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000614 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000615
616 // Loop over the implicit defs, spilling them as well.
Jim Laskey4b49c232006-07-21 21:15:20 +0000617 if (TID.ImplicitDefs) {
618 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
619 *ImplicitDefs; ++ImplicitDefs) {
620 unsigned Reg = *ImplicitDefs;
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000621 if (PhysRegsUsed[Reg] == -2) continue;
622
Jim Laskey4b49c232006-07-21 21:15:20 +0000623 spillPhysReg(MBB, MI, Reg, true);
624 PhysRegsUseOrder.push_back(Reg);
625 PhysRegsUsed[Reg] = 0; // It is free and reserved now
626 PhysRegsEverUsed[Reg] = true;
Chris Lattner24f0f0e2005-01-23 22:51:56 +0000627
Jim Laskey4b49c232006-07-21 21:15:20 +0000628 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
629 *AliasSet; ++AliasSet) {
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000630 if (PhysRegsUsed[*AliasSet] != -2) {
631 PhysRegsUseOrder.push_back(*AliasSet);
632 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
633 PhysRegsEverUsed[*AliasSet] = true;
634 }
Jim Laskey4b49c232006-07-21 21:15:20 +0000635 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000636 }
Alkis Evlogimenos9bced942003-12-13 01:20:58 +0000637 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000638
Chris Lattner101b8cd2002-12-16 16:15:28 +0000639 // Okay, we have allocated all of the source operands and spilled any values
640 // that would be destroyed by defs of this instruction. Loop over the
Chris Lattner24f0f0e2005-01-23 22:51:56 +0000641 // explicit defs and assign them to a register, spilling incoming values if
Chris Lattnerbfa53192003-01-13 00:25:40 +0000642 // we need to scavenge a register.
Chris Lattnerd4627092002-12-18 08:14:26 +0000643 //
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000644 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
645 MachineOperand& MO = MI->getOperand(i);
Evan Chengddfb10b2006-09-05 20:32:06 +0000646 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000647 MRegisterInfo::isVirtualRegister(MO.getReg())) {
648 unsigned DestVirtReg = MO.getReg();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000649 unsigned DestPhysReg;
650
Alkis Evlogimenosc17d57b2003-12-18 13:08:52 +0000651 // If DestVirtReg already has a value, use it.
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000652 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
Alkis Evlogimenos80da8652004-02-12 02:27:10 +0000653 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Chris Lattner24f0f0e2005-01-23 22:51:56 +0000654 PhysRegsEverUsed[DestPhysReg] = true;
Chris Lattner5a78ee82003-05-12 03:54:14 +0000655 markVirtRegModified(DestVirtReg);
Chris Lattner10d63412006-05-04 17:52:23 +0000656 MI->getOperand(i).setReg(DestPhysReg); // Assign the output register
Chris Lattner101b8cd2002-12-16 16:15:28 +0000657 }
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000658 }
Chris Lattnerd4627092002-12-18 08:14:26 +0000659
Chris Lattner3d894dd2004-02-17 17:49:10 +0000660 // If this instruction defines any registers that are immediately dead,
661 // kill them now.
662 //
663 for (LiveVariables::killed_iterator KI = LV->dead_begin(MI),
664 KE = LV->dead_end(MI); KI != KE; ++KI) {
Chris Lattner46965272005-08-23 23:42:17 +0000665 unsigned VirtReg = *KI;
Chris Lattner3d894dd2004-02-17 17:49:10 +0000666 unsigned PhysReg = VirtReg;
667 if (MRegisterInfo::isVirtualRegister(VirtReg)) {
668 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
669 PhysReg = PhysRegSlot;
670 assert(PhysReg != 0);
671 PhysRegSlot = 0;
672 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000673
Chris Lattner3d894dd2004-02-17 17:49:10 +0000674 if (PhysReg) {
675 DEBUG(std::cerr << " Register " << RegInfo->getName(PhysReg)
676 << " [%reg" << VirtReg
677 << "] is never used, removing it frame live list\n");
678 removePhysReg(PhysReg);
Chris Lattnerd4627092002-12-18 08:14:26 +0000679 }
680 }
Chris Lattner619dfaa2005-11-09 18:22:42 +0000681
682 // Finally, if this is a noop copy instruction, zap it.
683 unsigned SrcReg, DstReg;
Chris Lattnerbd794582006-09-03 00:06:08 +0000684 if (TII.isMoveInstr(*MI, SrcReg, DstReg) && SrcReg == DstReg) {
685 LV->removeVirtualRegistersKilled(MI);
686 LV->removeVirtualRegistersDead(MI);
Chris Lattner619dfaa2005-11-09 18:22:42 +0000687 MBB.erase(MI);
Chris Lattnerbd794582006-09-03 00:06:08 +0000688 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000689 }
690
Chris Lattner619dfaa2005-11-09 18:22:42 +0000691 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000692
693 // Spill all physical registers holding virtual registers now.
Chris Lattner490627a2004-02-09 01:26:13 +0000694 for (unsigned i = 0, e = RegInfo->getNumRegs(); i != e; ++i)
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000695 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Chris Lattner490627a2004-02-09 01:26:13 +0000696 if (unsigned VirtReg = PhysRegsUsed[i])
Alkis Evlogimenos80da8652004-02-12 02:27:10 +0000697 spillVirtReg(MBB, MI, VirtReg, i);
Chris Lattner490627a2004-02-09 01:26:13 +0000698 else
699 removePhysReg(i);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000700
Chris Lattner35ecaa72005-11-09 05:28:45 +0000701#if 0
702 // This checking code is very expensive.
Chris Lattner80cbed42004-02-09 02:12:04 +0000703 bool AllOk = true;
Alkis Evlogimenosd8bace72004-02-25 21:55:45 +0000704 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
705 e = MF->getSSARegMap()->getLastVirtReg(); i <= e; ++i)
Chris Lattner80cbed42004-02-09 02:12:04 +0000706 if (unsigned PR = Virt2PhysRegMap[i]) {
707 std::cerr << "Register still mapped: " << i << " -> " << PR << "\n";
708 AllOk = false;
709 }
710 assert(AllOk && "Virtual registers still in phys regs?");
711#endif
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000712
Chris Lattner931947d2003-08-17 18:01:15 +0000713 // Clear any physical register which appear live at the end of the basic
714 // block, but which do not hold any virtual registers. e.g., the stack
715 // pointer.
716 PhysRegsUseOrder.clear();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000717}
718
Chris Lattner0ea32b82002-12-17 03:16:10 +0000719
Chris Lattner101b8cd2002-12-16 16:15:28 +0000720/// runOnMachineFunction - Register allocate the whole function
721///
722bool RA::runOnMachineFunction(MachineFunction &Fn) {
723 DEBUG(std::cerr << "Machine Function " << "\n");
724 MF = &Fn;
Chris Lattnerb4e41112002-12-28 20:40:43 +0000725 TM = &Fn.getTarget();
726 RegInfo = TM->getRegisterInfo();
Chris Lattner3d894dd2004-02-17 17:49:10 +0000727 LV = &getAnalysis<LiveVariables>();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000728
Chris Lattner24f0f0e2005-01-23 22:51:56 +0000729 PhysRegsEverUsed = new bool[RegInfo->getNumRegs()];
730 std::fill(PhysRegsEverUsed, PhysRegsEverUsed+RegInfo->getNumRegs(), false);
731 Fn.setUsedPhysRegs(PhysRegsEverUsed);
732
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000733 PhysRegsUsed.assign(RegInfo->getNumRegs(), -1);
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000734
735 // At various places we want to efficiently check to see whether a register
736 // is allocatable. To handle this, we mark all unallocatable registers as
737 // being pinned down, permanently.
738 {
739 std::vector<bool> Allocable = RegInfo->getAllocatableSet(Fn);
740 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
741 if (!Allocable[i])
742 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
743 }
Chris Lattner490627a2004-02-09 01:26:13 +0000744
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000745 // initialize the virtual->physical register map to have a 'null'
746 // mapping for all virtual registers
Alkis Evlogimenosd8bace72004-02-25 21:55:45 +0000747 Virt2PhysRegMap.grow(MF->getSSARegMap()->getLastVirtReg());
Chris Lattner80cbed42004-02-09 02:12:04 +0000748
Chris Lattner101b8cd2002-12-16 16:15:28 +0000749 // Loop over all of the basic blocks, eliminating virtual register references
750 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
751 MBB != MBBe; ++MBB)
752 AllocateBasicBlock(*MBB);
753
Chris Lattnerb4e41112002-12-28 20:40:43 +0000754 StackSlotForVirtReg.clear();
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000755 PhysRegsUsed.clear();
Chris Lattnerbfa53192003-01-13 00:25:40 +0000756 VirtRegModified.clear();
Chris Lattner80cbed42004-02-09 02:12:04 +0000757 Virt2PhysRegMap.clear();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000758 return true;
759}
760
Chris Lattnerc330b982004-01-31 21:27:19 +0000761FunctionPass *llvm::createLocalRegisterAllocator() {
Chris Lattnerb4e41112002-12-28 20:40:43 +0000762 return new RA();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000763}