blob: 13add87c7b515018b284638cd3f3fb5afa01d35c [file] [log] [blame]
Eugene Zelenko4d060b72017-07-29 00:56:56 +00001//===- HexagonGenPredicate.cpp --------------------------------------------===//
Krzysztof Parzyszek75874472015-07-14 19:30:21 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Krzysztof Parzyszek75874472015-07-14 19:30:21 +00006//
7//===----------------------------------------------------------------------===//
8
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +00009#include "HexagonInstrInfo.h"
10#include "HexagonSubtarget.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000011#include "llvm/ADT/SetVector.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000012#include "llvm/ADT/StringRef.h"
13#include "llvm/CodeGen/MachineBasicBlock.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000014#include "llvm/CodeGen/MachineDominators.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000015#include "llvm/CodeGen/MachineFunction.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000016#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000017#include "llvm/CodeGen/MachineInstr.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000019#include "llvm/CodeGen/MachineOperand.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000021#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000022#include "llvm/IR/DebugLoc.h"
23#include "llvm/Pass.h"
24#include "llvm/Support/Compiler.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000025#include "llvm/Support/Debug.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000026#include "llvm/Support/ErrorHandling.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000027#include "llvm/Support/raw_ostream.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000028#include <cassert>
29#include <iterator>
30#include <map>
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000031#include <queue>
32#include <set>
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000033#include <utility>
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000034
Jakub Kuderski34327d22017-07-13 20:26:45 +000035#define DEBUG_TYPE "gen-pred"
36
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000037using namespace llvm;
38
39namespace llvm {
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000040
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000041 void initializeHexagonGenPredicatePass(PassRegistry& Registry);
42 FunctionPass *createHexagonGenPredicate();
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000043
44} // end namespace llvm
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000045
46namespace {
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000047
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000048 struct Register {
49 unsigned R, S;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000050
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000051 Register(unsigned r = 0, unsigned s = 0) : R(r), S(s) {}
52 Register(const MachineOperand &MO) : R(MO.getReg()), S(MO.getSubReg()) {}
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000053
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000054 bool operator== (const Register &Reg) const {
55 return R == Reg.R && S == Reg.S;
56 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000057
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000058 bool operator< (const Register &Reg) const {
59 return R < Reg.R || (R == Reg.R && S < Reg.S);
60 }
61 };
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000062
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000063 struct PrintRegister {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000064 friend raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR);
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000065
66 PrintRegister(Register R, const TargetRegisterInfo &I) : Reg(R), TRI(I) {}
67
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000068 private:
69 Register Reg;
70 const TargetRegisterInfo &TRI;
71 };
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000072
Krzysztof Parzyszekfdfaae42015-07-14 21:03:24 +000073 raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR)
74 LLVM_ATTRIBUTE_UNUSED;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000075 raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR) {
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +000076 return OS << printReg(PR.Reg.R, &PR.TRI, PR.Reg.S);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000077 }
78
79 class HexagonGenPredicate : public MachineFunctionPass {
80 public:
81 static char ID;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000082
Eugene Zelenko4d060b72017-07-29 00:56:56 +000083 HexagonGenPredicate() : MachineFunctionPass(ID) {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000084 initializeHexagonGenPredicatePass(*PassRegistry::getPassRegistry());
85 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000086
87 StringRef getPassName() const override {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000088 return "Hexagon generate predicate operations";
89 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000090
91 void getAnalysisUsage(AnalysisUsage &AU) const override {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000092 AU.addRequired<MachineDominatorTree>();
93 AU.addPreserved<MachineDominatorTree>();
94 MachineFunctionPass::getAnalysisUsage(AU);
95 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000096
97 bool runOnMachineFunction(MachineFunction &MF) override;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000098
99 private:
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000100 using VectOfInst = SetVector<MachineInstr *>;
101 using SetOfReg = std::set<Register>;
102 using RegToRegMap = std::map<Register, Register>;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000103
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000104 const HexagonInstrInfo *TII = nullptr;
105 const HexagonRegisterInfo *TRI = nullptr;
106 MachineRegisterInfo *MRI = nullptr;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000107 SetOfReg PredGPRs;
108 VectOfInst PUsers;
109 RegToRegMap G2P;
110
111 bool isPredReg(unsigned R);
112 void collectPredicateGPR(MachineFunction &MF);
113 void processPredicateGPR(const Register &Reg);
114 unsigned getPredForm(unsigned Opc);
115 bool isConvertibleToPredForm(const MachineInstr *MI);
116 bool isScalarCmp(unsigned Opc);
117 bool isScalarPred(Register PredReg);
118 Register getPredRegFor(const Register &Reg);
119 bool convertToPredForm(MachineInstr *MI);
120 bool eliminatePredCopies(MachineFunction &MF);
121 };
122
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000123} // end anonymous namespace
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000124
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000125char HexagonGenPredicate::ID = 0;
126
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000127INITIALIZE_PASS_BEGIN(HexagonGenPredicate, "hexagon-gen-pred",
128 "Hexagon generate predicate operations", false, false)
129INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
130INITIALIZE_PASS_END(HexagonGenPredicate, "hexagon-gen-pred",
131 "Hexagon generate predicate operations", false, false)
132
133bool HexagonGenPredicate::isPredReg(unsigned R) {
134 if (!TargetRegisterInfo::isVirtualRegister(R))
135 return false;
136 const TargetRegisterClass *RC = MRI->getRegClass(R);
137 return RC == &Hexagon::PredRegsRegClass;
138}
139
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000140unsigned HexagonGenPredicate::getPredForm(unsigned Opc) {
141 using namespace Hexagon;
142
143 switch (Opc) {
144 case A2_and:
145 case A2_andp:
146 return C2_and;
147 case A4_andn:
148 case A4_andnp:
149 return C2_andn;
150 case M4_and_and:
151 return C4_and_and;
152 case M4_and_andn:
153 return C4_and_andn;
154 case M4_and_or:
155 return C4_and_or;
156
157 case A2_or:
158 case A2_orp:
159 return C2_or;
160 case A4_orn:
161 case A4_ornp:
162 return C2_orn;
163 case M4_or_and:
164 return C4_or_and;
165 case M4_or_andn:
166 return C4_or_andn;
167 case M4_or_or:
168 return C4_or_or;
169
170 case A2_xor:
171 case A2_xorp:
172 return C2_xor;
173
174 case C2_tfrrp:
175 return COPY;
176 }
177 // The opcode corresponding to 0 is TargetOpcode::PHI. We can use 0 here
178 // to denote "none", but we need to make sure that none of the valid opcodes
179 // that we return will ever be 0.
Benjamin Kramer3e9a5d32016-05-27 11:36:04 +0000180 static_assert(PHI == 0, "Use different value for <none>");
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000181 return 0;
182}
183
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000184bool HexagonGenPredicate::isConvertibleToPredForm(const MachineInstr *MI) {
185 unsigned Opc = MI->getOpcode();
186 if (getPredForm(Opc) != 0)
187 return true;
188
189 // Comparisons against 0 are also convertible. This does not apply to
190 // A4_rcmpeqi or A4_rcmpneqi, since they produce values 0 or 1, which
191 // may not match the value that the predicate register would have if
192 // it was converted to a predicate form.
193 switch (Opc) {
194 case Hexagon::C2_cmpeqi:
195 case Hexagon::C4_cmpneqi:
196 if (MI->getOperand(2).isImm() && MI->getOperand(2).getImm() == 0)
197 return true;
198 break;
199 }
200 return false;
201}
202
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000203void HexagonGenPredicate::collectPredicateGPR(MachineFunction &MF) {
204 for (MachineFunction::iterator A = MF.begin(), Z = MF.end(); A != Z; ++A) {
205 MachineBasicBlock &B = *A;
206 for (MachineBasicBlock::iterator I = B.begin(), E = B.end(); I != E; ++I) {
207 MachineInstr *MI = &*I;
208 unsigned Opc = MI->getOpcode();
209 switch (Opc) {
210 case Hexagon::C2_tfrpr:
211 case TargetOpcode::COPY:
212 if (isPredReg(MI->getOperand(1).getReg())) {
213 Register RD = MI->getOperand(0);
214 if (TargetRegisterInfo::isVirtualRegister(RD.R))
215 PredGPRs.insert(RD);
216 }
217 break;
218 }
219 }
220 }
221}
222
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000223void HexagonGenPredicate::processPredicateGPR(const Register &Reg) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000224 LLVM_DEBUG(dbgs() << __func__ << ": " << printReg(Reg.R, TRI, Reg.S) << "\n");
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000225 using use_iterator = MachineRegisterInfo::use_iterator;
226
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000227 use_iterator I = MRI->use_begin(Reg.R), E = MRI->use_end();
228 if (I == E) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000229 LLVM_DEBUG(dbgs() << "Dead reg: " << printReg(Reg.R, TRI, Reg.S) << '\n');
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000230 MachineInstr *DefI = MRI->getVRegDef(Reg.R);
231 DefI->eraseFromParent();
232 return;
233 }
234
235 for (; I != E; ++I) {
236 MachineInstr *UseI = I->getParent();
237 if (isConvertibleToPredForm(UseI))
238 PUsers.insert(UseI);
239 }
240}
241
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000242Register HexagonGenPredicate::getPredRegFor(const Register &Reg) {
243 // Create a predicate register for a given Reg. The newly created register
244 // will have its value copied from Reg, so that it can be later used as
245 // an operand in other instructions.
246 assert(TargetRegisterInfo::isVirtualRegister(Reg.R));
247 RegToRegMap::iterator F = G2P.find(Reg);
248 if (F != G2P.end())
249 return F->second;
250
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000251 LLVM_DEBUG(dbgs() << __func__ << ": " << PrintRegister(Reg, *TRI));
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000252 MachineInstr *DefI = MRI->getVRegDef(Reg.R);
253 assert(DefI);
254 unsigned Opc = DefI->getOpcode();
255 if (Opc == Hexagon::C2_tfrpr || Opc == TargetOpcode::COPY) {
256 assert(DefI->getOperand(0).isDef() && DefI->getOperand(1).isUse());
257 Register PR = DefI->getOperand(1);
258 G2P.insert(std::make_pair(Reg, PR));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000259 LLVM_DEBUG(dbgs() << " -> " << PrintRegister(PR, *TRI) << '\n');
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000260 return PR;
261 }
262
263 MachineBasicBlock &B = *DefI->getParent();
264 DebugLoc DL = DefI->getDebugLoc();
265 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
266 unsigned NewPR = MRI->createVirtualRegister(PredRC);
267
268 // For convertible instructions, do not modify them, so that they can
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000269 // be converted later. Generate a copy from Reg to NewPR.
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000270 if (isConvertibleToPredForm(DefI)) {
271 MachineBasicBlock::iterator DefIt = DefI;
272 BuildMI(B, std::next(DefIt), DL, TII->get(TargetOpcode::COPY), NewPR)
273 .addReg(Reg.R, 0, Reg.S);
274 G2P.insert(std::make_pair(Reg, Register(NewPR)));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000275 LLVM_DEBUG(dbgs() << " -> !" << PrintRegister(Register(NewPR), *TRI)
276 << '\n');
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000277 return Register(NewPR);
278 }
279
280 llvm_unreachable("Invalid argument");
281}
282
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000283bool HexagonGenPredicate::isScalarCmp(unsigned Opc) {
284 switch (Opc) {
285 case Hexagon::C2_cmpeq:
286 case Hexagon::C2_cmpgt:
287 case Hexagon::C2_cmpgtu:
288 case Hexagon::C2_cmpeqp:
289 case Hexagon::C2_cmpgtp:
290 case Hexagon::C2_cmpgtup:
291 case Hexagon::C2_cmpeqi:
292 case Hexagon::C2_cmpgti:
293 case Hexagon::C2_cmpgtui:
294 case Hexagon::C2_cmpgei:
295 case Hexagon::C2_cmpgeui:
296 case Hexagon::C4_cmpneqi:
297 case Hexagon::C4_cmpltei:
298 case Hexagon::C4_cmplteui:
299 case Hexagon::C4_cmpneq:
300 case Hexagon::C4_cmplte:
301 case Hexagon::C4_cmplteu:
302 case Hexagon::A4_cmpbeq:
303 case Hexagon::A4_cmpbeqi:
304 case Hexagon::A4_cmpbgtu:
305 case Hexagon::A4_cmpbgtui:
306 case Hexagon::A4_cmpbgt:
307 case Hexagon::A4_cmpbgti:
308 case Hexagon::A4_cmpheq:
309 case Hexagon::A4_cmphgt:
310 case Hexagon::A4_cmphgtu:
311 case Hexagon::A4_cmpheqi:
312 case Hexagon::A4_cmphgti:
313 case Hexagon::A4_cmphgtui:
314 return true;
315 }
316 return false;
317}
318
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000319bool HexagonGenPredicate::isScalarPred(Register PredReg) {
320 std::queue<Register> WorkQ;
321 WorkQ.push(PredReg);
322
323 while (!WorkQ.empty()) {
324 Register PR = WorkQ.front();
325 WorkQ.pop();
326 const MachineInstr *DefI = MRI->getVRegDef(PR.R);
327 if (!DefI)
328 return false;
329 unsigned DefOpc = DefI->getOpcode();
330 switch (DefOpc) {
331 case TargetOpcode::COPY: {
332 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
333 if (MRI->getRegClass(PR.R) != PredRC)
334 return false;
335 // If it is a copy between two predicate registers, fall through.
Simon Pilgrimcb07d672017-07-07 16:40:06 +0000336 LLVM_FALLTHROUGH;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000337 }
338 case Hexagon::C2_and:
339 case Hexagon::C2_andn:
340 case Hexagon::C4_and_and:
341 case Hexagon::C4_and_andn:
342 case Hexagon::C4_and_or:
343 case Hexagon::C2_or:
344 case Hexagon::C2_orn:
345 case Hexagon::C4_or_and:
346 case Hexagon::C4_or_andn:
347 case Hexagon::C4_or_or:
348 case Hexagon::C4_or_orn:
349 case Hexagon::C2_xor:
350 // Add operands to the queue.
Matthias Braunfc371552016-10-24 21:36:43 +0000351 for (const MachineOperand &MO : DefI->operands())
352 if (MO.isReg() && MO.isUse())
353 WorkQ.push(Register(MO.getReg()));
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000354 break;
355
356 // All non-vector compares are ok, everything else is bad.
357 default:
358 return isScalarCmp(DefOpc);
359 }
360 }
361
362 return true;
363}
364
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000365bool HexagonGenPredicate::convertToPredForm(MachineInstr *MI) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000366 LLVM_DEBUG(dbgs() << __func__ << ": " << MI << " " << *MI);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000367
368 unsigned Opc = MI->getOpcode();
369 assert(isConvertibleToPredForm(MI));
370 unsigned NumOps = MI->getNumOperands();
371 for (unsigned i = 0; i < NumOps; ++i) {
372 MachineOperand &MO = MI->getOperand(i);
373 if (!MO.isReg() || !MO.isUse())
374 continue;
375 Register Reg(MO);
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000376 if (Reg.S && Reg.S != Hexagon::isub_lo)
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000377 return false;
378 if (!PredGPRs.count(Reg))
379 return false;
380 }
381
382 MachineBasicBlock &B = *MI->getParent();
383 DebugLoc DL = MI->getDebugLoc();
384
385 unsigned NewOpc = getPredForm(Opc);
386 // Special case for comparisons against 0.
387 if (NewOpc == 0) {
388 switch (Opc) {
389 case Hexagon::C2_cmpeqi:
390 NewOpc = Hexagon::C2_not;
391 break;
392 case Hexagon::C4_cmpneqi:
393 NewOpc = TargetOpcode::COPY;
394 break;
395 default:
396 return false;
397 }
398
399 // If it's a scalar predicate register, then all bits in it are
400 // the same. Otherwise, to determine whether all bits are 0 or not
401 // we would need to use any8.
402 Register PR = getPredRegFor(MI->getOperand(1));
403 if (!isScalarPred(PR))
404 return false;
405 // This will skip the immediate argument when creating the predicate
406 // version instruction.
407 NumOps = 2;
408 }
409
410 // Some sanity: check that def is in operand #0.
411 MachineOperand &Op0 = MI->getOperand(0);
412 assert(Op0.isDef());
413 Register OutR(Op0);
414
415 // Don't use getPredRegFor, since it will create an association between
416 // the argument and a created predicate register (i.e. it will insert a
417 // copy if a new predicate register is created).
418 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
419 Register NewPR = MRI->createVirtualRegister(PredRC);
420 MachineInstrBuilder MIB = BuildMI(B, MI, DL, TII->get(NewOpc), NewPR.R);
421
422 // Add predicate counterparts of the GPRs.
423 for (unsigned i = 1; i < NumOps; ++i) {
424 Register GPR = MI->getOperand(i);
425 Register Pred = getPredRegFor(GPR);
426 MIB.addReg(Pred.R, 0, Pred.S);
427 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000428 LLVM_DEBUG(dbgs() << "generated: " << *MIB);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000429
430 // Generate a copy-out: NewGPR = NewPR, and replace all uses of OutR
431 // with NewGPR.
432 const TargetRegisterClass *RC = MRI->getRegClass(OutR.R);
433 unsigned NewOutR = MRI->createVirtualRegister(RC);
434 BuildMI(B, MI, DL, TII->get(TargetOpcode::COPY), NewOutR)
435 .addReg(NewPR.R, 0, NewPR.S);
436 MRI->replaceRegWith(OutR.R, NewOutR);
437 MI->eraseFromParent();
438
439 // If the processed instruction was C2_tfrrp (i.e. Rn = Pm; Pk = Rn),
440 // then the output will be a predicate register. Do not visit the
441 // users of it.
442 if (!isPredReg(NewOutR)) {
443 Register R(NewOutR);
444 PredGPRs.insert(R);
445 processPredicateGPR(R);
446 }
447 return true;
448}
449
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000450bool HexagonGenPredicate::eliminatePredCopies(MachineFunction &MF) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000451 LLVM_DEBUG(dbgs() << __func__ << "\n");
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000452 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
453 bool Changed = false;
454 VectOfInst Erase;
455
456 // First, replace copies
457 // IntR = PredR1
458 // PredR2 = IntR
459 // with
460 // PredR2 = PredR1
461 // Such sequences can be generated when a copy-into-pred is generated from
462 // a gpr register holding a result of a convertible instruction. After
463 // the convertible instruction is converted, its predicate result will be
464 // copied back into the original gpr.
465
Duncan P. N. Exon Smith98226e32016-07-12 01:55:32 +0000466 for (MachineBasicBlock &MBB : MF) {
467 for (MachineInstr &MI : MBB) {
468 if (MI.getOpcode() != TargetOpcode::COPY)
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000469 continue;
Duncan P. N. Exon Smith98226e32016-07-12 01:55:32 +0000470 Register DR = MI.getOperand(0);
471 Register SR = MI.getOperand(1);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000472 if (!TargetRegisterInfo::isVirtualRegister(DR.R))
473 continue;
474 if (!TargetRegisterInfo::isVirtualRegister(SR.R))
475 continue;
476 if (MRI->getRegClass(DR.R) != PredRC)
477 continue;
478 if (MRI->getRegClass(SR.R) != PredRC)
479 continue;
480 assert(!DR.S && !SR.S && "Unexpected subregister");
481 MRI->replaceRegWith(DR.R, SR.R);
Duncan P. N. Exon Smith98226e32016-07-12 01:55:32 +0000482 Erase.insert(&MI);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000483 Changed = true;
484 }
485 }
486
487 for (VectOfInst::iterator I = Erase.begin(), E = Erase.end(); I != E; ++I)
488 (*I)->eraseFromParent();
489
490 return Changed;
491}
492
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000493bool HexagonGenPredicate::runOnMachineFunction(MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000494 if (skipFunction(MF.getFunction()))
Andrew Kaylor5b444a22016-04-26 19:46:28 +0000495 return false;
496
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000497 TII = MF.getSubtarget<HexagonSubtarget>().getInstrInfo();
498 TRI = MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
499 MRI = &MF.getRegInfo();
500 PredGPRs.clear();
501 PUsers.clear();
502 G2P.clear();
503
504 bool Changed = false;
505 collectPredicateGPR(MF);
506 for (SetOfReg::iterator I = PredGPRs.begin(), E = PredGPRs.end(); I != E; ++I)
507 processPredicateGPR(*I);
508
509 bool Again;
510 do {
511 Again = false;
512 VectOfInst Processed, Copy;
513
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000514 using iterator = VectOfInst::iterator;
515
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000516 Copy = PUsers;
517 for (iterator I = Copy.begin(), E = Copy.end(); I != E; ++I) {
518 MachineInstr *MI = *I;
519 bool Done = convertToPredForm(MI);
520 if (Done) {
521 Processed.insert(MI);
522 Again = true;
523 }
524 }
525 Changed |= Again;
526
527 auto Done = [Processed] (MachineInstr *MI) -> bool {
528 return Processed.count(MI);
529 };
530 PUsers.remove_if(Done);
531 } while (Again);
532
533 Changed |= eliminatePredCopies(MF);
534 return Changed;
535}
536
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000537FunctionPass *llvm::createHexagonGenPredicate() {
538 return new HexagonGenPredicate();
539}