Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 1 | //===-- RISCVMCTargetDesc.cpp - RISCV Target Descriptions -----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// |
| 10 | /// This file provides RISCV-specific target descriptions. |
| 11 | /// |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "RISCVMCTargetDesc.h" |
Alex Bradbury | 2fee9ea | 2017-08-15 13:08:29 +0000 | [diff] [blame] | 15 | #include "InstPrinter/RISCVInstPrinter.h" |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame^] | 16 | #include "RISCVELFStreamer.h" |
Alex Bradbury | 4f7f0da | 2017-09-06 09:21:21 +0000 | [diff] [blame] | 17 | #include "RISCVMCAsmInfo.h" |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame^] | 18 | #include "RISCVTargetStreamer.h" |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
| 20 | #include "llvm/MC/MCAsmInfo.h" |
| 21 | #include "llvm/MC/MCInstrInfo.h" |
| 22 | #include "llvm/MC/MCRegisterInfo.h" |
| 23 | #include "llvm/MC/MCStreamer.h" |
| 24 | #include "llvm/MC/MCSubtargetInfo.h" |
| 25 | #include "llvm/Support/ErrorHandling.h" |
| 26 | #include "llvm/Support/TargetRegistry.h" |
| 27 | |
| 28 | #define GET_INSTRINFO_MC_DESC |
| 29 | #include "RISCVGenInstrInfo.inc" |
| 30 | |
| 31 | #define GET_REGINFO_MC_DESC |
| 32 | #include "RISCVGenRegisterInfo.inc" |
| 33 | |
Alex Bradbury | 8ab4a96 | 2017-09-17 14:36:28 +0000 | [diff] [blame] | 34 | #define GET_SUBTARGETINFO_MC_DESC |
| 35 | #include "RISCVGenSubtargetInfo.inc" |
| 36 | |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
| 39 | static MCInstrInfo *createRISCVMCInstrInfo() { |
| 40 | MCInstrInfo *X = new MCInstrInfo(); |
| 41 | InitRISCVMCInstrInfo(X); |
| 42 | return X; |
| 43 | } |
| 44 | |
| 45 | static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) { |
| 46 | MCRegisterInfo *X = new MCRegisterInfo(); |
Alex Bradbury | ee7c7ec | 2017-10-19 14:29:03 +0000 | [diff] [blame] | 47 | InitRISCVMCRegisterInfo(X, RISCV::X1); |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 48 | return X; |
| 49 | } |
| 50 | |
| 51 | static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI, |
| 52 | const Triple &TT) { |
Alex Bradbury | d36e04c | 2017-02-14 05:15:24 +0000 | [diff] [blame] | 53 | return new RISCVMCAsmInfo(TT); |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 54 | } |
| 55 | |
Alex Bradbury | ee7c7ec | 2017-10-19 14:29:03 +0000 | [diff] [blame] | 56 | static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT, |
| 57 | StringRef CPU, StringRef FS) { |
| 58 | std::string CPUName = CPU; |
| 59 | if (CPUName.empty()) |
| 60 | CPUName = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32"; |
| 61 | return createRISCVMCSubtargetInfoImpl(TT, CPUName, FS); |
| 62 | } |
| 63 | |
Alex Bradbury | 2fee9ea | 2017-08-15 13:08:29 +0000 | [diff] [blame] | 64 | static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T, |
| 65 | unsigned SyntaxVariant, |
| 66 | const MCAsmInfo &MAI, |
| 67 | const MCInstrInfo &MII, |
| 68 | const MCRegisterInfo &MRI) { |
| 69 | return new RISCVInstPrinter(MAI, MII, MRI); |
| 70 | } |
| 71 | |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame^] | 72 | static MCTargetStreamer * |
| 73 | createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) { |
| 74 | const Triple &TT = STI.getTargetTriple(); |
| 75 | if (TT.isOSBinFormatELF()) |
| 76 | return new RISCVTargetELFStreamer(S, STI); |
| 77 | return new RISCVTargetStreamer(S); |
| 78 | } |
| 79 | |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 80 | extern "C" void LLVMInitializeRISCVTargetMC() { |
| 81 | for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target()}) { |
Alex Bradbury | d36e04c | 2017-02-14 05:15:24 +0000 | [diff] [blame] | 82 | TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo); |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 83 | TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo); |
| 84 | TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo); |
| 85 | TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend); |
| 86 | TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter); |
Alex Bradbury | 2fee9ea | 2017-08-15 13:08:29 +0000 | [diff] [blame] | 87 | TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter); |
Alex Bradbury | ee7c7ec | 2017-10-19 14:29:03 +0000 | [diff] [blame] | 88 | TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo); |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame^] | 89 | TargetRegistry::RegisterObjectTargetStreamer( |
| 90 | *T, createRISCVObjectTargetStreamer); |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 91 | } |
| 92 | } |