blob: b1be2b9ba2fc2ad0f0e852a72ce62ef7410870a0 [file] [log] [blame]
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +00001//===-- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass compute turns all control flow pseudo instructions into native one
12/// computing their address on the fly ; it also sets STACK_SIZE info.
13//===----------------------------------------------------------------------===//
14
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +000015#include "llvm/Support/Debug.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000016#include "AMDGPU.h"
17#include "R600Defines.h"
18#include "R600InstrInfo.h"
19#include "R600MachineFunctionInfo.h"
20#include "R600RegisterInfo.h"
21#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000024#include "llvm/Support/raw_ostream.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000025
Benjamin Kramerd78bb462013-05-23 17:10:37 +000026using namespace llvm;
27
Chandler Carruth84e68b22014-04-22 02:41:26 +000028#define DEBUG_TYPE "r600cf"
29
Benjamin Kramerd78bb462013-05-23 17:10:37 +000030namespace {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000031
Tom Stellarda40f9712014-01-22 21:55:43 +000032struct CFStack {
33
34 enum StackItem {
35 ENTRY = 0,
36 SUB_ENTRY = 1,
37 FIRST_NON_WQM_PUSH = 2,
38 FIRST_NON_WQM_PUSH_W_FULL_ENTRY = 3
39 };
40
41 const AMDGPUSubtarget &ST;
42 std::vector<StackItem> BranchStack;
43 std::vector<StackItem> LoopStack;
44 unsigned MaxStackSize;
45 unsigned CurrentEntries;
46 unsigned CurrentSubEntries;
47
48 CFStack(const AMDGPUSubtarget &st, unsigned ShaderType) : ST(st),
49 // We need to reserve a stack entry for CALL_FS in vertex shaders.
50 MaxStackSize(ShaderType == ShaderType::VERTEX ? 1 : 0),
51 CurrentEntries(0), CurrentSubEntries(0) { }
52
53 unsigned getLoopDepth();
54 bool branchStackContains(CFStack::StackItem);
55 bool requiresWorkAroundForInst(unsigned Opcode);
56 unsigned getSubEntrySize(CFStack::StackItem Item);
57 void updateMaxStackSize();
58 void pushBranch(unsigned Opcode, bool isWQM = false);
59 void pushLoop();
60 void popBranch();
61 void popLoop();
62};
63
64unsigned CFStack::getLoopDepth() {
65 return LoopStack.size();
66}
67
68bool CFStack::branchStackContains(CFStack::StackItem Item) {
69 for (std::vector<CFStack::StackItem>::const_iterator I = BranchStack.begin(),
70 E = BranchStack.end(); I != E; ++I) {
71 if (*I == Item)
72 return true;
73 }
74 return false;
75}
76
Tom Stellard348273d2014-01-23 16:18:02 +000077bool CFStack::requiresWorkAroundForInst(unsigned Opcode) {
78 if (Opcode == AMDGPU::CF_ALU_PUSH_BEFORE && ST.hasCaymanISA() &&
79 getLoopDepth() > 1)
80 return true;
81
82 if (!ST.hasCFAluBug())
83 return false;
84
85 switch(Opcode) {
86 default: return false;
87 case AMDGPU::CF_ALU_PUSH_BEFORE:
88 case AMDGPU::CF_ALU_ELSE_AFTER:
89 case AMDGPU::CF_ALU_BREAK:
90 case AMDGPU::CF_ALU_CONTINUE:
91 if (CurrentSubEntries == 0)
92 return false;
93 if (ST.getWavefrontSize() == 64) {
94 // We are being conservative here. We only require this work-around if
95 // CurrentSubEntries > 3 &&
96 // (CurrentSubEntries % 4 == 3 || CurrentSubEntries % 4 == 0)
97 //
98 // We have to be conservative, because we don't know for certain that
99 // our stack allocation algorithm for Evergreen/NI is correct. Applying this
100 // work-around when CurrentSubEntries > 3 allows us to over-allocate stack
101 // resources without any problems.
102 return CurrentSubEntries > 3;
103 } else {
104 assert(ST.getWavefrontSize() == 32);
105 // We are being conservative here. We only require the work-around if
106 // CurrentSubEntries > 7 &&
107 // (CurrentSubEntries % 8 == 7 || CurrentSubEntries % 8 == 0)
108 // See the comment on the wavefront size == 64 case for why we are
109 // being conservative.
110 return CurrentSubEntries > 7;
111 }
112 }
113}
114
Tom Stellarda40f9712014-01-22 21:55:43 +0000115unsigned CFStack::getSubEntrySize(CFStack::StackItem Item) {
116 switch(Item) {
117 default:
118 return 0;
119 case CFStack::FIRST_NON_WQM_PUSH:
120 assert(!ST.hasCaymanISA());
121 if (ST.getGeneration() <= AMDGPUSubtarget::R700) {
122 // +1 For the push operation.
123 // +2 Extra space required.
124 return 3;
125 } else {
126 // Some documentation says that this is not necessary on Evergreen,
127 // but experimentation has show that we need to allocate 1 extra
128 // sub-entry for the first non-WQM push.
129 // +1 For the push operation.
130 // +1 Extra space required.
131 return 2;
132 }
133 case CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY:
134 assert(ST.getGeneration() >= AMDGPUSubtarget::EVERGREEN);
135 // +1 For the push operation.
136 // +1 Extra space required.
137 return 2;
138 case CFStack::SUB_ENTRY:
139 return 1;
140 }
141}
142
143void CFStack::updateMaxStackSize() {
144 unsigned CurrentStackSize = CurrentEntries +
145 (RoundUpToAlignment(CurrentSubEntries, 4) / 4);
146 MaxStackSize = std::max(CurrentStackSize, MaxStackSize);
147}
148
149void CFStack::pushBranch(unsigned Opcode, bool isWQM) {
150 CFStack::StackItem Item = CFStack::ENTRY;
151 switch(Opcode) {
152 case AMDGPU::CF_PUSH_EG:
153 case AMDGPU::CF_ALU_PUSH_BEFORE:
154 if (!isWQM) {
155 if (!ST.hasCaymanISA() && !branchStackContains(CFStack::FIRST_NON_WQM_PUSH))
156 Item = CFStack::FIRST_NON_WQM_PUSH; // May not be required on Evergreen/NI
157 // See comment in
158 // CFStack::getSubEntrySize()
159 else if (CurrentEntries > 0 &&
160 ST.getGeneration() > AMDGPUSubtarget::EVERGREEN &&
161 !ST.hasCaymanISA() &&
162 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY))
163 Item = CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY;
164 else
165 Item = CFStack::SUB_ENTRY;
166 } else
167 Item = CFStack::ENTRY;
168 break;
169 }
170 BranchStack.push_back(Item);
171 if (Item == CFStack::ENTRY)
172 CurrentEntries++;
173 else
174 CurrentSubEntries += getSubEntrySize(Item);
175 updateMaxStackSize();
176}
177
178void CFStack::pushLoop() {
179 LoopStack.push_back(CFStack::ENTRY);
180 CurrentEntries++;
181 updateMaxStackSize();
182}
183
184void CFStack::popBranch() {
185 CFStack::StackItem Top = BranchStack.back();
186 if (Top == CFStack::ENTRY)
187 CurrentEntries--;
188 else
189 CurrentSubEntries-= getSubEntrySize(Top);
190 BranchStack.pop_back();
191}
192
193void CFStack::popLoop() {
194 CurrentEntries--;
195 LoopStack.pop_back();
196}
197
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000198class R600ControlFlowFinalizer : public MachineFunctionPass {
199
200private:
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000201 typedef std::pair<MachineInstr *, std::vector<MachineInstr *> > ClauseFile;
202
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000203 enum ControlFlowInstruction {
204 CF_TC,
Vincent Lejeunec2991642013-04-30 00:13:39 +0000205 CF_VC,
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000206 CF_CALL_FS,
207 CF_WHILE_LOOP,
208 CF_END_LOOP,
209 CF_LOOP_BREAK,
210 CF_LOOP_CONTINUE,
211 CF_JUMP,
212 CF_ELSE,
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000213 CF_POP,
214 CF_END
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000215 };
NAKAMURA Takumi3b0853b2013-04-11 04:16:22 +0000216
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000217 static char ID;
218 const R600InstrInfo *TII;
Bill Wendling37e9adb2013-06-07 20:28:55 +0000219 const R600RegisterInfo *TRI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000220 unsigned MaxFetchInst;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000221 const AMDGPUSubtarget &ST;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000222
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000223 bool IsTrivialInst(MachineInstr *MI) const {
224 switch (MI->getOpcode()) {
225 case AMDGPU::KILL:
226 case AMDGPU::RETURN:
227 return true;
228 default:
229 return false;
230 }
231 }
232
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000233 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000234 unsigned Opcode = 0;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000235 bool isEg = (ST.getGeneration() >= AMDGPUSubtarget::EVERGREEN);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000236 switch (CFI) {
237 case CF_TC:
238 Opcode = isEg ? AMDGPU::CF_TC_EG : AMDGPU::CF_TC_R600;
239 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000240 case CF_VC:
241 Opcode = isEg ? AMDGPU::CF_VC_EG : AMDGPU::CF_VC_R600;
242 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000243 case CF_CALL_FS:
244 Opcode = isEg ? AMDGPU::CF_CALL_FS_EG : AMDGPU::CF_CALL_FS_R600;
245 break;
246 case CF_WHILE_LOOP:
247 Opcode = isEg ? AMDGPU::WHILE_LOOP_EG : AMDGPU::WHILE_LOOP_R600;
248 break;
249 case CF_END_LOOP:
250 Opcode = isEg ? AMDGPU::END_LOOP_EG : AMDGPU::END_LOOP_R600;
251 break;
252 case CF_LOOP_BREAK:
253 Opcode = isEg ? AMDGPU::LOOP_BREAK_EG : AMDGPU::LOOP_BREAK_R600;
254 break;
255 case CF_LOOP_CONTINUE:
256 Opcode = isEg ? AMDGPU::CF_CONTINUE_EG : AMDGPU::CF_CONTINUE_R600;
257 break;
258 case CF_JUMP:
259 Opcode = isEg ? AMDGPU::CF_JUMP_EG : AMDGPU::CF_JUMP_R600;
260 break;
261 case CF_ELSE:
262 Opcode = isEg ? AMDGPU::CF_ELSE_EG : AMDGPU::CF_ELSE_R600;
263 break;
264 case CF_POP:
265 Opcode = isEg ? AMDGPU::POP_EG : AMDGPU::POP_R600;
266 break;
267 case CF_END:
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000268 if (ST.hasCaymanISA()) {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000269 Opcode = AMDGPU::CF_END_CM;
270 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000271 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000272 Opcode = isEg ? AMDGPU::CF_END_EG : AMDGPU::CF_END_R600;
273 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000274 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000275 assert (Opcode && "No opcode selected");
276 return TII->get(Opcode);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000277 }
278
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000279 bool isCompatibleWithClause(const MachineInstr *MI,
Vincent Lejeune4d143322013-06-07 23:30:26 +0000280 std::set<unsigned> &DstRegs) const {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000281 unsigned DstMI, SrcMI;
282 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
283 E = MI->operands_end(); I != E; ++I) {
284 const MachineOperand &MO = *I;
285 if (!MO.isReg())
286 continue;
Tom Stellard1b086cb2013-05-23 18:26:42 +0000287 if (MO.isDef()) {
288 unsigned Reg = MO.getReg();
289 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
290 DstMI = Reg;
291 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000292 DstMI = TRI->getMatchingSuperReg(Reg,
293 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellard1b086cb2013-05-23 18:26:42 +0000294 &AMDGPU::R600_Reg128RegClass);
295 }
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000296 if (MO.isUse()) {
297 unsigned Reg = MO.getReg();
298 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
299 SrcMI = Reg;
300 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000301 SrcMI = TRI->getMatchingSuperReg(Reg,
302 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000303 &AMDGPU::R600_Reg128RegClass);
304 }
305 }
Vincent Lejeune4d143322013-06-07 23:30:26 +0000306 if ((DstRegs.find(SrcMI) == DstRegs.end())) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000307 DstRegs.insert(DstMI);
308 return true;
309 } else
310 return false;
311 }
312
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000313 ClauseFile
314 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
315 const {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000316 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000317 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000318 unsigned AluInstCount = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000319 bool IsTex = TII->usesTextureCache(ClauseHead);
Vincent Lejeune4d143322013-06-07 23:30:26 +0000320 std::set<unsigned> DstRegs;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000321 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
322 if (IsTrivialInst(I))
323 continue;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000324 if (AluInstCount >= MaxFetchInst)
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000325 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000326 if ((IsTex && !TII->usesTextureCache(I)) ||
327 (!IsTex && !TII->usesVertexCache(I)))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000328 break;
Vincent Lejeune4d143322013-06-07 23:30:26 +0000329 if (!isCompatibleWithClause(I, DstRegs))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000330 break;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000331 AluInstCount ++;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000332 ClauseContent.push_back(I);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000333 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000334 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeunec2991642013-04-30 00:13:39 +0000335 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000336 .addImm(0) // ADDR
337 .addImm(AluInstCount - 1); // COUNT
338 return ClauseFile(MIb, ClauseContent);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000339 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000340
Vincent Lejeuneddd43382013-05-02 21:53:03 +0000341 void getLiteral(MachineInstr *MI, std::vector<int64_t> &Lits) const {
Craig Topper0afd0ab2013-07-15 06:39:13 +0000342 static const unsigned LiteralRegs[] = {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000343 AMDGPU::ALU_LITERAL_X,
344 AMDGPU::ALU_LITERAL_Y,
345 AMDGPU::ALU_LITERAL_Z,
346 AMDGPU::ALU_LITERAL_W
347 };
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000348 const SmallVector<std::pair<MachineOperand *, int64_t>, 3 > Srcs =
349 TII->getSrcs(MI);
350 for (unsigned i = 0, e = Srcs.size(); i < e; ++i) {
351 if (Srcs[i].first->getReg() != AMDGPU::ALU_LITERAL_X)
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000352 continue;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000353 int64_t Imm = Srcs[i].second;
Vincent Lejeuneddd43382013-05-02 21:53:03 +0000354 std::vector<int64_t>::iterator It =
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000355 std::find(Lits.begin(), Lits.end(), Imm);
356 if (It != Lits.end()) {
357 unsigned Index = It - Lits.begin();
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000358 Srcs[i].first->setReg(LiteralRegs[Index]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000359 } else {
360 assert(Lits.size() < 4 && "Too many literals in Instruction Group");
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000361 Srcs[i].first->setReg(LiteralRegs[Lits.size()]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000362 Lits.push_back(Imm);
363 }
364 }
365 }
366
367 MachineBasicBlock::iterator insertLiterals(
368 MachineBasicBlock::iterator InsertPos,
369 const std::vector<unsigned> &Literals) const {
370 MachineBasicBlock *MBB = InsertPos->getParent();
371 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
372 unsigned LiteralPair0 = Literals[i];
373 unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0;
374 InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(),
375 TII->get(AMDGPU::LITERALS))
376 .addImm(LiteralPair0)
377 .addImm(LiteralPair1);
378 }
379 return InsertPos;
380 }
381
382 ClauseFile
383 MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
384 const {
385 MachineBasicBlock::iterator ClauseHead = I;
386 std::vector<MachineInstr *> ClauseContent;
387 I++;
388 for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) {
389 if (IsTrivialInst(I)) {
390 ++I;
391 continue;
392 }
393 if (!I->isBundle() && !TII->isALUInstr(I->getOpcode()))
394 break;
Vincent Lejeuneddd43382013-05-02 21:53:03 +0000395 std::vector<int64_t> Literals;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000396 if (I->isBundle()) {
397 MachineInstr *DeleteMI = I;
398 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
399 while (++BI != E && BI->isBundledWithPred()) {
400 BI->unbundleFromPred();
401 for (unsigned i = 0, e = BI->getNumOperands(); i != e; ++i) {
402 MachineOperand &MO = BI->getOperand(i);
403 if (MO.isReg() && MO.isInternalRead())
404 MO.setIsInternalRead(false);
405 }
406 getLiteral(BI, Literals);
407 ClauseContent.push_back(BI);
408 }
409 I = BI;
410 DeleteMI->eraseFromParent();
411 } else {
412 getLiteral(I, Literals);
413 ClauseContent.push_back(I);
414 I++;
415 }
416 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
417 unsigned literal0 = Literals[i];
418 unsigned literal2 = (i + 1 < e)?Literals[i + 1]:0;
419 MachineInstr *MILit = BuildMI(MBB, I, I->getDebugLoc(),
420 TII->get(AMDGPU::LITERALS))
421 .addImm(literal0)
422 .addImm(literal2);
423 ClauseContent.push_back(MILit);
424 }
425 }
Vincent Lejeunece499742013-07-09 15:03:33 +0000426 assert(ClauseContent.size() < 128 && "ALU clause is too big");
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000427 ClauseHead->getOperand(7).setImm(ClauseContent.size() - 1);
428 return ClauseFile(ClauseHead, ClauseContent);
429 }
430
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000431 void
432 EmitFetchClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause,
433 unsigned &CfCount) {
434 CounterPropagateAddr(Clause.first, CfCount);
435 MachineBasicBlock *BB = Clause.first->getParent();
436 BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::FETCH_CLAUSE))
437 .addImm(CfCount);
438 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
439 BB->splice(InsertPos, BB, Clause.second[i]);
440 }
441 CfCount += 2 * Clause.second.size();
442 }
443
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000444 void
445 EmitALUClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause,
446 unsigned &CfCount) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000447 Clause.first->getOperand(0).setImm(0);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000448 CounterPropagateAddr(Clause.first, CfCount);
449 MachineBasicBlock *BB = Clause.first->getParent();
450 BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::ALU_CLAUSE))
451 .addImm(CfCount);
452 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
453 BB->splice(InsertPos, BB, Clause.second[i]);
454 }
455 CfCount += Clause.second.size();
456 }
457
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000458 void CounterPropagateAddr(MachineInstr *MI, unsigned Addr) const {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000459 MI->getOperand(0).setImm(Addr + MI->getOperand(0).getImm());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000460 }
461 void CounterPropagateAddr(std::set<MachineInstr *> MIs, unsigned Addr)
462 const {
463 for (std::set<MachineInstr *>::iterator It = MIs.begin(), E = MIs.end();
464 It != E; ++It) {
465 MachineInstr *MI = *It;
466 CounterPropagateAddr(MI, Addr);
467 }
468 }
469
470public:
471 R600ControlFlowFinalizer(TargetMachine &tm) : MachineFunctionPass(ID),
Bill Wendling37e9adb2013-06-07 20:28:55 +0000472 TII (0), TRI(0),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000473 ST(tm.getSubtarget<AMDGPUSubtarget>()) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000474 const AMDGPUSubtarget &ST = tm.getSubtarget<AMDGPUSubtarget>();
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000475 MaxFetchInst = ST.getTexVTXClauseSize();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000476 }
477
478 virtual bool runOnMachineFunction(MachineFunction &MF) {
Bill Wendling37e9adb2013-06-07 20:28:55 +0000479 TII=static_cast<const R600InstrInfo *>(MF.getTarget().getInstrInfo());
480 TRI=static_cast<const R600RegisterInfo *>(MF.getTarget().getRegisterInfo());
Tom Stellarda40f9712014-01-22 21:55:43 +0000481 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Bill Wendling37e9adb2013-06-07 20:28:55 +0000482
Tom Stellarda40f9712014-01-22 21:55:43 +0000483 CFStack CFStack(ST, MFI->ShaderType);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000484 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
485 ++MB) {
486 MachineBasicBlock &MBB = *MB;
487 unsigned CfCount = 0;
488 std::vector<std::pair<unsigned, std::set<MachineInstr *> > > LoopStack;
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000489 std::vector<MachineInstr * > IfThenElseStack;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000490 if (MFI->ShaderType == 1) {
491 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000492 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000493 CfCount++;
494 }
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000495 std::vector<ClauseFile> FetchClauses, AluClauses;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000496 std::vector<MachineInstr *> LastAlu(1);
497 std::vector<MachineInstr *> ToPopAfter;
498
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000499 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
500 I != E;) {
Vincent Lejeunec2991642013-04-30 00:13:39 +0000501 if (TII->usesTextureCache(I) || TII->usesVertexCache(I)) {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000502 DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000503 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000504 CfCount++;
Tom Stellard805890b2014-01-23 18:49:31 +0000505 LastAlu.back() = 0;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000506 continue;
507 }
508
509 MachineBasicBlock::iterator MI = I;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000510 if (MI->getOpcode() != AMDGPU::ENDIF)
511 LastAlu.back() = 0;
512 if (MI->getOpcode() == AMDGPU::CF_ALU)
513 LastAlu.back() = MI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000514 I++;
Tom Stellard348273d2014-01-23 16:18:02 +0000515 bool RequiresWorkAround =
516 CFStack.requiresWorkAroundForInst(MI->getOpcode());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000517 switch (MI->getOpcode()) {
518 case AMDGPU::CF_ALU_PUSH_BEFORE:
Tom Stellard348273d2014-01-23 16:18:02 +0000519 if (RequiresWorkAround) {
520 DEBUG(dbgs() << "Applying bug work-around for ALU_PUSH_BEFORE\n");
Tom Stellardafbb6972014-01-22 21:55:41 +0000521 BuildMI(MBB, MI, MBB.findDebugLoc(MI), TII->get(AMDGPU::CF_PUSH_EG))
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000522 .addImm(CfCount + 1)
523 .addImm(1);
524 MI->setDesc(TII->get(AMDGPU::CF_ALU));
525 CfCount++;
Tom Stellarda40f9712014-01-22 21:55:43 +0000526 CFStack.pushBranch(AMDGPU::CF_PUSH_EG);
527 } else
528 CFStack.pushBranch(AMDGPU::CF_ALU_PUSH_BEFORE);
529
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000530 case AMDGPU::CF_ALU:
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000531 I = MI;
532 AluClauses.push_back(MakeALUClause(MBB, I));
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000533 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000534 CfCount++;
535 break;
536 case AMDGPU::WHILELOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000537 CFStack.pushLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000538 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000539 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeune04d9aa42013-04-10 13:29:20 +0000540 .addImm(1);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000541 std::pair<unsigned, std::set<MachineInstr *> > Pair(CfCount,
542 std::set<MachineInstr *>());
543 Pair.second.insert(MIb);
544 LoopStack.push_back(Pair);
545 MI->eraseFromParent();
546 CfCount++;
547 break;
548 }
549 case AMDGPU::ENDLOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000550 CFStack.popLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000551 std::pair<unsigned, std::set<MachineInstr *> > Pair =
552 LoopStack.back();
553 LoopStack.pop_back();
554 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000555 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000556 .addImm(Pair.first + 1);
557 MI->eraseFromParent();
558 CfCount++;
559 break;
560 }
561 case AMDGPU::IF_PREDICATE_SET: {
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000562 LastAlu.push_back(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000563 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000564 getHWInstrDesc(CF_JUMP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000565 .addImm(0)
566 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000567 IfThenElseStack.push_back(MIb);
568 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000569 MI->eraseFromParent();
570 CfCount++;
571 break;
572 }
573 case AMDGPU::ELSE: {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000574 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000575 IfThenElseStack.pop_back();
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000576 CounterPropagateAddr(JumpInst, CfCount);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000577 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000578 getHWInstrDesc(CF_ELSE))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000579 .addImm(0)
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000580 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000581 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
582 IfThenElseStack.push_back(MIb);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000583 MI->eraseFromParent();
584 CfCount++;
585 break;
586 }
587 case AMDGPU::ENDIF: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000588 CFStack.popBranch();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000589 if (LastAlu.back()) {
590 ToPopAfter.push_back(LastAlu.back());
591 } else {
592 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
593 getHWInstrDesc(CF_POP))
594 .addImm(CfCount + 1)
595 .addImm(1);
596 (void)MIb;
597 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
598 CfCount++;
599 }
600
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000601 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000602 IfThenElseStack.pop_back();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000603 CounterPropagateAddr(IfOrElseInst, CfCount);
604 IfOrElseInst->getOperand(1).setImm(1);
605 LastAlu.pop_back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000606 MI->eraseFromParent();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000607 break;
608 }
Vincent Lejeune0c5ed2b2013-07-31 19:31:14 +0000609 case AMDGPU::BREAK: {
610 CfCount ++;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000611 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000612 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000613 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000614 LoopStack.back().second.insert(MIb);
615 MI->eraseFromParent();
616 break;
617 }
618 case AMDGPU::CONTINUE: {
619 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000620 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000621 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000622 LoopStack.back().second.insert(MIb);
623 MI->eraseFromParent();
624 CfCount++;
625 break;
626 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000627 case AMDGPU::RETURN: {
628 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END));
629 CfCount++;
630 MI->eraseFromParent();
631 if (CfCount % 2) {
632 BuildMI(MBB, I, MBB.findDebugLoc(MI), TII->get(AMDGPU::PAD));
633 CfCount++;
634 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000635 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
636 EmitFetchClause(I, FetchClauses[i], CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000637 for (unsigned i = 0, e = AluClauses.size(); i < e; i++)
638 EmitALUClause(I, AluClauses[i], CfCount);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000639 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000640 default:
Tom Stellard676c16d2013-08-16 01:11:51 +0000641 if (TII->isExport(MI->getOpcode())) {
642 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
643 CfCount++;
644 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000645 break;
646 }
647 }
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000648 for (unsigned i = 0, e = ToPopAfter.size(); i < e; ++i) {
649 MachineInstr *Alu = ToPopAfter[i];
650 BuildMI(MBB, Alu, MBB.findDebugLoc((MachineBasicBlock::iterator)Alu),
651 TII->get(AMDGPU::CF_ALU_POP_AFTER))
652 .addImm(Alu->getOperand(0).getImm())
653 .addImm(Alu->getOperand(1).getImm())
654 .addImm(Alu->getOperand(2).getImm())
655 .addImm(Alu->getOperand(3).getImm())
656 .addImm(Alu->getOperand(4).getImm())
657 .addImm(Alu->getOperand(5).getImm())
658 .addImm(Alu->getOperand(6).getImm())
659 .addImm(Alu->getOperand(7).getImm())
660 .addImm(Alu->getOperand(8).getImm());
661 Alu->eraseFromParent();
662 }
Tom Stellarda40f9712014-01-22 21:55:43 +0000663 MFI->StackSize = CFStack.MaxStackSize;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000664 }
665
666 return false;
667 }
668
669 const char *getPassName() const {
670 return "R600 Control Flow Finalizer Pass";
671 }
672};
673
674char R600ControlFlowFinalizer::ID = 0;
675
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000676} // end anonymous namespace
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000677
678
679llvm::FunctionPass *llvm::createR600ControlFlowFinalizer(TargetMachine &TM) {
680 return new R600ControlFlowFinalizer(TM);
681}