Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1 | //===-- AArch64AsmPrinter.cpp - AArch64 LLVM assembly writer --------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a printer that converts from our internal representation |
| 11 | // of machine-dependent LLVM code to the AArch64 assembly language. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/AArch64AddressingModes.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 16 | #include "AArch64.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 17 | #include "AArch64MCInstLower.h" |
Benjamin Kramer | 1f8930e | 2014-07-25 11:42:14 +0000 | [diff] [blame] | 18 | #include "AArch64MachineFunctionInfo.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 19 | #include "AArch64RegisterInfo.h" |
| 20 | #include "AArch64Subtarget.h" |
| 21 | #include "InstPrinter/AArch64InstPrinter.h" |
Benjamin Kramer | 799003b | 2015-03-23 19:32:43 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/AArch64MCExpr.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/SmallString.h" |
| 24 | #include "llvm/ADT/StringSwitch.h" |
| 25 | #include "llvm/ADT/Twine.h" |
| 26 | #include "llvm/CodeGen/AsmPrinter.h" |
| 27 | #include "llvm/CodeGen/MachineInstr.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineModuleInfoImpls.h" |
Benjamin Kramer | 1f8930e | 2014-07-25 11:42:14 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/StackMaps.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
| 31 | #include "llvm/IR/DataLayout.h" |
| 32 | #include "llvm/IR/DebugInfo.h" |
| 33 | #include "llvm/MC/MCAsmInfo.h" |
| 34 | #include "llvm/MC/MCContext.h" |
| 35 | #include "llvm/MC/MCInst.h" |
| 36 | #include "llvm/MC/MCInstBuilder.h" |
| 37 | #include "llvm/MC/MCLinkerOptimizationHint.h" |
| 38 | #include "llvm/MC/MCStreamer.h" |
Ahmed Bougacha | 1b67630 | 2015-03-05 20:04:21 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCSymbol.h" |
Dean Michael Berris | 3234d3a | 2016-11-17 05:15:37 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCSymbolELF.h" |
| 41 | #include "llvm/MC/MCSectionELF.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 42 | #include "llvm/Support/Debug.h" |
| 43 | #include "llvm/Support/TargetRegistry.h" |
Benjamin Kramer | 799003b | 2015-03-23 19:32:43 +0000 | [diff] [blame] | 44 | #include "llvm/Support/raw_ostream.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 45 | using namespace llvm; |
| 46 | |
| 47 | #define DEBUG_TYPE "asm-printer" |
| 48 | |
| 49 | namespace { |
| 50 | |
| 51 | class AArch64AsmPrinter : public AsmPrinter { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 52 | AArch64MCInstLower MCInstLowering; |
| 53 | StackMaps SM; |
Matthias Braun | ad0032a | 2016-07-06 21:39:33 +0000 | [diff] [blame] | 54 | const AArch64Subtarget *STI; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 55 | |
| 56 | public: |
David Blaikie | 9459832 | 2015-01-18 20:29:04 +0000 | [diff] [blame] | 57 | AArch64AsmPrinter(TargetMachine &TM, std::unique_ptr<MCStreamer> Streamer) |
Eric Christopher | bb1ae66 | 2015-02-03 06:40:19 +0000 | [diff] [blame] | 58 | : AsmPrinter(TM, std::move(Streamer)), MCInstLowering(OutContext, *this), |
Rafael Espindola | 9ab0923 | 2015-03-17 20:07:06 +0000 | [diff] [blame] | 59 | SM(*this), AArch64FI(nullptr) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 60 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 61 | StringRef getPassName() const override { return "AArch64 Assembly Printer"; } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 62 | |
| 63 | /// \brief Wrapper for MCInstLowering.lowerOperand() for the |
| 64 | /// tblgen'erated pseudo lowering. |
| 65 | bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const { |
| 66 | return MCInstLowering.lowerOperand(MO, MCOp); |
| 67 | } |
| 68 | |
| 69 | void LowerSTACKMAP(MCStreamer &OutStreamer, StackMaps &SM, |
| 70 | const MachineInstr &MI); |
| 71 | void LowerPATCHPOINT(MCStreamer &OutStreamer, StackMaps &SM, |
| 72 | const MachineInstr &MI); |
Dean Michael Berris | 3234d3a | 2016-11-17 05:15:37 +0000 | [diff] [blame] | 73 | |
| 74 | void LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI); |
| 75 | void LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI); |
| 76 | void LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI); |
| 77 | |
| 78 | void EmitXRayTable(); |
| 79 | void EmitSled(const MachineInstr &MI, SledKind Kind); |
| 80 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 81 | /// \brief tblgen'erated driver function for lowering simple MI->MC |
| 82 | /// pseudo instructions. |
| 83 | bool emitPseudoExpansionLowering(MCStreamer &OutStreamer, |
| 84 | const MachineInstr *MI); |
| 85 | |
| 86 | void EmitInstruction(const MachineInstr *MI) override; |
| 87 | |
| 88 | void getAnalysisUsage(AnalysisUsage &AU) const override { |
| 89 | AsmPrinter::getAnalysisUsage(AU); |
| 90 | AU.setPreservesAll(); |
| 91 | } |
| 92 | |
| 93 | bool runOnMachineFunction(MachineFunction &F) override { |
| 94 | AArch64FI = F.getInfo<AArch64FunctionInfo>(); |
Matthias Braun | ad0032a | 2016-07-06 21:39:33 +0000 | [diff] [blame] | 95 | STI = static_cast<const AArch64Subtarget*>(&F.getSubtarget()); |
Dean Michael Berris | 3234d3a | 2016-11-17 05:15:37 +0000 | [diff] [blame] | 96 | bool Result = AsmPrinter::runOnMachineFunction(F); |
| 97 | EmitXRayTable(); |
| 98 | return Result; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 99 | } |
| 100 | |
| 101 | private: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 102 | void printOperand(const MachineInstr *MI, unsigned OpNum, raw_ostream &O); |
| 103 | bool printAsmMRegister(const MachineOperand &MO, char Mode, raw_ostream &O); |
| 104 | bool printAsmRegInClass(const MachineOperand &MO, |
| 105 | const TargetRegisterClass *RC, bool isVector, |
| 106 | raw_ostream &O); |
| 107 | |
| 108 | bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, |
| 109 | unsigned AsmVariant, const char *ExtraCode, |
| 110 | raw_ostream &O) override; |
| 111 | bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum, |
| 112 | unsigned AsmVariant, const char *ExtraCode, |
| 113 | raw_ostream &O) override; |
| 114 | |
| 115 | void PrintDebugValueComment(const MachineInstr *MI, raw_ostream &OS); |
| 116 | |
| 117 | void EmitFunctionBodyEnd() override; |
| 118 | |
| 119 | MCSymbol *GetCPISymbol(unsigned CPID) const override; |
| 120 | void EmitEndOfAsmFile(Module &M) override; |
| 121 | AArch64FunctionInfo *AArch64FI; |
| 122 | |
| 123 | /// \brief Emit the LOHs contained in AArch64FI. |
| 124 | void EmitLOHs(); |
| 125 | |
Matthias Braun | ad0032a | 2016-07-06 21:39:33 +0000 | [diff] [blame] | 126 | /// Emit instruction to set float register to zero. |
| 127 | void EmitFMov0(const MachineInstr &MI); |
| 128 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 129 | typedef std::map<const MachineInstr *, MCSymbol *> MInstToMCSymbol; |
| 130 | MInstToMCSymbol LOHInstToLabel; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 131 | }; |
| 132 | |
| 133 | } // end of anonymous namespace |
| 134 | |
| 135 | //===----------------------------------------------------------------------===// |
| 136 | |
Dean Michael Berris | 3234d3a | 2016-11-17 05:15:37 +0000 | [diff] [blame] | 137 | void AArch64AsmPrinter::LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI) |
| 138 | { |
| 139 | EmitSled(MI, SledKind::FUNCTION_ENTER); |
| 140 | } |
| 141 | |
| 142 | void AArch64AsmPrinter::LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI) |
| 143 | { |
| 144 | EmitSled(MI, SledKind::FUNCTION_EXIT); |
| 145 | } |
| 146 | |
| 147 | void AArch64AsmPrinter::LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI) |
| 148 | { |
| 149 | EmitSled(MI, SledKind::TAIL_CALL); |
| 150 | } |
| 151 | |
| 152 | void AArch64AsmPrinter::EmitXRayTable() |
| 153 | { |
| 154 | //TODO: merge the logic for ELF XRay sleds at a higher level, so to avoid |
| 155 | // code duplication as it is now for x86_64, ARM32 and AArch64. |
| 156 | if (Sleds.empty()) |
| 157 | return; |
| 158 | if (STI->isTargetELF()) { |
| 159 | auto PrevSection = OutStreamer->getCurrentSectionOnly(); |
| 160 | auto Fn = MF->getFunction(); |
| 161 | MCSection *Section; |
| 162 | if (Fn->hasComdat()) |
| 163 | Section = OutContext.getELFSection("xray_instr_map", ELF::SHT_PROGBITS, |
| 164 | ELF::SHF_ALLOC | ELF::SHF_GROUP, 0, |
| 165 | Fn->getComdat()->getName()); |
| 166 | else |
| 167 | Section = OutContext.getELFSection("xray_instr_map", ELF::SHT_PROGBITS, |
| 168 | ELF::SHF_ALLOC); |
| 169 | |
| 170 | // Before we switch over, we force a reference to a label inside the |
| 171 | // xray_instr_map section. Since EmitXRayTable() is always called just |
| 172 | // before the function's end, we assume that this is happening after the |
| 173 | // last return instruction. |
| 174 | // |
| 175 | // We then align the reference to 16 byte boundaries, which we determined |
| 176 | // experimentally to be beneficial to avoid causing decoder stalls. |
| 177 | MCSymbol *Tmp = OutContext.createTempSymbol("xray_synthetic_", true); |
| 178 | OutStreamer->EmitCodeAlignment(16); |
| 179 | OutStreamer->EmitSymbolValue(Tmp, 8, false); |
| 180 | OutStreamer->SwitchSection(Section); |
| 181 | OutStreamer->EmitLabel(Tmp); |
| 182 | for (const auto &Sled : Sleds) { |
| 183 | OutStreamer->EmitSymbolValue(Sled.Sled, 8); |
| 184 | OutStreamer->EmitSymbolValue(CurrentFnSym, 8); |
| 185 | auto Kind = static_cast<uint8_t>(Sled.Kind); |
| 186 | OutStreamer->EmitBytes( |
| 187 | StringRef(reinterpret_cast<const char *>(&Kind), 1)); |
| 188 | OutStreamer->EmitBytes( |
| 189 | StringRef(reinterpret_cast<const char *>(&Sled.AlwaysInstrument), 1)); |
| 190 | OutStreamer->EmitZeros(14); |
| 191 | } |
| 192 | OutStreamer->SwitchSection(PrevSection); |
| 193 | } |
| 194 | Sleds.clear(); |
| 195 | } |
| 196 | |
| 197 | void AArch64AsmPrinter::EmitSled(const MachineInstr &MI, SledKind Kind) |
| 198 | { |
| 199 | static const int8_t NoopsInSledCount = 7; |
| 200 | // We want to emit the following pattern: |
| 201 | // |
| 202 | // .Lxray_sled_N: |
| 203 | // ALIGN |
| 204 | // B #32 |
| 205 | // ; 7 NOP instructions (28 bytes) |
| 206 | // .tmpN |
| 207 | // |
| 208 | // We need the 28 bytes (7 instructions) because at runtime, we'd be patching |
| 209 | // over the full 32 bytes (8 instructions) with the following pattern: |
| 210 | // |
| 211 | // STP X0, X30, [SP, #-16]! ; push X0 and the link register to the stack |
| 212 | // LDR W0, #12 ; W0 := function ID |
| 213 | // LDR X16,#12 ; X16 := addr of __xray_FunctionEntry or __xray_FunctionExit |
| 214 | // BLR X16 ; call the tracing trampoline |
| 215 | // ;DATA: 32 bits of function ID |
| 216 | // ;DATA: lower 32 bits of the address of the trampoline |
| 217 | // ;DATA: higher 32 bits of the address of the trampoline |
| 218 | // LDP X0, X30, [SP], #16 ; pop X0 and the link register from the stack |
| 219 | // |
| 220 | OutStreamer->EmitCodeAlignment(4); |
| 221 | auto CurSled = OutContext.createTempSymbol("xray_sled_", true); |
| 222 | OutStreamer->EmitLabel(CurSled); |
| 223 | auto Target = OutContext.createTempSymbol(); |
| 224 | |
| 225 | // Emit "B #32" instruction, which jumps over the next 28 bytes. |
Dean Michael Berris | 31761f3 | 2016-11-21 03:01:43 +0000 | [diff] [blame] | 226 | // The operand has to be the number of 4-byte instructions to jump over, |
| 227 | // including the current instruction. |
| 228 | EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::B).addImm(8)); |
Dean Michael Berris | 3234d3a | 2016-11-17 05:15:37 +0000 | [diff] [blame] | 229 | |
| 230 | for (int8_t I = 0; I < NoopsInSledCount; I++) |
| 231 | EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0)); |
| 232 | |
| 233 | OutStreamer->EmitLabel(Target); |
| 234 | recordSled(CurSled, MI, Kind); |
| 235 | } |
| 236 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 237 | void AArch64AsmPrinter::EmitEndOfAsmFile(Module &M) { |
Daniel Sanders | c81f450 | 2015-06-16 15:44:21 +0000 | [diff] [blame] | 238 | const Triple &TT = TM.getTargetTriple(); |
Eric Christopher | bb1ae66 | 2015-02-03 06:40:19 +0000 | [diff] [blame] | 239 | if (TT.isOSBinFormatMachO()) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 240 | // Funny Darwin hack: This flag tells the linker that no global symbols |
| 241 | // contain code that falls through to other global symbols (e.g. the obvious |
| 242 | // implementation of multiple entry points). If this doesn't occur, the |
| 243 | // linker can safely perform dead code stripping. Since LLVM never |
| 244 | // generates code that does this, it is always safe to set. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 245 | OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 246 | SM.serializeToStackMapSection(); |
| 247 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 248 | } |
| 249 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 250 | void AArch64AsmPrinter::EmitLOHs() { |
| 251 | SmallVector<MCSymbol *, 3> MCArgs; |
| 252 | |
| 253 | for (const auto &D : AArch64FI->getLOHContainer()) { |
| 254 | for (const MachineInstr *MI : D.getArgs()) { |
| 255 | MInstToMCSymbol::iterator LabelIt = LOHInstToLabel.find(MI); |
| 256 | assert(LabelIt != LOHInstToLabel.end() && |
| 257 | "Label hasn't been inserted for LOH related instruction"); |
| 258 | MCArgs.push_back(LabelIt->second); |
| 259 | } |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 260 | OutStreamer->EmitLOHDirective(D.getKind(), MCArgs); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 261 | MCArgs.clear(); |
| 262 | } |
| 263 | } |
| 264 | |
| 265 | void AArch64AsmPrinter::EmitFunctionBodyEnd() { |
| 266 | if (!AArch64FI->getLOHRelated().empty()) |
| 267 | EmitLOHs(); |
| 268 | } |
| 269 | |
| 270 | /// GetCPISymbol - Return the symbol for the specified constant pool entry. |
| 271 | MCSymbol *AArch64AsmPrinter::GetCPISymbol(unsigned CPID) const { |
| 272 | // Darwin uses a linker-private symbol name for constant-pools (to |
| 273 | // avoid addends on the relocation?), ELF has no such concept and |
| 274 | // uses a normal private symbol. |
Mehdi Amini | 48878ae | 2016-10-01 05:57:55 +0000 | [diff] [blame] | 275 | if (!getDataLayout().getLinkerPrivateGlobalPrefix().empty()) |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 276 | return OutContext.getOrCreateSymbol( |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 277 | Twine(getDataLayout().getLinkerPrivateGlobalPrefix()) + "CPI" + |
| 278 | Twine(getFunctionNumber()) + "_" + Twine(CPID)); |
| 279 | |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 280 | return OutContext.getOrCreateSymbol( |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 281 | Twine(getDataLayout().getPrivateGlobalPrefix()) + "CPI" + |
| 282 | Twine(getFunctionNumber()) + "_" + Twine(CPID)); |
| 283 | } |
| 284 | |
| 285 | void AArch64AsmPrinter::printOperand(const MachineInstr *MI, unsigned OpNum, |
| 286 | raw_ostream &O) { |
| 287 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 288 | switch (MO.getType()) { |
| 289 | default: |
Craig Topper | 2a30d78 | 2014-06-18 05:05:13 +0000 | [diff] [blame] | 290 | llvm_unreachable("<unknown operand type>"); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 291 | case MachineOperand::MO_Register: { |
| 292 | unsigned Reg = MO.getReg(); |
| 293 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| 294 | assert(!MO.getSubReg() && "Subregs should be eliminated!"); |
| 295 | O << AArch64InstPrinter::getRegisterName(Reg); |
| 296 | break; |
| 297 | } |
| 298 | case MachineOperand::MO_Immediate: { |
| 299 | int64_t Imm = MO.getImm(); |
| 300 | O << '#' << Imm; |
| 301 | break; |
| 302 | } |
Ahmed Bougacha | 1b67630 | 2015-03-05 20:04:21 +0000 | [diff] [blame] | 303 | case MachineOperand::MO_GlobalAddress: { |
| 304 | const GlobalValue *GV = MO.getGlobal(); |
| 305 | MCSymbol *Sym = getSymbol(GV); |
| 306 | |
| 307 | // FIXME: Can we get anything other than a plain symbol here? |
| 308 | assert(!MO.getTargetFlags() && "Unknown operand target flag!"); |
| 309 | |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 310 | Sym->print(O, MAI); |
Ahmed Bougacha | 1b67630 | 2015-03-05 20:04:21 +0000 | [diff] [blame] | 311 | printOffset(MO.getOffset(), O); |
| 312 | break; |
| 313 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 314 | } |
| 315 | } |
| 316 | |
| 317 | bool AArch64AsmPrinter::printAsmMRegister(const MachineOperand &MO, char Mode, |
| 318 | raw_ostream &O) { |
| 319 | unsigned Reg = MO.getReg(); |
| 320 | switch (Mode) { |
| 321 | default: |
| 322 | return true; // Unknown mode. |
| 323 | case 'w': |
| 324 | Reg = getWRegFromXReg(Reg); |
| 325 | break; |
| 326 | case 'x': |
| 327 | Reg = getXRegFromWReg(Reg); |
| 328 | break; |
| 329 | } |
| 330 | |
| 331 | O << AArch64InstPrinter::getRegisterName(Reg); |
| 332 | return false; |
| 333 | } |
| 334 | |
| 335 | // Prints the register in MO using class RC using the offset in the |
| 336 | // new register class. This should not be used for cross class |
| 337 | // printing. |
| 338 | bool AArch64AsmPrinter::printAsmRegInClass(const MachineOperand &MO, |
| 339 | const TargetRegisterClass *RC, |
| 340 | bool isVector, raw_ostream &O) { |
| 341 | assert(MO.isReg() && "Should only get here with a register!"); |
Matthias Braun | ad0032a | 2016-07-06 21:39:33 +0000 | [diff] [blame] | 342 | const TargetRegisterInfo *RI = STI->getRegisterInfo(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 343 | unsigned Reg = MO.getReg(); |
| 344 | unsigned RegToPrint = RC->getRegister(RI->getEncodingValue(Reg)); |
| 345 | assert(RI->regsOverlap(RegToPrint, Reg)); |
| 346 | O << AArch64InstPrinter::getRegisterName( |
| 347 | RegToPrint, isVector ? AArch64::vreg : AArch64::NoRegAltName); |
| 348 | return false; |
| 349 | } |
| 350 | |
| 351 | bool AArch64AsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, |
| 352 | unsigned AsmVariant, |
| 353 | const char *ExtraCode, raw_ostream &O) { |
| 354 | const MachineOperand &MO = MI->getOperand(OpNum); |
Tim Northover | 4719041 | 2014-05-27 07:37:21 +0000 | [diff] [blame] | 355 | |
| 356 | // First try the generic code, which knows about modifiers like 'c' and 'n'. |
| 357 | if (!AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O)) |
| 358 | return false; |
| 359 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 360 | // Does this asm operand have a single letter operand modifier? |
| 361 | if (ExtraCode && ExtraCode[0]) { |
| 362 | if (ExtraCode[1] != 0) |
| 363 | return true; // Unknown modifier. |
| 364 | |
| 365 | switch (ExtraCode[0]) { |
| 366 | default: |
| 367 | return true; // Unknown modifier. |
| 368 | case 'w': // Print W register |
| 369 | case 'x': // Print X register |
| 370 | if (MO.isReg()) |
| 371 | return printAsmMRegister(MO, ExtraCode[0], O); |
| 372 | if (MO.isImm() && MO.getImm() == 0) { |
| 373 | unsigned Reg = ExtraCode[0] == 'w' ? AArch64::WZR : AArch64::XZR; |
| 374 | O << AArch64InstPrinter::getRegisterName(Reg); |
| 375 | return false; |
| 376 | } |
| 377 | printOperand(MI, OpNum, O); |
| 378 | return false; |
| 379 | case 'b': // Print B register. |
| 380 | case 'h': // Print H register. |
| 381 | case 's': // Print S register. |
| 382 | case 'd': // Print D register. |
| 383 | case 'q': // Print Q register. |
| 384 | if (MO.isReg()) { |
| 385 | const TargetRegisterClass *RC; |
| 386 | switch (ExtraCode[0]) { |
| 387 | case 'b': |
| 388 | RC = &AArch64::FPR8RegClass; |
| 389 | break; |
| 390 | case 'h': |
| 391 | RC = &AArch64::FPR16RegClass; |
| 392 | break; |
| 393 | case 's': |
| 394 | RC = &AArch64::FPR32RegClass; |
| 395 | break; |
| 396 | case 'd': |
| 397 | RC = &AArch64::FPR64RegClass; |
| 398 | break; |
| 399 | case 'q': |
| 400 | RC = &AArch64::FPR128RegClass; |
| 401 | break; |
| 402 | default: |
| 403 | return true; |
| 404 | } |
| 405 | return printAsmRegInClass(MO, RC, false /* vector */, O); |
| 406 | } |
| 407 | printOperand(MI, OpNum, O); |
| 408 | return false; |
| 409 | } |
| 410 | } |
| 411 | |
| 412 | // According to ARM, we should emit x and v registers unless we have a |
| 413 | // modifier. |
| 414 | if (MO.isReg()) { |
| 415 | unsigned Reg = MO.getReg(); |
| 416 | |
| 417 | // If this is a w or x register, print an x register. |
| 418 | if (AArch64::GPR32allRegClass.contains(Reg) || |
| 419 | AArch64::GPR64allRegClass.contains(Reg)) |
| 420 | return printAsmMRegister(MO, 'x', O); |
| 421 | |
| 422 | // If this is a b, h, s, d, or q register, print it as a v register. |
| 423 | return printAsmRegInClass(MO, &AArch64::FPR128RegClass, true /* vector */, |
| 424 | O); |
| 425 | } |
| 426 | |
| 427 | printOperand(MI, OpNum, O); |
| 428 | return false; |
| 429 | } |
| 430 | |
| 431 | bool AArch64AsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, |
| 432 | unsigned OpNum, |
| 433 | unsigned AsmVariant, |
| 434 | const char *ExtraCode, |
| 435 | raw_ostream &O) { |
| 436 | if (ExtraCode && ExtraCode[0]) |
| 437 | return true; // Unknown modifier. |
| 438 | |
| 439 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 440 | assert(MO.isReg() && "unexpected inline asm memory operand"); |
| 441 | O << "[" << AArch64InstPrinter::getRegisterName(MO.getReg()) << "]"; |
| 442 | return false; |
| 443 | } |
| 444 | |
| 445 | void AArch64AsmPrinter::PrintDebugValueComment(const MachineInstr *MI, |
| 446 | raw_ostream &OS) { |
| 447 | unsigned NOps = MI->getNumOperands(); |
| 448 | assert(NOps == 4); |
| 449 | OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: "; |
| 450 | // cast away const; DIetc do not take const operands for some reason. |
Duncan P. N. Exon Smith | a9308c4 | 2015-04-29 16:38:44 +0000 | [diff] [blame] | 451 | OS << cast<DILocalVariable>(MI->getOperand(NOps - 2).getMetadata()) |
Duncan P. N. Exon Smith | 7348dda | 2015-04-14 02:22:36 +0000 | [diff] [blame] | 452 | ->getName(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 453 | OS << " <- "; |
| 454 | // Frame address. Currently handles register +- offset only. |
| 455 | assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm()); |
| 456 | OS << '['; |
| 457 | printOperand(MI, 0, OS); |
| 458 | OS << '+'; |
| 459 | printOperand(MI, 1, OS); |
| 460 | OS << ']'; |
| 461 | OS << "+"; |
| 462 | printOperand(MI, NOps - 2, OS); |
| 463 | } |
| 464 | |
| 465 | void AArch64AsmPrinter::LowerSTACKMAP(MCStreamer &OutStreamer, StackMaps &SM, |
| 466 | const MachineInstr &MI) { |
Diana Picus | 760c757 | 2016-08-31 12:43:49 +0000 | [diff] [blame] | 467 | unsigned NumNOPBytes = StackMapOpers(&MI).getNumPatchBytes(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 468 | |
| 469 | SM.recordStackMap(MI); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 470 | assert(NumNOPBytes % 4 == 0 && "Invalid number of NOP bytes requested!"); |
Lang Hames | a7395bf | 2014-12-02 21:36:24 +0000 | [diff] [blame] | 471 | |
| 472 | // Scan ahead to trim the shadow. |
| 473 | const MachineBasicBlock &MBB = *MI.getParent(); |
| 474 | MachineBasicBlock::const_iterator MII(MI); |
| 475 | ++MII; |
| 476 | while (NumNOPBytes > 0) { |
| 477 | if (MII == MBB.end() || MII->isCall() || |
| 478 | MII->getOpcode() == AArch64::DBG_VALUE || |
| 479 | MII->getOpcode() == TargetOpcode::PATCHPOINT || |
| 480 | MII->getOpcode() == TargetOpcode::STACKMAP) |
| 481 | break; |
| 482 | ++MII; |
| 483 | NumNOPBytes -= 4; |
| 484 | } |
| 485 | |
| 486 | // Emit nops. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 487 | for (unsigned i = 0; i < NumNOPBytes; i += 4) |
| 488 | EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0)); |
| 489 | } |
| 490 | |
| 491 | // Lower a patchpoint of the form: |
| 492 | // [<def>], <id>, <numBytes>, <target>, <numArgs> |
| 493 | void AArch64AsmPrinter::LowerPATCHPOINT(MCStreamer &OutStreamer, StackMaps &SM, |
| 494 | const MachineInstr &MI) { |
| 495 | SM.recordPatchPoint(MI); |
| 496 | |
| 497 | PatchPointOpers Opers(&MI); |
| 498 | |
Philip Reames | e83c4b3 | 2016-08-23 23:33:29 +0000 | [diff] [blame] | 499 | int64_t CallTarget = Opers.getCallTarget().getImm(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 500 | unsigned EncodedBytes = 0; |
| 501 | if (CallTarget) { |
| 502 | assert((CallTarget & 0xFFFFFFFFFFFF) == CallTarget && |
| 503 | "High 16 bits of call target should be zero."); |
| 504 | unsigned ScratchReg = MI.getOperand(Opers.getNextScratchIdx()).getReg(); |
| 505 | EncodedBytes = 16; |
| 506 | // Materialize the jump address: |
Tim Northover | 389a1e3 | 2016-06-15 20:33:36 +0000 | [diff] [blame] | 507 | EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVZXi) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 508 | .addReg(ScratchReg) |
| 509 | .addImm((CallTarget >> 32) & 0xFFFF) |
| 510 | .addImm(32)); |
Tim Northover | 389a1e3 | 2016-06-15 20:33:36 +0000 | [diff] [blame] | 511 | EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVKXi) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 512 | .addReg(ScratchReg) |
| 513 | .addReg(ScratchReg) |
| 514 | .addImm((CallTarget >> 16) & 0xFFFF) |
| 515 | .addImm(16)); |
Tim Northover | 389a1e3 | 2016-06-15 20:33:36 +0000 | [diff] [blame] | 516 | EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVKXi) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 517 | .addReg(ScratchReg) |
| 518 | .addReg(ScratchReg) |
| 519 | .addImm(CallTarget & 0xFFFF) |
| 520 | .addImm(0)); |
| 521 | EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::BLR).addReg(ScratchReg)); |
| 522 | } |
| 523 | // Emit padding. |
Philip Reames | e83c4b3 | 2016-08-23 23:33:29 +0000 | [diff] [blame] | 524 | unsigned NumBytes = Opers.getNumPatchBytes(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 525 | assert(NumBytes >= EncodedBytes && |
| 526 | "Patchpoint can't request size less than the length of a call."); |
| 527 | assert((NumBytes - EncodedBytes) % 4 == 0 && |
| 528 | "Invalid number of NOP bytes requested!"); |
| 529 | for (unsigned i = EncodedBytes; i < NumBytes; i += 4) |
| 530 | EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0)); |
| 531 | } |
| 532 | |
Matthias Braun | ad0032a | 2016-07-06 21:39:33 +0000 | [diff] [blame] | 533 | void AArch64AsmPrinter::EmitFMov0(const MachineInstr &MI) { |
| 534 | unsigned DestReg = MI.getOperand(0).getReg(); |
| 535 | if (STI->hasZeroCycleZeroing()) { |
| 536 | // Convert S/D register to corresponding Q register |
| 537 | if (AArch64::S0 <= DestReg && DestReg <= AArch64::S31) { |
| 538 | DestReg = AArch64::Q0 + (DestReg - AArch64::S0); |
| 539 | } else { |
| 540 | assert(AArch64::D0 <= DestReg && DestReg <= AArch64::D31); |
| 541 | DestReg = AArch64::Q0 + (DestReg - AArch64::D0); |
| 542 | } |
| 543 | MCInst MOVI; |
| 544 | MOVI.setOpcode(AArch64::MOVIv2d_ns); |
| 545 | MOVI.addOperand(MCOperand::createReg(DestReg)); |
| 546 | MOVI.addOperand(MCOperand::createImm(0)); |
| 547 | EmitToStreamer(*OutStreamer, MOVI); |
| 548 | } else { |
| 549 | MCInst FMov; |
| 550 | switch (MI.getOpcode()) { |
| 551 | default: llvm_unreachable("Unexpected opcode"); |
| 552 | case AArch64::FMOVS0: |
| 553 | FMov.setOpcode(AArch64::FMOVWSr); |
| 554 | FMov.addOperand(MCOperand::createReg(DestReg)); |
| 555 | FMov.addOperand(MCOperand::createReg(AArch64::WZR)); |
| 556 | break; |
| 557 | case AArch64::FMOVD0: |
| 558 | FMov.setOpcode(AArch64::FMOVXDr); |
| 559 | FMov.addOperand(MCOperand::createReg(DestReg)); |
| 560 | FMov.addOperand(MCOperand::createReg(AArch64::XZR)); |
| 561 | break; |
| 562 | } |
| 563 | EmitToStreamer(*OutStreamer, FMov); |
| 564 | } |
| 565 | } |
| 566 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 567 | // Simple pseudo-instructions have their lowering (with expansion to real |
| 568 | // instructions) auto-generated. |
| 569 | #include "AArch64GenMCPseudoLowering.inc" |
| 570 | |
| 571 | void AArch64AsmPrinter::EmitInstruction(const MachineInstr *MI) { |
| 572 | // Do any auto-generated pseudo lowerings. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 573 | if (emitPseudoExpansionLowering(*OutStreamer, MI)) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 574 | return; |
| 575 | |
| 576 | if (AArch64FI->getLOHRelated().count(MI)) { |
| 577 | // Generate a label for LOH related instruction |
Rafael Espindola | 9ab0923 | 2015-03-17 20:07:06 +0000 | [diff] [blame] | 578 | MCSymbol *LOHLabel = createTempSymbol("loh"); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 579 | // Associate the instruction with the label |
| 580 | LOHInstToLabel[MI] = LOHLabel; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 581 | OutStreamer->EmitLabel(LOHLabel); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 582 | } |
| 583 | |
| 584 | // Do any manual lowerings. |
| 585 | switch (MI->getOpcode()) { |
| 586 | default: |
| 587 | break; |
| 588 | case AArch64::DBG_VALUE: { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 589 | if (isVerbose() && OutStreamer->hasRawTextSupport()) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 590 | SmallString<128> TmpStr; |
| 591 | raw_svector_ostream OS(TmpStr); |
| 592 | PrintDebugValueComment(MI, OS); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 593 | OutStreamer->EmitRawText(StringRef(OS.str())); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 594 | } |
| 595 | return; |
| 596 | } |
| 597 | |
| 598 | // Tail calls use pseudo instructions so they have the proper code-gen |
| 599 | // attributes (isCall, isReturn, etc.). We lower them to the real |
| 600 | // instruction here. |
| 601 | case AArch64::TCRETURNri: { |
| 602 | MCInst TmpInst; |
| 603 | TmpInst.setOpcode(AArch64::BR); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 604 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 605 | EmitToStreamer(*OutStreamer, TmpInst); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 606 | return; |
| 607 | } |
| 608 | case AArch64::TCRETURNdi: { |
| 609 | MCOperand Dest; |
| 610 | MCInstLowering.lowerOperand(MI->getOperand(0), Dest); |
| 611 | MCInst TmpInst; |
| 612 | TmpInst.setOpcode(AArch64::B); |
| 613 | TmpInst.addOperand(Dest); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 614 | EmitToStreamer(*OutStreamer, TmpInst); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 615 | return; |
| 616 | } |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 617 | case AArch64::TLSDESC_CALLSEQ: { |
| 618 | /// lower this to: |
| 619 | /// adrp x0, :tlsdesc:var |
| 620 | /// ldr x1, [x0, #:tlsdesc_lo12:var] |
| 621 | /// add x0, x0, #:tlsdesc_lo12:var |
| 622 | /// .tlsdesccall var |
| 623 | /// blr x1 |
| 624 | /// (TPIDR_EL0 offset now in x0) |
| 625 | const MachineOperand &MO_Sym = MI->getOperand(0); |
| 626 | MachineOperand MO_TLSDESC_LO12(MO_Sym), MO_TLSDESC(MO_Sym); |
| 627 | MCOperand Sym, SymTLSDescLo12, SymTLSDesc; |
| 628 | MO_TLSDESC_LO12.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGEOFF | |
| 629 | AArch64II::MO_NC); |
| 630 | MO_TLSDESC.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGE); |
| 631 | MCInstLowering.lowerOperand(MO_Sym, Sym); |
| 632 | MCInstLowering.lowerOperand(MO_TLSDESC_LO12, SymTLSDescLo12); |
| 633 | MCInstLowering.lowerOperand(MO_TLSDESC, SymTLSDesc); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 634 | |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 635 | MCInst Adrp; |
| 636 | Adrp.setOpcode(AArch64::ADRP); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 637 | Adrp.addOperand(MCOperand::createReg(AArch64::X0)); |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 638 | Adrp.addOperand(SymTLSDesc); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 639 | EmitToStreamer(*OutStreamer, Adrp); |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 640 | |
| 641 | MCInst Ldr; |
| 642 | Ldr.setOpcode(AArch64::LDRXui); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 643 | Ldr.addOperand(MCOperand::createReg(AArch64::X1)); |
| 644 | Ldr.addOperand(MCOperand::createReg(AArch64::X0)); |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 645 | Ldr.addOperand(SymTLSDescLo12); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 646 | Ldr.addOperand(MCOperand::createImm(0)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 647 | EmitToStreamer(*OutStreamer, Ldr); |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 648 | |
| 649 | MCInst Add; |
| 650 | Add.setOpcode(AArch64::ADDXri); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 651 | Add.addOperand(MCOperand::createReg(AArch64::X0)); |
| 652 | Add.addOperand(MCOperand::createReg(AArch64::X0)); |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 653 | Add.addOperand(SymTLSDescLo12); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 654 | Add.addOperand(MCOperand::createImm(AArch64_AM::getShiftValue(0))); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 655 | EmitToStreamer(*OutStreamer, Add); |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 656 | |
| 657 | // Emit a relocation-annotation. This expands to no code, but requests |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 658 | // the following instruction gets an R_AARCH64_TLSDESC_CALL. |
| 659 | MCInst TLSDescCall; |
| 660 | TLSDescCall.setOpcode(AArch64::TLSDESCCALL); |
| 661 | TLSDescCall.addOperand(Sym); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 662 | EmitToStreamer(*OutStreamer, TLSDescCall); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 663 | |
Kristof Beyls | aea8461 | 2015-03-04 09:12:08 +0000 | [diff] [blame] | 664 | MCInst Blr; |
| 665 | Blr.setOpcode(AArch64::BLR); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 666 | Blr.addOperand(MCOperand::createReg(AArch64::X1)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 667 | EmitToStreamer(*OutStreamer, Blr); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 668 | |
| 669 | return; |
| 670 | } |
| 671 | |
Matthias Braun | ad0032a | 2016-07-06 21:39:33 +0000 | [diff] [blame] | 672 | case AArch64::FMOVS0: |
| 673 | case AArch64::FMOVD0: |
| 674 | EmitFMov0(*MI); |
| 675 | return; |
| 676 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 677 | case TargetOpcode::STACKMAP: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 678 | return LowerSTACKMAP(*OutStreamer, SM, *MI); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 679 | |
| 680 | case TargetOpcode::PATCHPOINT: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 681 | return LowerPATCHPOINT(*OutStreamer, SM, *MI); |
Dean Michael Berris | 3234d3a | 2016-11-17 05:15:37 +0000 | [diff] [blame] | 682 | |
| 683 | case TargetOpcode::PATCHABLE_FUNCTION_ENTER: |
| 684 | LowerPATCHABLE_FUNCTION_ENTER(*MI); |
| 685 | return; |
| 686 | |
| 687 | case TargetOpcode::PATCHABLE_FUNCTION_EXIT: |
| 688 | LowerPATCHABLE_FUNCTION_EXIT(*MI); |
| 689 | return; |
| 690 | |
| 691 | case TargetOpcode::PATCHABLE_TAIL_CALL: |
| 692 | LowerPATCHABLE_TAIL_CALL(*MI); |
| 693 | return; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 694 | } |
| 695 | |
| 696 | // Finally, do the automated lowerings for everything else. |
| 697 | MCInst TmpInst; |
| 698 | MCInstLowering.Lower(MI, TmpInst); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 699 | EmitToStreamer(*OutStreamer, TmpInst); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 700 | } |
| 701 | |
| 702 | // Force static initialization. |
| 703 | extern "C" void LLVMInitializeAArch64AsmPrinter() { |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 704 | RegisterAsmPrinter<AArch64AsmPrinter> X(getTheAArch64leTarget()); |
| 705 | RegisterAsmPrinter<AArch64AsmPrinter> Y(getTheAArch64beTarget()); |
| 706 | RegisterAsmPrinter<AArch64AsmPrinter> Z(getTheARM64Target()); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 707 | } |