blob: ae193fec7d83638cb92a9b0d47d88a830ad4224d [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for
11/// AMDGPU.
12/// \todo This should be generated by TableGen.
13//===----------------------------------------------------------------------===//
14
Yaxun Liu0124b542018-02-13 18:00:25 +000015#include "AMDGPU.h"
Tom Stellardca166212017-01-30 21:56:46 +000016#include "AMDGPULegalizerInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Tom Stellardca166212017-01-30 21:56:46 +000018#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000019#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000021#include "llvm/Support/Debug.h"
22
23using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Tom Stellardca166212017-01-30 21:56:46 +000025
Tom Stellardca166212017-01-30 21:56:46 +000026AMDGPULegalizerInfo::AMDGPULegalizerInfo() {
27 using namespace TargetOpcode;
28
Tom Stellarde0424122017-06-03 01:13:33 +000029 const LLT S1= LLT::scalar(1);
Tom Stellardff63ee02017-06-19 13:15:45 +000030 const LLT V2S16 = LLT::vector(2, 16);
Tom Stellardca166212017-01-30 21:56:46 +000031 const LLT S32 = LLT::scalar(32);
32 const LLT S64 = LLT::scalar(64);
Yaxun Liu0124b542018-02-13 18:00:25 +000033 const LLT P1 = LLT::pointer(AMDGPUAS::GLOBAL_ADDRESS, 64);
34 const LLT P2 = LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64);
Tom Stellardca166212017-01-30 21:56:46 +000035
Tom Stellardee6e6452017-06-12 20:54:56 +000036 setAction({G_ADD, S32}, Legal);
Tom Stellardaf552dc2017-06-23 15:17:17 +000037 setAction({G_AND, S32}, Legal);
Matt Arsenault3f6a2042018-03-01 19:09:21 +000038 setAction({G_OR, S32}, Legal);
39 setAction({G_XOR, S32}, Legal);
Tom Stellardee6e6452017-06-12 20:54:56 +000040
Tom Stellardff63ee02017-06-19 13:15:45 +000041 setAction({G_BITCAST, V2S16}, Legal);
42 setAction({G_BITCAST, 1, S32}, Legal);
43
44 setAction({G_BITCAST, S32}, Legal);
45 setAction({G_BITCAST, 1, V2S16}, Legal);
46
Tom Stellarde0424122017-06-03 01:13:33 +000047 // FIXME: i1 operands to intrinsics should always be legal, but other i1
48 // values may not be legal. We need to figure out how to distinguish
49 // between these two scenarios.
50 setAction({G_CONSTANT, S1}, Legal);
Tom Stellarda0d67c72017-05-12 16:46:46 +000051 setAction({G_CONSTANT, S32}, Legal);
Tom Stellardca166212017-01-30 21:56:46 +000052 setAction({G_CONSTANT, S64}, Legal);
53
Tom Stellarddde28a82017-05-26 16:40:03 +000054 setAction({G_FCONSTANT, S32}, Legal);
Matt Arsenault2a26a282018-02-26 17:20:43 +000055 setAction({G_FCONSTANT, S64}, Legal);
Tom Stellarddde28a82017-05-26 16:40:03 +000056
Matt Arsenault06cbb272018-03-01 19:16:52 +000057 setAction({G_IMPLICIT_DEF, S32}, Legal);
58 setAction({G_IMPLICIT_DEF, S64}, Legal);
59
Tom Stellardd0c6cf22017-10-27 23:57:41 +000060 setAction({G_FADD, S32}, Legal);
61
Matt Arsenault8e80a5f2018-03-01 19:09:16 +000062 setAction({G_FCMP, S1}, Legal);
63 setAction({G_FCMP, 1, S32}, Legal);
64 setAction({G_FCMP, 1, S64}, Legal);
65
Tom Stellard3337d742017-08-02 22:56:30 +000066 setAction({G_FMUL, S32}, Legal);
67
Matt Arsenaultdd022ce2018-03-01 19:04:25 +000068 setAction({G_FPTOSI, S32}, Legal);
69 setAction({G_FPTOSI, 1, S32}, Legal);
70
Tom Stellard33445762018-02-07 04:47:59 +000071 setAction({G_FPTOUI, S32}, Legal);
72 setAction({G_FPTOUI, 1, S32}, Legal);
73
Tom Stellardca166212017-01-30 21:56:46 +000074 setAction({G_GEP, P1}, Legal);
75 setAction({G_GEP, P2}, Legal);
76 setAction({G_GEP, 1, S64}, Legal);
77
Tom Stellard8cd60a52017-06-06 14:16:50 +000078 setAction({G_ICMP, S1}, Legal);
79 setAction({G_ICMP, 1, S32}, Legal);
80
Tom Stellardca166212017-01-30 21:56:46 +000081 setAction({G_LOAD, P1}, Legal);
82 setAction({G_LOAD, P2}, Legal);
83 setAction({G_LOAD, S32}, Legal);
84 setAction({G_LOAD, 1, P1}, Legal);
85 setAction({G_LOAD, 1, P2}, Legal);
86
Tom Stellard2860a422017-06-07 13:54:51 +000087 setAction({G_SELECT, S32}, Legal);
88 setAction({G_SELECT, 1, S1}, Legal);
89
Tom Stellardeb8f1e22017-06-26 15:56:52 +000090 setAction({G_SHL, S32}, Legal);
91
Tom Stellardca166212017-01-30 21:56:46 +000092 setAction({G_STORE, S32}, Legal);
93 setAction({G_STORE, 1, P1}, Legal);
94
95 // FIXME: When RegBankSelect inserts copies, it will only create new
96 // registers with scalar types. This means we can end up with
97 // G_LOAD/G_STORE/G_GEP instruction with scalar types for their pointer
98 // operands. In assert builds, the instruction selector will assert
99 // if it sees a generic instruction which isn't legal, so we need to
100 // tell it that scalar types are legal for pointer operands
101 setAction({G_GEP, S64}, Legal);
102 setAction({G_LOAD, 1, S64}, Legal);
103 setAction({G_STORE, 1, S64}, Legal);
104
105 computeTables();
106}