blob: 2bcb5559101d2834c28f680de84b8275fcad22c4 [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +000015#include "llvm/ADT/ScopeExit.h"
Tim Northoverb6636fd2017-01-17 22:13:50 +000016#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000017#include "llvm/ADT/SmallVector.h"
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000018#include "llvm/Analysis/OptimizationDiagnosticInfo.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000019#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000020#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000021#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000025#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000026#include "llvm/IR/Constant.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000027#include "llvm/IR/DebugInfo.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000028#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000029#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000030#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000031#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Tim Northoverc3e3f592017-02-03 18:22:45 +000033#include "llvm/Target/TargetFrameLowering.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000034#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000035#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000036
37#define DEBUG_TYPE "irtranslator"
38
Quentin Colombet105cf2b2016-01-20 20:58:56 +000039using namespace llvm;
40
41char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000042INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
43 false, false)
44INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
45INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000046 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000047
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000048static void reportTranslationError(MachineFunction &MF,
49 const TargetPassConfig &TPC,
50 OptimizationRemarkEmitter &ORE,
51 OptimizationRemarkMissed &R) {
52 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
53
54 // Print the function name explicitly if we don't have a debug location (which
55 // makes the diagnostic less useful) or if we're going to emit a raw error.
56 if (!R.getLocation().isValid() || TPC.isGlobalISelAbortEnabled())
57 R << (" (in function: " + MF.getName() + ")").str();
58
59 if (TPC.isGlobalISelAbortEnabled())
60 report_fatal_error(R.getMsg());
61 else
62 ORE.emit(R);
Tim Northover60f23492016-11-08 01:12:17 +000063}
64
Quentin Colombeta7fae162016-02-11 17:53:23 +000065IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000066 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000067}
68
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000069void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
70 AU.addRequired<TargetPassConfig>();
71 MachineFunctionPass::getAnalysisUsage(AU);
72}
73
74
Quentin Colombete225e252016-03-11 17:27:54 +000075unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
76 unsigned &ValReg = ValToVReg[&Val];
Tim Northover5ed648e2016-08-09 21:28:04 +000077
Tim Northover9e35f1e2017-01-25 20:58:22 +000078 if (ValReg)
79 return ValReg;
80
81 // Fill ValRegsSequence with the sequence of registers
82 // we need to concat together to produce the value.
83 assert(Val.getType()->isSized() &&
84 "Don't know how to create an empty vreg");
Daniel Sanders52b4ce72017-03-07 23:20:35 +000085 unsigned VReg =
86 MRI->createGenericVirtualRegister(getLLTForType(*Val.getType(), *DL));
Tim Northover9e35f1e2017-01-25 20:58:22 +000087 ValReg = VReg;
88
89 if (auto CV = dyn_cast<Constant>(&Val)) {
90 bool Success = translate(*CV, VReg);
91 if (!Success) {
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000092 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +000093 MF->getFunction()->getSubprogram(),
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000094 &MF->getFunction()->getEntryBlock());
95 R << "unable to translate constant: " << ore::NV("Type", Val.getType());
96 reportTranslationError(*MF, *TPC, *ORE, R);
97 return VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000098 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000099 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +0000100
Tim Northover9e35f1e2017-01-25 20:58:22 +0000101 return VReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +0000102}
103
Tim Northovercdf23f12016-10-31 18:30:59 +0000104int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
105 if (FrameIndices.find(&AI) != FrameIndices.end())
106 return FrameIndices[&AI];
107
Tim Northovercdf23f12016-10-31 18:30:59 +0000108 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
109 unsigned Size =
110 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
111
112 // Always allocate at least one byte.
113 Size = std::max(Size, 1u);
114
115 unsigned Alignment = AI.getAlignment();
116 if (!Alignment)
117 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
118
119 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000120 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000121 return FI;
122}
123
Tim Northoverad2b7172016-07-26 20:23:26 +0000124unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
125 unsigned Alignment = 0;
126 Type *ValTy = nullptr;
127 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
128 Alignment = SI->getAlignment();
129 ValTy = SI->getValueOperand()->getType();
130 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
131 Alignment = LI->getAlignment();
132 ValTy = LI->getType();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000133 } else {
134 OptimizationRemarkMissed R("gisel-irtranslator", "", &I);
135 R << "unable to translate memop: " << ore::NV("Opcode", &I);
136 reportTranslationError(*MF, *TPC, *ORE, R);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000137 return 1;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000138 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000139
140 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
141}
142
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000143MachineBasicBlock &IRTranslator::getMBB(const BasicBlock &BB) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000144 MachineBasicBlock *&MBB = BBToMBB[&BB];
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000145 assert(MBB && "BasicBlock was not encountered before");
Quentin Colombet17c494b2016-02-11 17:51:31 +0000146 return *MBB;
147}
148
Tim Northoverb6636fd2017-01-17 22:13:50 +0000149void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
150 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
151 MachinePreds[Edge].push_back(NewPred);
152}
153
Tim Northoverc53606e2016-12-07 21:29:15 +0000154bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
155 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000156 // FIXME: handle signed/unsigned wrapping flags.
157
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000158 // Get or create a virtual register for each value.
159 // Unless the value is a Constant => loadimm cst?
160 // or inline constant each time?
161 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000162 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
163 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
164 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000165 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000166 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000167}
168
Volkan Keles20d3c422017-03-07 18:03:28 +0000169bool IRTranslator::translateFSub(const User &U, MachineIRBuilder &MIRBuilder) {
170 // -0.0 - X --> G_FNEG
171 if (isa<Constant>(U.getOperand(0)) &&
172 U.getOperand(0) == ConstantFP::getZeroValueForNegation(U.getType())) {
173 MIRBuilder.buildInstr(TargetOpcode::G_FNEG)
174 .addDef(getOrCreateVReg(U))
175 .addUse(getOrCreateVReg(*U.getOperand(1)));
176 return true;
177 }
178 return translateBinaryOp(TargetOpcode::G_FSUB, U, MIRBuilder);
179}
180
Tim Northoverc53606e2016-12-07 21:29:15 +0000181bool IRTranslator::translateCompare(const User &U,
182 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000183 const CmpInst *CI = dyn_cast<CmpInst>(&U);
184 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
185 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
186 unsigned Res = getOrCreateVReg(U);
187 CmpInst::Predicate Pred =
188 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
189 cast<ConstantExpr>(U).getPredicate());
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000190 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000191 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northover7596bd72017-03-08 18:49:54 +0000192 else if (Pred == CmpInst::FCMP_FALSE)
193 MIRBuilder.buildConstant(Res, 0);
194 else if (Pred == CmpInst::FCMP_TRUE)
195 MIRBuilder.buildConstant(Res, 1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000196 else
Tim Northover0f140c72016-09-09 11:46:34 +0000197 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000198
Tim Northoverde3aea0412016-08-17 20:25:25 +0000199 return true;
200}
201
Tim Northoverc53606e2016-12-07 21:29:15 +0000202bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000203 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000204 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000205 // The target may mess up with the insertion point, but
206 // this is not important as a return is the last instruction
207 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000208 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000209}
210
Tim Northoverc53606e2016-12-07 21:29:15 +0000211bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000212 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000213 unsigned Succ = 0;
214 if (!BrInst.isUnconditional()) {
215 // We want a G_BRCOND to the true BB followed by an unconditional branch.
216 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
217 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000218 MachineBasicBlock &TrueBB = getMBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000219 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000220 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000221
222 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000223 MachineBasicBlock &TgtBB = getMBB(BrTgt);
Tim Northover69c2ba52016-07-29 17:58:00 +0000224 MIRBuilder.buildBr(TgtBB);
225
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000226 // Link successors.
227 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
228 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000229 CurBB.addSuccessor(&getMBB(*Succ));
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000230 return true;
231}
232
Kristof Beylseced0712017-01-05 11:28:51 +0000233bool IRTranslator::translateSwitch(const User &U,
234 MachineIRBuilder &MIRBuilder) {
235 // For now, just translate as a chain of conditional branches.
236 // FIXME: could we share most of the logic/code in
237 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
238 // At first sight, it seems most of the logic in there is independent of
239 // SelectionDAG-specifics and a lot of work went in to optimize switch
240 // lowering in there.
241
242 const SwitchInst &SwInst = cast<SwitchInst>(U);
243 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000244 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000245
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000246 LLT LLTi1 = getLLTForType(*Type::getInt1Ty(U.getContext()), *DL);
Kristof Beylseced0712017-01-05 11:28:51 +0000247 for (auto &CaseIt : SwInst.cases()) {
248 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
249 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
250 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000251 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
252 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000253 MachineBasicBlock &TrueMBB = getMBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000254
Tim Northoverb6636fd2017-01-17 22:13:50 +0000255 MIRBuilder.buildBrCond(Tst, TrueMBB);
256 CurMBB.addSuccessor(&TrueMBB);
257 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000258
Tim Northoverb6636fd2017-01-17 22:13:50 +0000259 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000260 MF->CreateMachineBasicBlock(SwInst.getParent());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000261 MF->push_back(FalseMBB);
262 MIRBuilder.buildBr(*FalseMBB);
263 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000264
Tim Northoverb6636fd2017-01-17 22:13:50 +0000265 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000266 }
267 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000268 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000269 MachineBasicBlock &DefaultMBB = getMBB(*DefaultBB);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000270 MIRBuilder.buildBr(DefaultMBB);
271 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
272 CurMBB.addSuccessor(&DefaultMBB);
273 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000274
275 return true;
276}
277
Kristof Beyls65a12c02017-01-30 09:13:18 +0000278bool IRTranslator::translateIndirectBr(const User &U,
279 MachineIRBuilder &MIRBuilder) {
280 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
281
282 const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress());
283 MIRBuilder.buildBrIndirect(Tgt);
284
285 // Link successors.
286 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
287 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000288 CurBB.addSuccessor(&getMBB(*Succ));
Kristof Beyls65a12c02017-01-30 09:13:18 +0000289
290 return true;
291}
292
Tim Northoverc53606e2016-12-07 21:29:15 +0000293bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000294 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000295
Tim Northover7152dca2016-10-19 15:55:06 +0000296 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
297 : MachineMemOperand::MONone;
298 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000299
Tim Northoverad2b7172016-07-26 20:23:26 +0000300 unsigned Res = getOrCreateVReg(LI);
301 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000302
Tim Northoverad2b7172016-07-26 20:23:26 +0000303 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000304 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000305 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
306 Flags, DL->getTypeStoreSize(LI.getType()),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000307 getMemOpAlignment(LI), AAMDNodes(), nullptr,
308 LI.getSynchScope(), LI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000309 return true;
310}
311
Tim Northoverc53606e2016-12-07 21:29:15 +0000312bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000313 const StoreInst &SI = cast<StoreInst>(U);
Tim Northover7152dca2016-10-19 15:55:06 +0000314 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
315 : MachineMemOperand::MONone;
316 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000317
Tim Northoverad2b7172016-07-26 20:23:26 +0000318 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
319 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northoverad2b7172016-07-26 20:23:26 +0000320
321 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000322 Val, Addr,
323 *MF->getMachineMemOperand(
324 MachinePointerInfo(SI.getPointerOperand()), Flags,
325 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000326 getMemOpAlignment(SI), AAMDNodes(), nullptr, SI.getSynchScope(),
327 SI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000328 return true;
329}
330
Tim Northoverc53606e2016-12-07 21:29:15 +0000331bool IRTranslator::translateExtractValue(const User &U,
332 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000333 const Value *Src = U.getOperand(0);
334 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000335 SmallVector<Value *, 1> Indices;
336
337 // getIndexedOffsetInType is designed for GEPs, so the first index is the
338 // usual array element rather than looking into the actual aggregate.
339 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000340
341 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
342 for (auto Idx : EVI->indices())
343 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
344 } else {
345 for (unsigned i = 1; i < U.getNumOperands(); ++i)
346 Indices.push_back(U.getOperand(i));
347 }
Tim Northover6f80b082016-08-19 17:47:05 +0000348
349 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
350
Tim Northoverb6046222016-08-19 20:09:03 +0000351 unsigned Res = getOrCreateVReg(U);
Tim Northoverc2c545b2017-03-06 23:50:28 +0000352 MIRBuilder.buildExtract(Res, getOrCreateVReg(*Src), Offset);
Tim Northover6f80b082016-08-19 17:47:05 +0000353
354 return true;
355}
356
Tim Northoverc53606e2016-12-07 21:29:15 +0000357bool IRTranslator::translateInsertValue(const User &U,
358 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000359 const Value *Src = U.getOperand(0);
360 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000361 SmallVector<Value *, 1> Indices;
362
363 // getIndexedOffsetInType is designed for GEPs, so the first index is the
364 // usual array element rather than looking into the actual aggregate.
365 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000366
367 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
368 for (auto Idx : IVI->indices())
369 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
370 } else {
371 for (unsigned i = 2; i < U.getNumOperands(); ++i)
372 Indices.push_back(U.getOperand(i));
373 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000374
375 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
376
Tim Northoverb6046222016-08-19 20:09:03 +0000377 unsigned Res = getOrCreateVReg(U);
378 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000379 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
380 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000381
382 return true;
383}
384
Tim Northoverc53606e2016-12-07 21:29:15 +0000385bool IRTranslator::translateSelect(const User &U,
386 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000387 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
388 getOrCreateVReg(*U.getOperand(1)),
389 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000390 return true;
391}
392
Tim Northoverc53606e2016-12-07 21:29:15 +0000393bool IRTranslator::translateBitCast(const User &U,
394 MachineIRBuilder &MIRBuilder) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000395 // If we're bitcasting to the source type, we can reuse the source vreg.
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000396 if (getLLTForType(*U.getOperand(0)->getType(), *DL) ==
397 getLLTForType(*U.getType(), *DL)) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000398 // Get the source vreg now, to avoid invalidating ValToVReg.
399 unsigned SrcReg = getOrCreateVReg(*U.getOperand(0));
Tim Northover357f1be2016-08-10 23:02:41 +0000400 unsigned &Reg = ValToVReg[&U];
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000401 // If we already assigned a vreg for this bitcast, we can't change that.
402 // Emit a copy to satisfy the users we already emitted.
Tim Northover7552ef52016-08-10 16:51:14 +0000403 if (Reg)
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000404 MIRBuilder.buildCopy(Reg, SrcReg);
Tim Northover7552ef52016-08-10 16:51:14 +0000405 else
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000406 Reg = SrcReg;
Tim Northover7c9eba92016-07-25 21:01:29 +0000407 return true;
408 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000409 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000410}
411
Tim Northoverc53606e2016-12-07 21:29:15 +0000412bool IRTranslator::translateCast(unsigned Opcode, const User &U,
413 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000414 unsigned Op = getOrCreateVReg(*U.getOperand(0));
415 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000416 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000417 return true;
418}
419
Tim Northoverc53606e2016-12-07 21:29:15 +0000420bool IRTranslator::translateGetElementPtr(const User &U,
421 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000422 // FIXME: support vector GEPs.
423 if (U.getType()->isVectorTy())
424 return false;
425
426 Value &Op0 = *U.getOperand(0);
427 unsigned BaseReg = getOrCreateVReg(Op0);
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000428 LLT PtrTy = getLLTForType(*Op0.getType(), *DL);
Tim Northovera7653b32016-09-12 11:20:22 +0000429 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
430 LLT OffsetTy = LLT::scalar(PtrSize);
431
432 int64_t Offset = 0;
433 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
434 GTI != E; ++GTI) {
435 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000436 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000437 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
438 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
439 continue;
440 } else {
441 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
442
443 // If this is a scalar constant or a splat vector of constants,
444 // handle it quickly.
445 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
446 Offset += ElementSize * CI->getSExtValue();
447 continue;
448 }
449
450 if (Offset != 0) {
451 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
452 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
453 MIRBuilder.buildConstant(OffsetReg, Offset);
454 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
455
456 BaseReg = NewBaseReg;
457 Offset = 0;
458 }
459
460 // N = N + Idx * ElementSize;
461 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
462 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
463
464 unsigned IdxReg = getOrCreateVReg(*Idx);
465 if (MRI->getType(IdxReg) != OffsetTy) {
466 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
467 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
468 IdxReg = NewIdxReg;
469 }
470
471 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
472 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
473
474 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
475 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
476 BaseReg = NewBaseReg;
477 }
478 }
479
480 if (Offset != 0) {
481 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
482 MIRBuilder.buildConstant(OffsetReg, Offset);
483 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
484 return true;
485 }
486
487 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
488 return true;
489}
490
Tim Northover79f43f12017-01-30 19:33:07 +0000491bool IRTranslator::translateMemfunc(const CallInst &CI,
492 MachineIRBuilder &MIRBuilder,
493 unsigned ID) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000494 LLT SizeTy = getLLTForType(*CI.getArgOperand(2)->getType(), *DL);
Tim Northover79f43f12017-01-30 19:33:07 +0000495 Type *DstTy = CI.getArgOperand(0)->getType();
496 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +0000497 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
498 return false;
499
500 SmallVector<CallLowering::ArgInfo, 8> Args;
501 for (int i = 0; i < 3; ++i) {
502 const auto &Arg = CI.getArgOperand(i);
503 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
504 }
505
Tim Northover79f43f12017-01-30 19:33:07 +0000506 const char *Callee;
507 switch (ID) {
508 case Intrinsic::memmove:
509 case Intrinsic::memcpy: {
510 Type *SrcTy = CI.getArgOperand(1)->getType();
511 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
512 return false;
513 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
514 break;
515 }
516 case Intrinsic::memset:
517 Callee = "memset";
518 break;
519 default:
520 return false;
521 }
Tim Northover3f186032016-10-18 20:03:45 +0000522
Tim Northover79f43f12017-01-30 19:33:07 +0000523 return CLI->lowerCall(MIRBuilder, MachineOperand::CreateES(Callee),
Tim Northover3f186032016-10-18 20:03:45 +0000524 CallLowering::ArgInfo(0, CI.getType()), Args);
525}
Tim Northovera7653b32016-09-12 11:20:22 +0000526
Tim Northoverc53606e2016-12-07 21:29:15 +0000527void IRTranslator::getStackGuard(unsigned DstReg,
528 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +0000529 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
530 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +0000531 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
532 MIB.addDef(DstReg);
533
Tim Northover50db7f412016-12-07 21:17:47 +0000534 auto &TLI = *MF->getSubtarget().getTargetLowering();
535 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000536 if (!Global)
537 return;
538
539 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000540 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000541 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
542 MachineMemOperand::MODereferenceable;
543 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000544 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
545 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000546 MIB.setMemRefs(MemRefs, MemRefs + 1);
547}
548
Tim Northover1e656ec2016-12-08 22:44:00 +0000549bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
550 MachineIRBuilder &MIRBuilder) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000551 LLT Ty = getLLTForType(*CI.getOperand(0)->getType(), *DL);
Tim Northover1e656ec2016-12-08 22:44:00 +0000552 LLT s1 = LLT::scalar(1);
553 unsigned Width = Ty.getSizeInBits();
554 unsigned Res = MRI->createGenericVirtualRegister(Ty);
555 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
556 auto MIB = MIRBuilder.buildInstr(Op)
557 .addDef(Res)
558 .addDef(Overflow)
559 .addUse(getOrCreateVReg(*CI.getOperand(0)))
560 .addUse(getOrCreateVReg(*CI.getOperand(1)));
561
562 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
563 unsigned Zero = MRI->createGenericVirtualRegister(s1);
564 EntryBuilder.buildConstant(Zero, 0);
565 MIB.addUse(Zero);
566 }
567
568 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
569 return true;
570}
571
Tim Northoverc53606e2016-12-07 21:29:15 +0000572bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
573 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000574 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000575 default:
576 break;
Tim Northover0e011702017-02-10 19:10:38 +0000577 case Intrinsic::lifetime_start:
578 case Intrinsic::lifetime_end:
579 // Stack coloring is not enabled in O0 (which we care about now) so we can
580 // drop these. Make sure someone notices when we start compiling at higher
581 // opts though.
582 if (MF->getTarget().getOptLevel() != CodeGenOpt::None)
583 return false;
584 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000585 case Intrinsic::dbg_declare: {
586 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
587 assert(DI.getVariable() && "Missing variable");
588
589 const Value *Address = DI.getAddress();
590 if (!Address || isa<UndefValue>(Address)) {
591 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
592 return true;
593 }
594
Tim Northover09aac4a2017-01-26 23:39:14 +0000595 assert(DI.getVariable()->isValidLocationForIntrinsic(
596 MIRBuilder.getDebugLoc()) &&
597 "Expected inlined-at fields to agree");
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000598 auto AI = dyn_cast<AllocaInst>(Address);
599 if (AI && AI->isStaticAlloca()) {
600 // Static allocas are tracked at the MF level, no need for DBG_VALUE
601 // instructions (in fact, they get ignored if they *do* exist).
602 MF->setVariableDbgInfo(DI.getVariable(), DI.getExpression(),
603 getOrCreateFrameIndex(*AI), DI.getDebugLoc());
Tim Northover09aac4a2017-01-26 23:39:14 +0000604 } else
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000605 MIRBuilder.buildDirectDbgValue(getOrCreateVReg(*Address),
606 DI.getVariable(), DI.getExpression());
Tim Northoverb58346f2016-12-08 22:44:13 +0000607 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000608 }
Tim Northoverd0d025a2017-02-07 20:08:59 +0000609 case Intrinsic::vaend:
610 // No target I know of cares about va_end. Certainly no in-tree target
611 // does. Simplest intrinsic ever!
612 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +0000613 case Intrinsic::vastart: {
614 auto &TLI = *MF->getSubtarget().getTargetLowering();
615 Value *Ptr = CI.getArgOperand(0);
616 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
617
618 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
619 .addUse(getOrCreateVReg(*Ptr))
620 .addMemOperand(MF->getMachineMemOperand(
621 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 0));
622 return true;
623 }
Tim Northover09aac4a2017-01-26 23:39:14 +0000624 case Intrinsic::dbg_value: {
625 // This form of DBG_VALUE is target-independent.
626 const DbgValueInst &DI = cast<DbgValueInst>(CI);
627 const Value *V = DI.getValue();
628 assert(DI.getVariable()->isValidLocationForIntrinsic(
629 MIRBuilder.getDebugLoc()) &&
630 "Expected inlined-at fields to agree");
631 if (!V) {
632 // Currently the optimizer can produce this; insert an undef to
633 // help debugging. Probably the optimizer should not do this.
634 MIRBuilder.buildIndirectDbgValue(0, DI.getOffset(), DI.getVariable(),
635 DI.getExpression());
636 } else if (const auto *CI = dyn_cast<Constant>(V)) {
637 MIRBuilder.buildConstDbgValue(*CI, DI.getOffset(), DI.getVariable(),
638 DI.getExpression());
639 } else {
640 unsigned Reg = getOrCreateVReg(*V);
641 // FIXME: This does not handle register-indirect values at offset 0. The
642 // direct/indirect thing shouldn't really be handled by something as
643 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
644 // pretty baked in right now.
645 if (DI.getOffset() != 0)
646 MIRBuilder.buildIndirectDbgValue(Reg, DI.getOffset(), DI.getVariable(),
647 DI.getExpression());
648 else
649 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(),
650 DI.getExpression());
651 }
652 return true;
653 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000654 case Intrinsic::uadd_with_overflow:
655 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
656 case Intrinsic::sadd_with_overflow:
657 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
658 case Intrinsic::usub_with_overflow:
659 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
660 case Intrinsic::ssub_with_overflow:
661 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
662 case Intrinsic::umul_with_overflow:
663 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
664 case Intrinsic::smul_with_overflow:
665 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northoverb38b4e22017-02-08 23:23:32 +0000666 case Intrinsic::pow:
667 MIRBuilder.buildInstr(TargetOpcode::G_FPOW)
668 .addDef(getOrCreateVReg(CI))
669 .addUse(getOrCreateVReg(*CI.getArgOperand(0)))
670 .addUse(getOrCreateVReg(*CI.getArgOperand(1)));
671 return true;
Tim Northover3f186032016-10-18 20:03:45 +0000672 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +0000673 case Intrinsic::memmove:
674 case Intrinsic::memset:
675 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +0000676 case Intrinsic::eh_typeid_for: {
677 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
678 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000679 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000680 MIRBuilder.buildConstant(Reg, TypeID);
681 return true;
682 }
Tim Northover6e904302016-10-18 20:03:51 +0000683 case Intrinsic::objectsize: {
684 // If we don't know by now, we're never going to know.
685 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
686
687 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
688 return true;
689 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000690 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000691 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000692 return true;
693 case Intrinsic::stackprotector: {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000694 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Tim Northovercdf23f12016-10-31 18:30:59 +0000695 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000696 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000697
698 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
699 MIRBuilder.buildStore(
700 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000701 *MF->getMachineMemOperand(
702 MachinePointerInfo::getFixedStack(*MF,
703 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000704 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
705 PtrTy.getSizeInBits() / 8, 8));
706 return true;
707 }
Tim Northover91c81732016-08-19 17:17:06 +0000708 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000709 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000710}
711
Tim Northoveraa995c92017-03-09 23:36:26 +0000712bool IRTranslator::translateInlineAsm(const CallInst &CI,
713 MachineIRBuilder &MIRBuilder) {
714 const InlineAsm &IA = cast<InlineAsm>(*CI.getCalledValue());
715 if (!IA.getConstraintString().empty())
716 return false;
717
718 unsigned ExtraInfo = 0;
719 if (IA.hasSideEffects())
720 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
721 if (IA.getDialect() == InlineAsm::AD_Intel)
722 ExtraInfo |= InlineAsm::Extra_AsmDialect;
723
724 MIRBuilder.buildInstr(TargetOpcode::INLINEASM)
725 .addExternalSymbol(IA.getAsmString().c_str())
726 .addImm(ExtraInfo);
727
728 return true;
729}
730
Tim Northoverc53606e2016-12-07 21:29:15 +0000731bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000732 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000733 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000734 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000735
Tim Northover3babfef2017-01-19 23:59:35 +0000736 if (CI.isInlineAsm())
Tim Northoveraa995c92017-03-09 23:36:26 +0000737 return translateInlineAsm(CI, MIRBuilder);
Tim Northover3babfef2017-01-19 23:59:35 +0000738
Tim Northover406024a2016-08-10 21:44:01 +0000739 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000740 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
741 SmallVector<unsigned, 8> Args;
742 for (auto &Arg: CI.arg_operands())
743 Args.push_back(getOrCreateVReg(*Arg));
744
Tim Northoverd1e951e2017-03-09 22:00:39 +0000745 MF->getFrameInfo().setHasCalls(true);
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000746 return CLI->lowerCall(MIRBuilder, &CI, Res, Args, [&]() {
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000747 return getOrCreateVReg(*CI.getCalledValue());
748 });
Tim Northover406024a2016-08-10 21:44:01 +0000749 }
750
751 Intrinsic::ID ID = F->getIntrinsicID();
752 if (TII && ID == Intrinsic::not_intrinsic)
753 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
754
755 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000756
Tim Northoverc53606e2016-12-07 21:29:15 +0000757 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000758 return true;
759
Tim Northover5fb414d2016-07-29 22:32:36 +0000760 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
761 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000762 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000763
764 for (auto &Arg : CI.arg_operands()) {
Ahmed Bougacha55d10422017-03-07 20:53:09 +0000765 // Some intrinsics take metadata parameters. Reject them.
766 if (isa<MetadataAsValue>(Arg))
767 return false;
Tim Northover5fb414d2016-07-29 22:32:36 +0000768 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
769 MIB.addImm(CI->getSExtValue());
770 else
771 MIB.addUse(getOrCreateVReg(*Arg));
772 }
773 return true;
774}
775
Tim Northoverc53606e2016-12-07 21:29:15 +0000776bool IRTranslator::translateInvoke(const User &U,
777 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000778 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000779 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000780
781 const BasicBlock *ReturnBB = I.getSuccessor(0);
782 const BasicBlock *EHPadBB = I.getSuccessor(1);
783
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000784 const Value *Callee = I.getCalledValue();
Tim Northovera9105be2016-11-09 22:39:54 +0000785 const Function *Fn = dyn_cast<Function>(Callee);
786 if (isa<InlineAsm>(Callee))
787 return false;
788
789 // FIXME: support invoking patchpoint and statepoint intrinsics.
790 if (Fn && Fn->isIntrinsic())
791 return false;
792
793 // FIXME: support whatever these are.
794 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
795 return false;
796
797 // FIXME: support Windows exception handling.
798 if (!isa<LandingPadInst>(EHPadBB->front()))
799 return false;
800
801
Matthias Braund0ee66c2016-12-01 19:32:15 +0000802 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000803 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000804 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000805 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
806
807 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
Tim Northover293f7432017-01-31 18:36:11 +0000808 SmallVector<unsigned, 8> Args;
Tim Northovera9105be2016-11-09 22:39:54 +0000809 for (auto &Arg: I.arg_operands())
Tim Northover293f7432017-01-31 18:36:11 +0000810 Args.push_back(getOrCreateVReg(*Arg));
Tim Northovera9105be2016-11-09 22:39:54 +0000811
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000812 if (!CLI->lowerCall(MIRBuilder, &I, Res, Args,
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000813 [&]() { return getOrCreateVReg(*I.getCalledValue()); }))
814 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000815
Matthias Braund0ee66c2016-12-01 19:32:15 +0000816 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000817 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
818
819 // FIXME: track probabilities.
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000820 MachineBasicBlock &EHPadMBB = getMBB(*EHPadBB),
821 &ReturnMBB = getMBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000822 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000823 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
824 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +0000825 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000826
827 return true;
828}
829
Tim Northoverc53606e2016-12-07 21:29:15 +0000830bool IRTranslator::translateLandingPad(const User &U,
831 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000832 const LandingPadInst &LP = cast<LandingPadInst>(U);
833
834 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000835 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000836
837 MBB.setIsEHPad();
838
839 // If there aren't registers to copy the values into (e.g., during SjLj
840 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000841 auto &TLI = *MF->getSubtarget().getTargetLowering();
842 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000843 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
844 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
845 return true;
846
847 // If landingpad's return type is token type, we don't create DAG nodes
848 // for its exception pointer and selector value. The extraction of exception
849 // pointer or selector value from token type landingpads is not currently
850 // supported.
851 if (LP.getType()->isTokenTy())
852 return true;
853
854 // Add a label to mark the beginning of the landing pad. Deletion of the
855 // landing pad can thus be detected via the MachineModuleInfo.
856 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000857 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000858
Daniel Sanders1351db42017-03-07 23:32:10 +0000859 LLT Ty = getLLTForType(*LP.getType(), *DL);
Tim Northover542d1c12017-03-07 23:04:06 +0000860 unsigned Undef = MRI->createGenericVirtualRegister(Ty);
861 MIRBuilder.buildUndef(Undef);
862
Justin Bognera0295312017-01-25 00:16:53 +0000863 SmallVector<LLT, 2> Tys;
864 for (Type *Ty : cast<StructType>(LP.getType())->elements())
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000865 Tys.push_back(getLLTForType(*Ty, *DL));
Justin Bognera0295312017-01-25 00:16:53 +0000866 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
867
Tim Northovera9105be2016-11-09 22:39:54 +0000868 // Mark exception register as live in.
Tim Northover542d1c12017-03-07 23:04:06 +0000869 unsigned ExceptionReg = TLI.getExceptionPointerRegister(PersonalityFn);
870 if (!ExceptionReg)
871 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000872
Tim Northover542d1c12017-03-07 23:04:06 +0000873 MBB.addLiveIn(ExceptionReg);
874 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]),
875 Tmp = MRI->createGenericVirtualRegister(Ty);
876 MIRBuilder.buildCopy(VReg, ExceptionReg);
877 MIRBuilder.buildInsert(Tmp, Undef, VReg, 0);
Tim Northoverc9449702017-01-30 20:52:42 +0000878
Tim Northover542d1c12017-03-07 23:04:06 +0000879 unsigned SelectorReg = TLI.getExceptionSelectorRegister(PersonalityFn);
880 if (!SelectorReg)
881 return false;
Tim Northoverc9449702017-01-30 20:52:42 +0000882
Tim Northover542d1c12017-03-07 23:04:06 +0000883 MBB.addLiveIn(SelectorReg);
Tim Northovera9105be2016-11-09 22:39:54 +0000884
Tim Northover542d1c12017-03-07 23:04:06 +0000885 // N.b. the exception selector register always has pointer type and may not
886 // match the actual IR-level type in the landingpad so an extra cast is
887 // needed.
888 unsigned PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
889 MIRBuilder.buildCopy(PtrVReg, SelectorReg);
890
891 VReg = MRI->createGenericVirtualRegister(Tys[1]);
892 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT).addDef(VReg).addUse(PtrVReg);
893 MIRBuilder.buildInsert(getOrCreateVReg(LP), Tmp, VReg,
894 Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000895 return true;
896}
897
Tim Northoverc3e3f592017-02-03 18:22:45 +0000898bool IRTranslator::translateAlloca(const User &U,
899 MachineIRBuilder &MIRBuilder) {
900 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000901
Tim Northoverc3e3f592017-02-03 18:22:45 +0000902 if (AI.isStaticAlloca()) {
903 unsigned Res = getOrCreateVReg(AI);
904 int FI = getOrCreateFrameIndex(AI);
905 MIRBuilder.buildFrameIndex(Res, FI);
906 return true;
907 }
908
909 // Now we're in the harder dynamic case.
910 Type *Ty = AI.getAllocatedType();
911 unsigned Align =
912 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
913
914 unsigned NumElts = getOrCreateVReg(*AI.getArraySize());
915
916 LLT IntPtrTy = LLT::scalar(DL->getPointerSizeInBits());
917 if (MRI->getType(NumElts) != IntPtrTy) {
918 unsigned ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
919 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
920 NumElts = ExtElts;
921 }
922
923 unsigned AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
924 unsigned TySize = MRI->createGenericVirtualRegister(IntPtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +0000925 MIRBuilder.buildConstant(TySize, -DL->getTypeAllocSize(Ty));
Tim Northoverc3e3f592017-02-03 18:22:45 +0000926 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
927
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000928 LLT PtrTy = getLLTForType(*AI.getType(), *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000929 auto &TLI = *MF->getSubtarget().getTargetLowering();
930 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
931
932 unsigned SPTmp = MRI->createGenericVirtualRegister(PtrTy);
933 MIRBuilder.buildCopy(SPTmp, SPReg);
934
Tim Northoverc2f89562017-02-14 20:56:18 +0000935 unsigned AllocTmp = MRI->createGenericVirtualRegister(PtrTy);
936 MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000937
938 // Handle alignment. We have to realign if the allocation granule was smaller
939 // than stack alignment, or the specific alloca requires more than stack
940 // alignment.
941 unsigned StackAlign =
942 MF->getSubtarget().getFrameLowering()->getStackAlignment();
943 Align = std::max(Align, StackAlign);
944 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
945 // Round the size of the allocation up to the stack alignment size
946 // by add SA-1 to the size. This doesn't overflow because we're computing
947 // an address inside an alloca.
Tim Northoverc2f89562017-02-14 20:56:18 +0000948 unsigned AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy);
949 MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align));
950 AllocTmp = AlignedAlloc;
Tim Northoverc3e3f592017-02-03 18:22:45 +0000951 }
952
Tim Northoverc2f89562017-02-14 20:56:18 +0000953 MIRBuilder.buildCopy(SPReg, AllocTmp);
954 MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000955
956 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
957 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +0000958 return true;
959}
960
Tim Northover4a652222017-02-15 23:22:33 +0000961bool IRTranslator::translateVAArg(const User &U, MachineIRBuilder &MIRBuilder) {
962 // FIXME: We may need more info about the type. Because of how LLT works,
963 // we're completely discarding the i64/double distinction here (amongst
964 // others). Fortunately the ABIs I know of where that matters don't use va_arg
965 // anyway but that's not guaranteed.
966 MIRBuilder.buildInstr(TargetOpcode::G_VAARG)
967 .addDef(getOrCreateVReg(U))
968 .addUse(getOrCreateVReg(*U.getOperand(0)))
969 .addImm(DL->getABITypeAlignment(U.getType()));
970 return true;
971}
972
Volkan Keles04cb08c2017-03-10 19:08:28 +0000973bool IRTranslator::translateInsertElement(const User &U,
974 MachineIRBuilder &MIRBuilder) {
975 // If it is a <1 x Ty> vector, use the scalar as it is
976 // not a legal vector type in LLT.
977 if (U.getType()->getVectorNumElements() == 1) {
978 unsigned Elt = getOrCreateVReg(*U.getOperand(1));
979 ValToVReg[&U] = Elt;
980 return true;
981 }
982 MIRBuilder.buildInsertVectorElement(
983 getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
984 getOrCreateVReg(*U.getOperand(1)), getOrCreateVReg(*U.getOperand(2)));
985 return true;
986}
987
988bool IRTranslator::translateExtractElement(const User &U,
989 MachineIRBuilder &MIRBuilder) {
990 // If it is a <1 x Ty> vector, use the scalar as it is
991 // not a legal vector type in LLT.
992 if (U.getOperand(0)->getType()->getVectorNumElements() == 1) {
993 unsigned Elt = getOrCreateVReg(*U.getOperand(0));
994 ValToVReg[&U] = Elt;
995 return true;
996 }
997 MIRBuilder.buildExtractVectorElement(getOrCreateVReg(U),
998 getOrCreateVReg(*U.getOperand(0)),
999 getOrCreateVReg(*U.getOperand(1)));
1000 return true;
1001}
1002
Tim Northoverc53606e2016-12-07 21:29:15 +00001003bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001004 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +00001005 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +00001006 MIB.addDef(getOrCreateVReg(PI));
1007
1008 PendingPHIs.emplace_back(&PI, MIB.getInstr());
1009 return true;
1010}
1011
1012void IRTranslator::finishPendingPhis() {
1013 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
1014 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +00001015 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +00001016
1017 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
1018 // won't create extra control flow here, otherwise we need to find the
1019 // dominating predecessor here (or perhaps force the weirder IRTranslators
1020 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +00001021 SmallSet<const BasicBlock *, 4> HandledPreds;
1022
Tim Northover97d0cb32016-08-05 17:16:40 +00001023 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +00001024 auto IRPred = PI->getIncomingBlock(i);
1025 if (HandledPreds.count(IRPred))
1026 continue;
1027
1028 HandledPreds.insert(IRPred);
1029 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
1030 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
1031 assert(Pred->isSuccessor(MIB->getParent()) &&
1032 "incorrect CFG at MachineBasicBlock level");
1033 MIB.addUse(ValReg);
1034 MIB.addMBB(Pred);
1035 }
Tim Northover97d0cb32016-08-05 17:16:40 +00001036 }
1037 }
1038}
1039
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001040bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +00001041 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001042 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +00001043#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001044 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001045#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +00001046 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001047 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001048 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001049}
1050
Tim Northover5ed648e2016-08-09 21:28:04 +00001051bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +00001052 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +00001053 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +00001054 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +00001055 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +00001056 else if (isa<UndefValue>(C))
Tim Northover81dafc12017-03-06 18:36:40 +00001057 EntryBuilder.buildUndef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +00001058 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +00001059 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +00001060 else if (auto GV = dyn_cast<GlobalValue>(&C))
1061 EntryBuilder.buildGlobalValue(Reg, GV);
Volkan Keles970fee42017-03-10 21:23:13 +00001062 else if (auto CAZ = dyn_cast<ConstantAggregateZero>(&C)) {
1063 if (!CAZ->getType()->isVectorTy())
1064 return false;
Volkan Keles4862c632017-03-14 23:45:06 +00001065 // Return the scalar if it is a <1 x Ty> vector.
1066 if (CAZ->getNumElements() == 1)
1067 return translate(*CAZ->getElementValue(0u), Reg);
Volkan Keles970fee42017-03-10 21:23:13 +00001068 std::vector<unsigned> Ops;
1069 for (unsigned i = 0; i < CAZ->getNumElements(); ++i) {
1070 Constant &Elt = *CAZ->getElementValue(i);
1071 Ops.push_back(getOrCreateVReg(Elt));
1072 }
1073 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles38a91a02017-03-13 21:36:19 +00001074 } else if (auto CV = dyn_cast<ConstantDataVector>(&C)) {
Volkan Keles4862c632017-03-14 23:45:06 +00001075 // Return the scalar if it is a <1 x Ty> vector.
1076 if (CV->getNumElements() == 1)
1077 return translate(*CV->getElementAsConstant(0), Reg);
Volkan Keles38a91a02017-03-13 21:36:19 +00001078 std::vector<unsigned> Ops;
1079 for (unsigned i = 0; i < CV->getNumElements(); ++i) {
1080 Constant &Elt = *CV->getElementAsConstant(i);
1081 Ops.push_back(getOrCreateVReg(Elt));
1082 }
1083 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles970fee42017-03-10 21:23:13 +00001084 } else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
Tim Northover357f1be2016-08-10 23:02:41 +00001085 switch(CE->getOpcode()) {
1086#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001087 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001088#include "llvm/IR/Instruction.def"
1089 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001090 return false;
Tim Northover357f1be2016-08-10 23:02:41 +00001091 }
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001092 } else
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001093 return false;
Tim Northover5ed648e2016-08-09 21:28:04 +00001094
Tim Northoverd403a3d2016-08-09 23:01:30 +00001095 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00001096}
1097
Tim Northover0d510442016-08-11 16:21:29 +00001098void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001099 // Release the memory used by the different maps we
1100 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00001101 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +00001102 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +00001103 FrameIndices.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00001104 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001105}
1106
Tim Northover50db7f412016-12-07 21:17:47 +00001107bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
1108 MF = &CurMF;
1109 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001110 if (F.empty())
1111 return false;
Tim Northover50db7f412016-12-07 21:17:47 +00001112 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +00001113 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00001114 EntryBuilder.setMF(*MF);
1115 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00001116 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001117 TPC = &getAnalysis<TargetPassConfig>();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001118 ORE = make_unique<OptimizationRemarkEmitter>(&F);
Tim Northoverbd505462016-07-22 16:59:52 +00001119
Tim Northover14e7f732016-08-05 17:50:36 +00001120 assert(PendingPHIs.empty() && "stale PHIs");
1121
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +00001122 // Release the per-function state when we return, whether we succeeded or not.
1123 auto FinalizeOnReturn = make_scope_exit([this]() { finalizeFunction(); });
1124
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001125 // Setup a separate basic-block for the arguments and constants
Tim Northover50db7f412016-12-07 21:17:47 +00001126 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
1127 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00001128 EntryBuilder.setMBB(*EntryBB);
1129
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001130 // Create all blocks, in IR order, to preserve the layout.
1131 for (const BasicBlock &BB: F) {
1132 auto *&MBB = BBToMBB[&BB];
1133
1134 MBB = MF->CreateMachineBasicBlock(&BB);
1135 MF->push_back(MBB);
1136
1137 if (BB.hasAddressTaken())
1138 MBB->setHasAddressTaken();
1139 }
1140
1141 // Make our arguments/constants entry block fallthrough to the IR entry block.
1142 EntryBB->addSuccessor(&getMBB(F.front()));
1143
Tim Northover05cc4852016-12-07 21:05:38 +00001144 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001145 SmallVector<unsigned, 8> VRegArgs;
1146 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +00001147 VRegArgs.push_back(getOrCreateVReg(Arg));
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001148 if (!CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs)) {
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +00001149 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
1150 MF->getFunction()->getSubprogram(),
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001151 &MF->getFunction()->getEntryBlock());
1152 R << "unable to lower arguments: " << ore::NV("Prototype", F.getType());
1153 reportTranslationError(*MF, *TPC, *ORE, R);
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001154 return false;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001155 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001156
Tim Northover05cc4852016-12-07 21:05:38 +00001157 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001158 for (const BasicBlock &BB: F) {
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001159 MachineBasicBlock &MBB = getMBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +00001160 // Set the insertion point of all the following translations to
1161 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +00001162 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001163
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001164 for (const Instruction &Inst: BB) {
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001165 if (translate(Inst))
1166 continue;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001167
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001168 std::string InstStrStorage;
1169 raw_string_ostream InstStr(InstStrStorage);
1170 InstStr << Inst;
1171
Ahmed Bougacha7daaf882017-02-24 00:34:47 +00001172 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
1173 Inst.getDebugLoc(), &BB);
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001174 R << "unable to translate instruction: " << ore::NV("Opcode", &Inst)
1175 << ": '" << InstStr.str() << "'";
1176 reportTranslationError(*MF, *TPC, *ORE, R);
1177 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001178 }
1179 }
Tim Northover72eebfa2016-07-12 22:23:42 +00001180
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001181 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00001182
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001183 // Now that the MachineFrameInfo has been configured, no further changes to
1184 // the reserved registers are possible.
1185 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +00001186
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001187 // Merge the argument lowering and constants block with its single
1188 // successor, the LLVM-IR entry block. We want the basic block to
1189 // be maximal.
1190 assert(EntryBB->succ_size() == 1 &&
1191 "Custom BB used for lowering should have only one successor");
1192 // Get the successor of the current entry block.
1193 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
1194 assert(NewEntryBB.pred_size() == 1 &&
1195 "LLVM-IR entry block has a predecessor!?");
1196 // Move all the instruction from the current entry block to the
1197 // new entry block.
1198 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
1199 EntryBB->end());
Quentin Colombet327f9422016-12-15 23:32:25 +00001200
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001201 // Update the live-in information for the new entry block.
1202 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
1203 NewEntryBB.addLiveIn(LiveIn);
1204 NewEntryBB.sortUniqueLiveIns();
Quentin Colombet327f9422016-12-15 23:32:25 +00001205
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001206 // Get rid of the now empty basic block.
1207 EntryBB->removeSuccessor(&NewEntryBB);
1208 MF->remove(EntryBB);
1209 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00001210
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001211 assert(&MF->front() == &NewEntryBB &&
1212 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00001213
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001214 return false;
1215}