blob: 8e31ed0a01539310a7cbd8e7320147bc47e7cc5a [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator ---*- C++ -*-==//
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000014#include "llvm/ADT/STLExtras.h"
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +000015#include "llvm/ADT/ScopeExit.h"
Tim Northoverb6636fd2017-01-17 22:13:50 +000016#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000017#include "llvm/ADT/SmallVector.h"
Adam Nemet0965da22017-10-09 23:19:02 +000018#include "llvm/Analysis/OptimizationRemarkEmitter.h"
Tim Northovera9105be2016-11-09 22:39:54 +000019#include "llvm/CodeGen/Analysis.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000021#include "llvm/CodeGen/LowLevelType.h"
22#include "llvm/CodeGen/MachineBasicBlock.h"
Tim Northoverbd505462016-07-22 16:59:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineMemOperand.h"
27#include "llvm/CodeGen/MachineOperand.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000029#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000030#include "llvm/IR/BasicBlock.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000031#include "llvm/IR/Constant.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000032#include "llvm/IR/Constants.h"
33#include "llvm/IR/DataLayout.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000034#include "llvm/IR/DebugInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000035#include "llvm/IR/DerivedTypes.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000036#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000037#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000038#include "llvm/IR/InlineAsm.h"
39#include "llvm/IR/InstrTypes.h"
40#include "llvm/IR/Instructions.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000041#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000042#include "llvm/IR/Intrinsics.h"
43#include "llvm/IR/LLVMContext.h"
44#include "llvm/IR/Metadata.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000045#include "llvm/IR/Type.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000046#include "llvm/IR/User.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000047#include "llvm/IR/Value.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000048#include "llvm/MC/MCContext.h"
49#include "llvm/Pass.h"
50#include "llvm/Support/Casting.h"
51#include "llvm/Support/CodeGen.h"
52#include "llvm/Support/Debug.h"
53#include "llvm/Support/ErrorHandling.h"
54#include "llvm/Support/LowLevelTypeImpl.h"
55#include "llvm/Support/MathExtras.h"
56#include "llvm/Support/raw_ostream.h"
Tim Northoverc3e3f592017-02-03 18:22:45 +000057#include "llvm/Target/TargetFrameLowering.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000058#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000059#include "llvm/Target/TargetLowering.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000060#include "llvm/Target/TargetMachine.h"
61#include "llvm/Target/TargetRegisterInfo.h"
62#include "llvm/Target/TargetSubtargetInfo.h"
63#include <algorithm>
64#include <cassert>
65#include <cstdint>
66#include <iterator>
67#include <string>
68#include <utility>
69#include <vector>
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000070
71#define DEBUG_TYPE "irtranslator"
72
Quentin Colombet105cf2b2016-01-20 20:58:56 +000073using namespace llvm;
74
75char IRTranslator::ID = 0;
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000076
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000077INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
78 false, false)
79INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
80INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000081 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000082
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000083static void reportTranslationError(MachineFunction &MF,
84 const TargetPassConfig &TPC,
85 OptimizationRemarkEmitter &ORE,
86 OptimizationRemarkMissed &R) {
87 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
88
89 // Print the function name explicitly if we don't have a debug location (which
90 // makes the diagnostic less useful) or if we're going to emit a raw error.
91 if (!R.getLocation().isValid() || TPC.isGlobalISelAbortEnabled())
92 R << (" (in function: " + MF.getName() + ")").str();
93
94 if (TPC.isGlobalISelAbortEnabled())
95 report_fatal_error(R.getMsg());
96 else
97 ORE.emit(R);
Tim Northover60f23492016-11-08 01:12:17 +000098}
99
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000100IRTranslator::IRTranslator() : MachineFunctionPass(ID) {
Quentin Colombet39293d32016-03-08 01:38:55 +0000101 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +0000102}
103
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000104void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
105 AU.addRequired<TargetPassConfig>();
106 MachineFunctionPass::getAnalysisUsage(AU);
107}
108
Quentin Colombete225e252016-03-11 17:27:54 +0000109unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
110 unsigned &ValReg = ValToVReg[&Val];
Tim Northover5ed648e2016-08-09 21:28:04 +0000111
Tim Northover9e35f1e2017-01-25 20:58:22 +0000112 if (ValReg)
113 return ValReg;
114
115 // Fill ValRegsSequence with the sequence of registers
116 // we need to concat together to produce the value.
117 assert(Val.getType()->isSized() &&
118 "Don't know how to create an empty vreg");
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000119 unsigned VReg =
120 MRI->createGenericVirtualRegister(getLLTForType(*Val.getType(), *DL));
Tim Northover9e35f1e2017-01-25 20:58:22 +0000121 ValReg = VReg;
122
123 if (auto CV = dyn_cast<Constant>(&Val)) {
124 bool Success = translate(*CV, VReg);
125 if (!Success) {
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000126 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +0000127 MF->getFunction()->getSubprogram(),
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000128 &MF->getFunction()->getEntryBlock());
129 R << "unable to translate constant: " << ore::NV("Type", Val.getType());
130 reportTranslationError(*MF, *TPC, *ORE, R);
131 return VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +0000132 }
Quentin Colombet17c494b2016-02-11 17:51:31 +0000133 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +0000134
Tim Northover9e35f1e2017-01-25 20:58:22 +0000135 return VReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +0000136}
137
Tim Northovercdf23f12016-10-31 18:30:59 +0000138int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
139 if (FrameIndices.find(&AI) != FrameIndices.end())
140 return FrameIndices[&AI];
141
Tim Northovercdf23f12016-10-31 18:30:59 +0000142 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
143 unsigned Size =
144 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
145
146 // Always allocate at least one byte.
147 Size = std::max(Size, 1u);
148
149 unsigned Alignment = AI.getAlignment();
150 if (!Alignment)
151 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
152
153 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000154 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000155 return FI;
156}
157
Tim Northoverad2b7172016-07-26 20:23:26 +0000158unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
159 unsigned Alignment = 0;
160 Type *ValTy = nullptr;
161 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
162 Alignment = SI->getAlignment();
163 ValTy = SI->getValueOperand()->getType();
164 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
165 Alignment = LI->getAlignment();
166 ValTy = LI->getType();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000167 } else {
168 OptimizationRemarkMissed R("gisel-irtranslator", "", &I);
169 R << "unable to translate memop: " << ore::NV("Opcode", &I);
170 reportTranslationError(*MF, *TPC, *ORE, R);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000171 return 1;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000172 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000173
174 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
175}
176
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000177MachineBasicBlock &IRTranslator::getMBB(const BasicBlock &BB) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000178 MachineBasicBlock *&MBB = BBToMBB[&BB];
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000179 assert(MBB && "BasicBlock was not encountered before");
Quentin Colombet17c494b2016-02-11 17:51:31 +0000180 return *MBB;
181}
182
Tim Northoverb6636fd2017-01-17 22:13:50 +0000183void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
184 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
185 MachinePreds[Edge].push_back(NewPred);
186}
187
Tim Northoverc53606e2016-12-07 21:29:15 +0000188bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
189 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000190 // FIXME: handle signed/unsigned wrapping flags.
191
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000192 // Get or create a virtual register for each value.
193 // Unless the value is a Constant => loadimm cst?
194 // or inline constant each time?
195 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000196 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
197 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
198 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000199 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000200 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000201}
202
Volkan Keles20d3c422017-03-07 18:03:28 +0000203bool IRTranslator::translateFSub(const User &U, MachineIRBuilder &MIRBuilder) {
204 // -0.0 - X --> G_FNEG
205 if (isa<Constant>(U.getOperand(0)) &&
206 U.getOperand(0) == ConstantFP::getZeroValueForNegation(U.getType())) {
207 MIRBuilder.buildInstr(TargetOpcode::G_FNEG)
208 .addDef(getOrCreateVReg(U))
209 .addUse(getOrCreateVReg(*U.getOperand(1)));
210 return true;
211 }
212 return translateBinaryOp(TargetOpcode::G_FSUB, U, MIRBuilder);
213}
214
Tim Northoverc53606e2016-12-07 21:29:15 +0000215bool IRTranslator::translateCompare(const User &U,
216 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000217 const CmpInst *CI = dyn_cast<CmpInst>(&U);
218 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
219 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
220 unsigned Res = getOrCreateVReg(U);
221 CmpInst::Predicate Pred =
222 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
223 cast<ConstantExpr>(U).getPredicate());
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000224 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000225 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northover7596bd72017-03-08 18:49:54 +0000226 else if (Pred == CmpInst::FCMP_FALSE)
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000227 MIRBuilder.buildCopy(
228 Res, getOrCreateVReg(*Constant::getNullValue(CI->getType())));
229 else if (Pred == CmpInst::FCMP_TRUE)
230 MIRBuilder.buildCopy(
231 Res, getOrCreateVReg(*Constant::getAllOnesValue(CI->getType())));
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000232 else
Tim Northover0f140c72016-09-09 11:46:34 +0000233 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000234
Tim Northoverde3aea0412016-08-17 20:25:25 +0000235 return true;
236}
237
Tim Northoverc53606e2016-12-07 21:29:15 +0000238bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000239 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000240 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000241 // The target may mess up with the insertion point, but
242 // this is not important as a return is the last instruction
243 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000244 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000245}
246
Tim Northoverc53606e2016-12-07 21:29:15 +0000247bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000248 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000249 unsigned Succ = 0;
250 if (!BrInst.isUnconditional()) {
251 // We want a G_BRCOND to the true BB followed by an unconditional branch.
252 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
253 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000254 MachineBasicBlock &TrueBB = getMBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000255 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000256 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000257
258 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000259 MachineBasicBlock &TgtBB = getMBB(BrTgt);
Ahmed Bougachae8e1fa32017-03-21 23:42:50 +0000260 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
261
262 // If the unconditional target is the layout successor, fallthrough.
263 if (!CurBB.isLayoutSuccessor(&TgtBB))
264 MIRBuilder.buildBr(TgtBB);
Tim Northover69c2ba52016-07-29 17:58:00 +0000265
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000266 // Link successors.
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000267 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000268 CurBB.addSuccessor(&getMBB(*Succ));
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000269 return true;
270}
271
Kristof Beylseced0712017-01-05 11:28:51 +0000272bool IRTranslator::translateSwitch(const User &U,
273 MachineIRBuilder &MIRBuilder) {
274 // For now, just translate as a chain of conditional branches.
275 // FIXME: could we share most of the logic/code in
276 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
277 // At first sight, it seems most of the logic in there is independent of
278 // SelectionDAG-specifics and a lot of work went in to optimize switch
279 // lowering in there.
280
281 const SwitchInst &SwInst = cast<SwitchInst>(U);
282 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000283 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000284
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000285 LLT LLTi1 = getLLTForType(*Type::getInt1Ty(U.getContext()), *DL);
Kristof Beylseced0712017-01-05 11:28:51 +0000286 for (auto &CaseIt : SwInst.cases()) {
287 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
288 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
289 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000290 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
291 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000292 MachineBasicBlock &TrueMBB = getMBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000293
Tim Northoverb6636fd2017-01-17 22:13:50 +0000294 MIRBuilder.buildBrCond(Tst, TrueMBB);
295 CurMBB.addSuccessor(&TrueMBB);
296 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000297
Tim Northoverb6636fd2017-01-17 22:13:50 +0000298 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000299 MF->CreateMachineBasicBlock(SwInst.getParent());
Ahmed Bougacha07f247b2017-03-15 18:22:37 +0000300 // Insert the comparison blocks one after the other.
301 MF->insert(std::next(CurMBB.getIterator()), FalseMBB);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000302 MIRBuilder.buildBr(*FalseMBB);
303 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000304
Tim Northoverb6636fd2017-01-17 22:13:50 +0000305 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000306 }
307 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000308 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000309 MachineBasicBlock &DefaultMBB = getMBB(*DefaultBB);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000310 MIRBuilder.buildBr(DefaultMBB);
311 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
312 CurMBB.addSuccessor(&DefaultMBB);
313 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000314
315 return true;
316}
317
Kristof Beyls65a12c02017-01-30 09:13:18 +0000318bool IRTranslator::translateIndirectBr(const User &U,
319 MachineIRBuilder &MIRBuilder) {
320 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
321
322 const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress());
323 MIRBuilder.buildBrIndirect(Tgt);
324
325 // Link successors.
326 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
327 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000328 CurBB.addSuccessor(&getMBB(*Succ));
Kristof Beyls65a12c02017-01-30 09:13:18 +0000329
330 return true;
331}
332
Tim Northoverc53606e2016-12-07 21:29:15 +0000333bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000334 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000335
Tim Northover7152dca2016-10-19 15:55:06 +0000336 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
337 : MachineMemOperand::MONone;
338 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000339
Tim Northoverad2b7172016-07-26 20:23:26 +0000340 unsigned Res = getOrCreateVReg(LI);
341 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000342
Tim Northoverad2b7172016-07-26 20:23:26 +0000343 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000344 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000345 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
346 Flags, DL->getTypeStoreSize(LI.getType()),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000347 getMemOpAlignment(LI), AAMDNodes(), nullptr,
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000348 LI.getSyncScopeID(), LI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000349 return true;
350}
351
Tim Northoverc53606e2016-12-07 21:29:15 +0000352bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000353 const StoreInst &SI = cast<StoreInst>(U);
Tim Northover7152dca2016-10-19 15:55:06 +0000354 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
355 : MachineMemOperand::MONone;
356 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000357
Tim Northoverad2b7172016-07-26 20:23:26 +0000358 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
359 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northoverad2b7172016-07-26 20:23:26 +0000360
361 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000362 Val, Addr,
363 *MF->getMachineMemOperand(
364 MachinePointerInfo(SI.getPointerOperand()), Flags,
365 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000366 getMemOpAlignment(SI), AAMDNodes(), nullptr, SI.getSyncScopeID(),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000367 SI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000368 return true;
369}
370
Tim Northoverc53606e2016-12-07 21:29:15 +0000371bool IRTranslator::translateExtractValue(const User &U,
372 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000373 const Value *Src = U.getOperand(0);
374 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000375 SmallVector<Value *, 1> Indices;
376
Volkan Keles6a36c642017-05-19 09:47:02 +0000377 // If Src is a single element ConstantStruct, translate extractvalue
378 // to that element to avoid inserting a cast instruction.
379 if (auto CS = dyn_cast<ConstantStruct>(Src))
380 if (CS->getNumOperands() == 1) {
381 unsigned Res = getOrCreateVReg(*CS->getOperand(0));
382 ValToVReg[&U] = Res;
383 return true;
384 }
385
Tim Northover6f80b082016-08-19 17:47:05 +0000386 // getIndexedOffsetInType is designed for GEPs, so the first index is the
387 // usual array element rather than looking into the actual aggregate.
388 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000389
390 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
391 for (auto Idx : EVI->indices())
392 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
393 } else {
394 for (unsigned i = 1; i < U.getNumOperands(); ++i)
395 Indices.push_back(U.getOperand(i));
396 }
Tim Northover6f80b082016-08-19 17:47:05 +0000397
398 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
399
Tim Northoverb6046222016-08-19 20:09:03 +0000400 unsigned Res = getOrCreateVReg(U);
Tim Northoverc2c545b2017-03-06 23:50:28 +0000401 MIRBuilder.buildExtract(Res, getOrCreateVReg(*Src), Offset);
Tim Northover6f80b082016-08-19 17:47:05 +0000402
403 return true;
404}
405
Tim Northoverc53606e2016-12-07 21:29:15 +0000406bool IRTranslator::translateInsertValue(const User &U,
407 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000408 const Value *Src = U.getOperand(0);
409 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000410 SmallVector<Value *, 1> Indices;
411
412 // getIndexedOffsetInType is designed for GEPs, so the first index is the
413 // usual array element rather than looking into the actual aggregate.
414 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000415
416 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
417 for (auto Idx : IVI->indices())
418 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
419 } else {
420 for (unsigned i = 2; i < U.getNumOperands(); ++i)
421 Indices.push_back(U.getOperand(i));
422 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000423
424 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
425
Tim Northoverb6046222016-08-19 20:09:03 +0000426 unsigned Res = getOrCreateVReg(U);
Kristof Beyls7a713502017-04-19 06:38:37 +0000427 unsigned Inserted = getOrCreateVReg(*U.getOperand(1));
428 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), Inserted, Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000429
430 return true;
431}
432
Tim Northoverc53606e2016-12-07 21:29:15 +0000433bool IRTranslator::translateSelect(const User &U,
434 MachineIRBuilder &MIRBuilder) {
Kristof Beyls7a713502017-04-19 06:38:37 +0000435 unsigned Res = getOrCreateVReg(U);
436 unsigned Tst = getOrCreateVReg(*U.getOperand(0));
437 unsigned Op0 = getOrCreateVReg(*U.getOperand(1));
438 unsigned Op1 = getOrCreateVReg(*U.getOperand(2));
439 MIRBuilder.buildSelect(Res, Tst, Op0, Op1);
Tim Northover5a28c362016-08-19 20:09:07 +0000440 return true;
441}
442
Tim Northoverc53606e2016-12-07 21:29:15 +0000443bool IRTranslator::translateBitCast(const User &U,
444 MachineIRBuilder &MIRBuilder) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000445 // If we're bitcasting to the source type, we can reuse the source vreg.
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000446 if (getLLTForType(*U.getOperand(0)->getType(), *DL) ==
447 getLLTForType(*U.getType(), *DL)) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000448 // Get the source vreg now, to avoid invalidating ValToVReg.
449 unsigned SrcReg = getOrCreateVReg(*U.getOperand(0));
Tim Northover357f1be2016-08-10 23:02:41 +0000450 unsigned &Reg = ValToVReg[&U];
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000451 // If we already assigned a vreg for this bitcast, we can't change that.
452 // Emit a copy to satisfy the users we already emitted.
Tim Northover7552ef52016-08-10 16:51:14 +0000453 if (Reg)
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000454 MIRBuilder.buildCopy(Reg, SrcReg);
Tim Northover7552ef52016-08-10 16:51:14 +0000455 else
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000456 Reg = SrcReg;
Tim Northover7c9eba92016-07-25 21:01:29 +0000457 return true;
458 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000459 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000460}
461
Tim Northoverc53606e2016-12-07 21:29:15 +0000462bool IRTranslator::translateCast(unsigned Opcode, const User &U,
463 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000464 unsigned Op = getOrCreateVReg(*U.getOperand(0));
465 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000466 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000467 return true;
468}
469
Tim Northoverc53606e2016-12-07 21:29:15 +0000470bool IRTranslator::translateGetElementPtr(const User &U,
471 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000472 // FIXME: support vector GEPs.
473 if (U.getType()->isVectorTy())
474 return false;
475
476 Value &Op0 = *U.getOperand(0);
477 unsigned BaseReg = getOrCreateVReg(Op0);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000478 Type *PtrIRTy = Op0.getType();
479 LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
480 Type *OffsetIRTy = DL->getIntPtrType(PtrIRTy);
481 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
Tim Northovera7653b32016-09-12 11:20:22 +0000482
483 int64_t Offset = 0;
484 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
485 GTI != E; ++GTI) {
486 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000487 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000488 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
489 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
490 continue;
491 } else {
492 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
493
494 // If this is a scalar constant or a splat vector of constants,
495 // handle it quickly.
496 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
497 Offset += ElementSize * CI->getSExtValue();
498 continue;
499 }
500
501 if (Offset != 0) {
502 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000503 unsigned OffsetReg =
504 getOrCreateVReg(*ConstantInt::get(OffsetIRTy, Offset));
Tim Northovera7653b32016-09-12 11:20:22 +0000505 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
506
507 BaseReg = NewBaseReg;
508 Offset = 0;
509 }
510
511 // N = N + Idx * ElementSize;
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000512 unsigned ElementSizeReg =
513 getOrCreateVReg(*ConstantInt::get(OffsetIRTy, ElementSize));
Tim Northovera7653b32016-09-12 11:20:22 +0000514
515 unsigned IdxReg = getOrCreateVReg(*Idx);
516 if (MRI->getType(IdxReg) != OffsetTy) {
517 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
518 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
519 IdxReg = NewIdxReg;
520 }
521
522 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
523 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
524
525 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
526 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
527 BaseReg = NewBaseReg;
528 }
529 }
530
531 if (Offset != 0) {
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000532 unsigned OffsetReg = getOrCreateVReg(*ConstantInt::get(OffsetIRTy, Offset));
Tim Northovera7653b32016-09-12 11:20:22 +0000533 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
534 return true;
535 }
536
537 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
538 return true;
539}
540
Tim Northover79f43f12017-01-30 19:33:07 +0000541bool IRTranslator::translateMemfunc(const CallInst &CI,
542 MachineIRBuilder &MIRBuilder,
543 unsigned ID) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000544 LLT SizeTy = getLLTForType(*CI.getArgOperand(2)->getType(), *DL);
Tim Northover79f43f12017-01-30 19:33:07 +0000545 Type *DstTy = CI.getArgOperand(0)->getType();
546 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +0000547 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
548 return false;
549
550 SmallVector<CallLowering::ArgInfo, 8> Args;
551 for (int i = 0; i < 3; ++i) {
552 const auto &Arg = CI.getArgOperand(i);
553 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
554 }
555
Tim Northover79f43f12017-01-30 19:33:07 +0000556 const char *Callee;
557 switch (ID) {
558 case Intrinsic::memmove:
559 case Intrinsic::memcpy: {
560 Type *SrcTy = CI.getArgOperand(1)->getType();
561 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
562 return false;
563 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
564 break;
565 }
566 case Intrinsic::memset:
567 Callee = "memset";
568 break;
569 default:
570 return false;
571 }
Tim Northover3f186032016-10-18 20:03:45 +0000572
Diana Picusd79253a2017-03-20 14:40:18 +0000573 return CLI->lowerCall(MIRBuilder, CI.getCallingConv(),
574 MachineOperand::CreateES(Callee),
Tim Northover3f186032016-10-18 20:03:45 +0000575 CallLowering::ArgInfo(0, CI.getType()), Args);
576}
Tim Northovera7653b32016-09-12 11:20:22 +0000577
Tim Northoverc53606e2016-12-07 21:29:15 +0000578void IRTranslator::getStackGuard(unsigned DstReg,
579 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +0000580 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
581 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +0000582 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
583 MIB.addDef(DstReg);
584
Tim Northover50db7f412016-12-07 21:17:47 +0000585 auto &TLI = *MF->getSubtarget().getTargetLowering();
586 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000587 if (!Global)
588 return;
589
590 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000591 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000592 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
593 MachineMemOperand::MODereferenceable;
594 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000595 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
596 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000597 MIB.setMemRefs(MemRefs, MemRefs + 1);
598}
599
Tim Northover1e656ec2016-12-08 22:44:00 +0000600bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
601 MachineIRBuilder &MIRBuilder) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000602 LLT Ty = getLLTForType(*CI.getOperand(0)->getType(), *DL);
Tim Northover1e656ec2016-12-08 22:44:00 +0000603 LLT s1 = LLT::scalar(1);
604 unsigned Width = Ty.getSizeInBits();
605 unsigned Res = MRI->createGenericVirtualRegister(Ty);
606 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
607 auto MIB = MIRBuilder.buildInstr(Op)
608 .addDef(Res)
609 .addDef(Overflow)
610 .addUse(getOrCreateVReg(*CI.getOperand(0)))
611 .addUse(getOrCreateVReg(*CI.getOperand(1)));
612
613 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000614 unsigned Zero = getOrCreateVReg(
615 *Constant::getNullValue(Type::getInt1Ty(CI.getContext())));
Tim Northover1e656ec2016-12-08 22:44:00 +0000616 MIB.addUse(Zero);
617 }
618
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000619 MIRBuilder.buildSequence(getOrCreateVReg(CI), {Res, Overflow}, {0, Width});
Tim Northover1e656ec2016-12-08 22:44:00 +0000620 return true;
621}
622
Tim Northoverc53606e2016-12-07 21:29:15 +0000623bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
624 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000625 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000626 default:
627 break;
Tim Northover0e011702017-02-10 19:10:38 +0000628 case Intrinsic::lifetime_start:
629 case Intrinsic::lifetime_end:
630 // Stack coloring is not enabled in O0 (which we care about now) so we can
631 // drop these. Make sure someone notices when we start compiling at higher
632 // opts though.
633 if (MF->getTarget().getOptLevel() != CodeGenOpt::None)
634 return false;
635 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000636 case Intrinsic::dbg_declare: {
637 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
638 assert(DI.getVariable() && "Missing variable");
639
640 const Value *Address = DI.getAddress();
641 if (!Address || isa<UndefValue>(Address)) {
642 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
643 return true;
644 }
645
Tim Northover09aac4a2017-01-26 23:39:14 +0000646 assert(DI.getVariable()->isValidLocationForIntrinsic(
647 MIRBuilder.getDebugLoc()) &&
648 "Expected inlined-at fields to agree");
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000649 auto AI = dyn_cast<AllocaInst>(Address);
650 if (AI && AI->isStaticAlloca()) {
651 // Static allocas are tracked at the MF level, no need for DBG_VALUE
652 // instructions (in fact, they get ignored if they *do* exist).
653 MF->setVariableDbgInfo(DI.getVariable(), DI.getExpression(),
654 getOrCreateFrameIndex(*AI), DI.getDebugLoc());
Tim Northover09aac4a2017-01-26 23:39:14 +0000655 } else
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000656 MIRBuilder.buildDirectDbgValue(getOrCreateVReg(*Address),
657 DI.getVariable(), DI.getExpression());
Tim Northoverb58346f2016-12-08 22:44:13 +0000658 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000659 }
Tim Northoverd0d025a2017-02-07 20:08:59 +0000660 case Intrinsic::vaend:
661 // No target I know of cares about va_end. Certainly no in-tree target
662 // does. Simplest intrinsic ever!
663 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +0000664 case Intrinsic::vastart: {
665 auto &TLI = *MF->getSubtarget().getTargetLowering();
666 Value *Ptr = CI.getArgOperand(0);
667 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
668
669 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
670 .addUse(getOrCreateVReg(*Ptr))
671 .addMemOperand(MF->getMachineMemOperand(
672 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 0));
673 return true;
674 }
Tim Northover09aac4a2017-01-26 23:39:14 +0000675 case Intrinsic::dbg_value: {
676 // This form of DBG_VALUE is target-independent.
677 const DbgValueInst &DI = cast<DbgValueInst>(CI);
678 const Value *V = DI.getValue();
679 assert(DI.getVariable()->isValidLocationForIntrinsic(
680 MIRBuilder.getDebugLoc()) &&
681 "Expected inlined-at fields to agree");
682 if (!V) {
683 // Currently the optimizer can produce this; insert an undef to
684 // help debugging. Probably the optimizer should not do this.
Adrian Prantld92ac5a2017-07-28 22:46:20 +0000685 MIRBuilder.buildIndirectDbgValue(0, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +0000686 } else if (const auto *CI = dyn_cast<Constant>(V)) {
Adrian Prantld92ac5a2017-07-28 22:46:20 +0000687 MIRBuilder.buildConstDbgValue(*CI, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +0000688 } else {
689 unsigned Reg = getOrCreateVReg(*V);
690 // FIXME: This does not handle register-indirect values at offset 0. The
691 // direct/indirect thing shouldn't really be handled by something as
692 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
693 // pretty baked in right now.
Adrian Prantlabe04752017-07-28 20:21:02 +0000694 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +0000695 }
696 return true;
697 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000698 case Intrinsic::uadd_with_overflow:
699 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
700 case Intrinsic::sadd_with_overflow:
701 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
702 case Intrinsic::usub_with_overflow:
703 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
704 case Intrinsic::ssub_with_overflow:
705 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
706 case Intrinsic::umul_with_overflow:
707 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
708 case Intrinsic::smul_with_overflow:
709 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northoverb38b4e22017-02-08 23:23:32 +0000710 case Intrinsic::pow:
711 MIRBuilder.buildInstr(TargetOpcode::G_FPOW)
712 .addDef(getOrCreateVReg(CI))
713 .addUse(getOrCreateVReg(*CI.getArgOperand(0)))
714 .addUse(getOrCreateVReg(*CI.getArgOperand(1)));
715 return true;
Aditya Nandakumarcca75d22017-06-27 22:19:32 +0000716 case Intrinsic::exp:
717 MIRBuilder.buildInstr(TargetOpcode::G_FEXP)
718 .addDef(getOrCreateVReg(CI))
719 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
720 return true;
721 case Intrinsic::exp2:
722 MIRBuilder.buildInstr(TargetOpcode::G_FEXP2)
723 .addDef(getOrCreateVReg(CI))
724 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
725 return true;
Aditya Nandakumar20f62072017-06-29 23:43:44 +0000726 case Intrinsic::log:
727 MIRBuilder.buildInstr(TargetOpcode::G_FLOG)
728 .addDef(getOrCreateVReg(CI))
729 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
730 return true;
731 case Intrinsic::log2:
732 MIRBuilder.buildInstr(TargetOpcode::G_FLOG2)
733 .addDef(getOrCreateVReg(CI))
734 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
735 return true;
Aditya Nandakumarc6a41912017-06-20 19:25:23 +0000736 case Intrinsic::fma:
737 MIRBuilder.buildInstr(TargetOpcode::G_FMA)
738 .addDef(getOrCreateVReg(CI))
739 .addUse(getOrCreateVReg(*CI.getArgOperand(0)))
740 .addUse(getOrCreateVReg(*CI.getArgOperand(1)))
741 .addUse(getOrCreateVReg(*CI.getArgOperand(2)));
742 return true;
Tim Northover3f186032016-10-18 20:03:45 +0000743 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +0000744 case Intrinsic::memmove:
745 case Intrinsic::memset:
746 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +0000747 case Intrinsic::eh_typeid_for: {
748 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
749 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000750 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000751 MIRBuilder.buildConstant(Reg, TypeID);
752 return true;
753 }
Tim Northover6e904302016-10-18 20:03:51 +0000754 case Intrinsic::objectsize: {
755 // If we don't know by now, we're never going to know.
756 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
757
758 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
759 return true;
760 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000761 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000762 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000763 return true;
764 case Intrinsic::stackprotector: {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000765 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Tim Northovercdf23f12016-10-31 18:30:59 +0000766 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000767 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000768
769 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
770 MIRBuilder.buildStore(
771 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000772 *MF->getMachineMemOperand(
773 MachinePointerInfo::getFixedStack(*MF,
774 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000775 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
776 PtrTy.getSizeInBits() / 8, 8));
777 return true;
778 }
Tim Northover91c81732016-08-19 17:17:06 +0000779 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000780 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000781}
782
Tim Northoveraa995c92017-03-09 23:36:26 +0000783bool IRTranslator::translateInlineAsm(const CallInst &CI,
784 MachineIRBuilder &MIRBuilder) {
785 const InlineAsm &IA = cast<InlineAsm>(*CI.getCalledValue());
786 if (!IA.getConstraintString().empty())
787 return false;
788
789 unsigned ExtraInfo = 0;
790 if (IA.hasSideEffects())
791 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
792 if (IA.getDialect() == InlineAsm::AD_Intel)
793 ExtraInfo |= InlineAsm::Extra_AsmDialect;
794
795 MIRBuilder.buildInstr(TargetOpcode::INLINEASM)
796 .addExternalSymbol(IA.getAsmString().c_str())
797 .addImm(ExtraInfo);
798
799 return true;
800}
801
Tim Northoverc53606e2016-12-07 21:29:15 +0000802bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000803 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000804 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000805 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000806
Tim Northover3babfef2017-01-19 23:59:35 +0000807 if (CI.isInlineAsm())
Tim Northoveraa995c92017-03-09 23:36:26 +0000808 return translateInlineAsm(CI, MIRBuilder);
Tim Northover3babfef2017-01-19 23:59:35 +0000809
Tim Northover406024a2016-08-10 21:44:01 +0000810 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000811 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
812 SmallVector<unsigned, 8> Args;
813 for (auto &Arg: CI.arg_operands())
814 Args.push_back(getOrCreateVReg(*Arg));
815
Tim Northoverd1e951e2017-03-09 22:00:39 +0000816 MF->getFrameInfo().setHasCalls(true);
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000817 return CLI->lowerCall(MIRBuilder, &CI, Res, Args, [&]() {
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000818 return getOrCreateVReg(*CI.getCalledValue());
819 });
Tim Northover406024a2016-08-10 21:44:01 +0000820 }
821
822 Intrinsic::ID ID = F->getIntrinsicID();
823 if (TII && ID == Intrinsic::not_intrinsic)
824 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
825
826 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000827
Tim Northoverc53606e2016-12-07 21:29:15 +0000828 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000829 return true;
830
Tim Northover5fb414d2016-07-29 22:32:36 +0000831 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
832 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000833 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000834
835 for (auto &Arg : CI.arg_operands()) {
Ahmed Bougacha55d10422017-03-07 20:53:09 +0000836 // Some intrinsics take metadata parameters. Reject them.
837 if (isa<MetadataAsValue>(Arg))
838 return false;
Aditya Nandakumarbc389ba2017-03-22 01:16:39 +0000839 MIB.addUse(getOrCreateVReg(*Arg));
Tim Northover5fb414d2016-07-29 22:32:36 +0000840 }
Volkan Kelesebe6bb92017-06-05 22:17:17 +0000841
842 // Add a MachineMemOperand if it is a target mem intrinsic.
843 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
844 TargetLowering::IntrinsicInfo Info;
845 // TODO: Add a GlobalISel version of getTgtMemIntrinsic.
846 if (TLI.getTgtMemIntrinsic(Info, CI, ID)) {
847 MachineMemOperand::Flags Flags =
848 Info.vol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone;
849 Flags |=
850 Info.readMem ? MachineMemOperand::MOLoad : MachineMemOperand::MOStore;
851 uint64_t Size = Info.memVT.getSizeInBits() >> 3;
852 MIB.addMemOperand(MF->getMachineMemOperand(MachinePointerInfo(Info.ptrVal),
853 Flags, Size, Info.align));
854 }
855
Tim Northover5fb414d2016-07-29 22:32:36 +0000856 return true;
857}
858
Tim Northoverc53606e2016-12-07 21:29:15 +0000859bool IRTranslator::translateInvoke(const User &U,
860 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000861 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000862 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000863
864 const BasicBlock *ReturnBB = I.getSuccessor(0);
865 const BasicBlock *EHPadBB = I.getSuccessor(1);
866
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000867 const Value *Callee = I.getCalledValue();
Tim Northovera9105be2016-11-09 22:39:54 +0000868 const Function *Fn = dyn_cast<Function>(Callee);
869 if (isa<InlineAsm>(Callee))
870 return false;
871
872 // FIXME: support invoking patchpoint and statepoint intrinsics.
873 if (Fn && Fn->isIntrinsic())
874 return false;
875
876 // FIXME: support whatever these are.
877 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
878 return false;
879
880 // FIXME: support Windows exception handling.
881 if (!isa<LandingPadInst>(EHPadBB->front()))
882 return false;
883
Matthias Braund0ee66c2016-12-01 19:32:15 +0000884 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000885 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000886 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000887 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
888
889 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
Tim Northover293f7432017-01-31 18:36:11 +0000890 SmallVector<unsigned, 8> Args;
Tim Northovera9105be2016-11-09 22:39:54 +0000891 for (auto &Arg: I.arg_operands())
Tim Northover293f7432017-01-31 18:36:11 +0000892 Args.push_back(getOrCreateVReg(*Arg));
Tim Northovera9105be2016-11-09 22:39:54 +0000893
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000894 if (!CLI->lowerCall(MIRBuilder, &I, Res, Args,
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000895 [&]() { return getOrCreateVReg(*I.getCalledValue()); }))
896 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000897
Matthias Braund0ee66c2016-12-01 19:32:15 +0000898 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000899 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
900
901 // FIXME: track probabilities.
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000902 MachineBasicBlock &EHPadMBB = getMBB(*EHPadBB),
903 &ReturnMBB = getMBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000904 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000905 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
906 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +0000907 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000908
909 return true;
910}
911
Tim Northoverc53606e2016-12-07 21:29:15 +0000912bool IRTranslator::translateLandingPad(const User &U,
913 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000914 const LandingPadInst &LP = cast<LandingPadInst>(U);
915
916 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000917 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000918
919 MBB.setIsEHPad();
920
921 // If there aren't registers to copy the values into (e.g., during SjLj
922 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000923 auto &TLI = *MF->getSubtarget().getTargetLowering();
924 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000925 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
926 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
927 return true;
928
929 // If landingpad's return type is token type, we don't create DAG nodes
930 // for its exception pointer and selector value. The extraction of exception
931 // pointer or selector value from token type landingpads is not currently
932 // supported.
933 if (LP.getType()->isTokenTy())
934 return true;
935
936 // Add a label to mark the beginning of the landing pad. Deletion of the
937 // landing pad can thus be detected via the MachineModuleInfo.
938 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000939 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000940
Daniel Sanders1351db42017-03-07 23:32:10 +0000941 LLT Ty = getLLTForType(*LP.getType(), *DL);
Tim Northover542d1c12017-03-07 23:04:06 +0000942 unsigned Undef = MRI->createGenericVirtualRegister(Ty);
943 MIRBuilder.buildUndef(Undef);
944
Justin Bognera0295312017-01-25 00:16:53 +0000945 SmallVector<LLT, 2> Tys;
946 for (Type *Ty : cast<StructType>(LP.getType())->elements())
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000947 Tys.push_back(getLLTForType(*Ty, *DL));
Justin Bognera0295312017-01-25 00:16:53 +0000948 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
949
Tim Northovera9105be2016-11-09 22:39:54 +0000950 // Mark exception register as live in.
Tim Northover542d1c12017-03-07 23:04:06 +0000951 unsigned ExceptionReg = TLI.getExceptionPointerRegister(PersonalityFn);
952 if (!ExceptionReg)
953 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000954
Tim Northover542d1c12017-03-07 23:04:06 +0000955 MBB.addLiveIn(ExceptionReg);
956 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]),
957 Tmp = MRI->createGenericVirtualRegister(Ty);
958 MIRBuilder.buildCopy(VReg, ExceptionReg);
959 MIRBuilder.buildInsert(Tmp, Undef, VReg, 0);
Tim Northoverc9449702017-01-30 20:52:42 +0000960
Tim Northover542d1c12017-03-07 23:04:06 +0000961 unsigned SelectorReg = TLI.getExceptionSelectorRegister(PersonalityFn);
962 if (!SelectorReg)
963 return false;
Tim Northoverc9449702017-01-30 20:52:42 +0000964
Tim Northover542d1c12017-03-07 23:04:06 +0000965 MBB.addLiveIn(SelectorReg);
Tim Northovera9105be2016-11-09 22:39:54 +0000966
Tim Northover542d1c12017-03-07 23:04:06 +0000967 // N.b. the exception selector register always has pointer type and may not
968 // match the actual IR-level type in the landingpad so an extra cast is
969 // needed.
970 unsigned PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
971 MIRBuilder.buildCopy(PtrVReg, SelectorReg);
972
973 VReg = MRI->createGenericVirtualRegister(Tys[1]);
974 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT).addDef(VReg).addUse(PtrVReg);
975 MIRBuilder.buildInsert(getOrCreateVReg(LP), Tmp, VReg,
976 Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000977 return true;
978}
979
Tim Northoverc3e3f592017-02-03 18:22:45 +0000980bool IRTranslator::translateAlloca(const User &U,
981 MachineIRBuilder &MIRBuilder) {
982 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000983
Tim Northoverc3e3f592017-02-03 18:22:45 +0000984 if (AI.isStaticAlloca()) {
985 unsigned Res = getOrCreateVReg(AI);
986 int FI = getOrCreateFrameIndex(AI);
987 MIRBuilder.buildFrameIndex(Res, FI);
988 return true;
989 }
990
991 // Now we're in the harder dynamic case.
992 Type *Ty = AI.getAllocatedType();
993 unsigned Align =
994 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
995
996 unsigned NumElts = getOrCreateVReg(*AI.getArraySize());
997
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000998 Type *IntPtrIRTy = DL->getIntPtrType(AI.getType());
999 LLT IntPtrTy = getLLTForType(*IntPtrIRTy, *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001000 if (MRI->getType(NumElts) != IntPtrTy) {
1001 unsigned ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
1002 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
1003 NumElts = ExtElts;
1004 }
1005
1006 unsigned AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001007 unsigned TySize =
1008 getOrCreateVReg(*ConstantInt::get(IntPtrIRTy, -DL->getTypeAllocSize(Ty)));
Tim Northoverc3e3f592017-02-03 18:22:45 +00001009 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
1010
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001011 LLT PtrTy = getLLTForType(*AI.getType(), *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001012 auto &TLI = *MF->getSubtarget().getTargetLowering();
1013 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1014
1015 unsigned SPTmp = MRI->createGenericVirtualRegister(PtrTy);
1016 MIRBuilder.buildCopy(SPTmp, SPReg);
1017
Tim Northoverc2f89562017-02-14 20:56:18 +00001018 unsigned AllocTmp = MRI->createGenericVirtualRegister(PtrTy);
1019 MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001020
1021 // Handle alignment. We have to realign if the allocation granule was smaller
1022 // than stack alignment, or the specific alloca requires more than stack
1023 // alignment.
1024 unsigned StackAlign =
1025 MF->getSubtarget().getFrameLowering()->getStackAlignment();
1026 Align = std::max(Align, StackAlign);
1027 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
1028 // Round the size of the allocation up to the stack alignment size
1029 // by add SA-1 to the size. This doesn't overflow because we're computing
1030 // an address inside an alloca.
Tim Northoverc2f89562017-02-14 20:56:18 +00001031 unsigned AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy);
1032 MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align));
1033 AllocTmp = AlignedAlloc;
Tim Northoverc3e3f592017-02-03 18:22:45 +00001034 }
1035
Tim Northoverc2f89562017-02-14 20:56:18 +00001036 MIRBuilder.buildCopy(SPReg, AllocTmp);
1037 MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001038
1039 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
1040 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +00001041 return true;
1042}
1043
Tim Northover4a652222017-02-15 23:22:33 +00001044bool IRTranslator::translateVAArg(const User &U, MachineIRBuilder &MIRBuilder) {
1045 // FIXME: We may need more info about the type. Because of how LLT works,
1046 // we're completely discarding the i64/double distinction here (amongst
1047 // others). Fortunately the ABIs I know of where that matters don't use va_arg
1048 // anyway but that's not guaranteed.
1049 MIRBuilder.buildInstr(TargetOpcode::G_VAARG)
1050 .addDef(getOrCreateVReg(U))
1051 .addUse(getOrCreateVReg(*U.getOperand(0)))
1052 .addImm(DL->getABITypeAlignment(U.getType()));
1053 return true;
1054}
1055
Volkan Keles04cb08c2017-03-10 19:08:28 +00001056bool IRTranslator::translateInsertElement(const User &U,
1057 MachineIRBuilder &MIRBuilder) {
1058 // If it is a <1 x Ty> vector, use the scalar as it is
1059 // not a legal vector type in LLT.
1060 if (U.getType()->getVectorNumElements() == 1) {
1061 unsigned Elt = getOrCreateVReg(*U.getOperand(1));
1062 ValToVReg[&U] = Elt;
1063 return true;
1064 }
Kristof Beyls7a713502017-04-19 06:38:37 +00001065 unsigned Res = getOrCreateVReg(U);
1066 unsigned Val = getOrCreateVReg(*U.getOperand(0));
1067 unsigned Elt = getOrCreateVReg(*U.getOperand(1));
1068 unsigned Idx = getOrCreateVReg(*U.getOperand(2));
1069 MIRBuilder.buildInsertVectorElement(Res, Val, Elt, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001070 return true;
1071}
1072
1073bool IRTranslator::translateExtractElement(const User &U,
1074 MachineIRBuilder &MIRBuilder) {
1075 // If it is a <1 x Ty> vector, use the scalar as it is
1076 // not a legal vector type in LLT.
1077 if (U.getOperand(0)->getType()->getVectorNumElements() == 1) {
1078 unsigned Elt = getOrCreateVReg(*U.getOperand(0));
1079 ValToVReg[&U] = Elt;
1080 return true;
1081 }
Kristof Beyls7a713502017-04-19 06:38:37 +00001082 unsigned Res = getOrCreateVReg(U);
1083 unsigned Val = getOrCreateVReg(*U.getOperand(0));
1084 unsigned Idx = getOrCreateVReg(*U.getOperand(1));
1085 MIRBuilder.buildExtractVectorElement(Res, Val, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001086 return true;
1087}
1088
Volkan Keles75bdc762017-03-21 08:44:13 +00001089bool IRTranslator::translateShuffleVector(const User &U,
1090 MachineIRBuilder &MIRBuilder) {
1091 MIRBuilder.buildInstr(TargetOpcode::G_SHUFFLE_VECTOR)
1092 .addDef(getOrCreateVReg(U))
1093 .addUse(getOrCreateVReg(*U.getOperand(0)))
1094 .addUse(getOrCreateVReg(*U.getOperand(1)))
1095 .addUse(getOrCreateVReg(*U.getOperand(2)));
1096 return true;
1097}
1098
Tim Northoverc53606e2016-12-07 21:29:15 +00001099bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001100 const PHINode &PI = cast<PHINode>(U);
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001101 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +00001102 MIB.addDef(getOrCreateVReg(PI));
1103
1104 PendingPHIs.emplace_back(&PI, MIB.getInstr());
1105 return true;
1106}
1107
1108void IRTranslator::finishPendingPhis() {
1109 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
1110 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +00001111 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +00001112
1113 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
1114 // won't create extra control flow here, otherwise we need to find the
1115 // dominating predecessor here (or perhaps force the weirder IRTranslators
1116 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +00001117 SmallSet<const BasicBlock *, 4> HandledPreds;
1118
Tim Northover97d0cb32016-08-05 17:16:40 +00001119 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +00001120 auto IRPred = PI->getIncomingBlock(i);
1121 if (HandledPreds.count(IRPred))
1122 continue;
1123
1124 HandledPreds.insert(IRPred);
1125 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
1126 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
1127 assert(Pred->isSuccessor(MIB->getParent()) &&
1128 "incorrect CFG at MachineBasicBlock level");
1129 MIB.addUse(ValReg);
1130 MIB.addMBB(Pred);
1131 }
Tim Northover97d0cb32016-08-05 17:16:40 +00001132 }
1133 }
1134}
1135
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001136bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +00001137 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001138 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +00001139#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001140 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001141#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +00001142 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001143 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001144 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001145}
1146
Tim Northover5ed648e2016-08-09 21:28:04 +00001147bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +00001148 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +00001149 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +00001150 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +00001151 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +00001152 else if (isa<UndefValue>(C))
Tim Northover81dafc12017-03-06 18:36:40 +00001153 EntryBuilder.buildUndef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +00001154 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +00001155 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +00001156 else if (auto GV = dyn_cast<GlobalValue>(&C))
1157 EntryBuilder.buildGlobalValue(Reg, GV);
Volkan Keles970fee42017-03-10 21:23:13 +00001158 else if (auto CAZ = dyn_cast<ConstantAggregateZero>(&C)) {
1159 if (!CAZ->getType()->isVectorTy())
1160 return false;
Volkan Keles4862c632017-03-14 23:45:06 +00001161 // Return the scalar if it is a <1 x Ty> vector.
1162 if (CAZ->getNumElements() == 1)
1163 return translate(*CAZ->getElementValue(0u), Reg);
Volkan Keles970fee42017-03-10 21:23:13 +00001164 std::vector<unsigned> Ops;
1165 for (unsigned i = 0; i < CAZ->getNumElements(); ++i) {
1166 Constant &Elt = *CAZ->getElementValue(i);
1167 Ops.push_back(getOrCreateVReg(Elt));
1168 }
1169 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles38a91a02017-03-13 21:36:19 +00001170 } else if (auto CV = dyn_cast<ConstantDataVector>(&C)) {
Volkan Keles4862c632017-03-14 23:45:06 +00001171 // Return the scalar if it is a <1 x Ty> vector.
1172 if (CV->getNumElements() == 1)
1173 return translate(*CV->getElementAsConstant(0), Reg);
Volkan Keles38a91a02017-03-13 21:36:19 +00001174 std::vector<unsigned> Ops;
1175 for (unsigned i = 0; i < CV->getNumElements(); ++i) {
1176 Constant &Elt = *CV->getElementAsConstant(i);
1177 Ops.push_back(getOrCreateVReg(Elt));
1178 }
1179 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles970fee42017-03-10 21:23:13 +00001180 } else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
Tim Northover357f1be2016-08-10 23:02:41 +00001181 switch(CE->getOpcode()) {
1182#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001183 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001184#include "llvm/IR/Instruction.def"
1185 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001186 return false;
Tim Northover357f1be2016-08-10 23:02:41 +00001187 }
Volkan Keles6a36c642017-05-19 09:47:02 +00001188 } else if (auto CS = dyn_cast<ConstantStruct>(&C)) {
1189 // Return the element if it is a single element ConstantStruct.
1190 if (CS->getNumOperands() == 1) {
1191 unsigned EltReg = getOrCreateVReg(*CS->getOperand(0));
1192 EntryBuilder.buildCast(Reg, EltReg);
1193 return true;
1194 }
1195 SmallVector<unsigned, 4> Ops;
1196 SmallVector<uint64_t, 4> Indices;
1197 uint64_t Offset = 0;
1198 for (unsigned i = 0; i < CS->getNumOperands(); ++i) {
1199 unsigned OpReg = getOrCreateVReg(*CS->getOperand(i));
1200 Ops.push_back(OpReg);
1201 Indices.push_back(Offset);
1202 Offset += MRI->getType(OpReg).getSizeInBits();
1203 }
1204 EntryBuilder.buildSequence(Reg, Ops, Indices);
Aditya Nandakumar117b6672017-05-04 21:43:12 +00001205 } else if (auto CV = dyn_cast<ConstantVector>(&C)) {
1206 if (CV->getNumOperands() == 1)
1207 return translate(*CV->getOperand(0), Reg);
1208 SmallVector<unsigned, 4> Ops;
1209 for (unsigned i = 0; i < CV->getNumOperands(); ++i) {
1210 Ops.push_back(getOrCreateVReg(*CV->getOperand(i)));
1211 }
1212 EntryBuilder.buildMerge(Reg, Ops);
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001213 } else
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001214 return false;
Tim Northover5ed648e2016-08-09 21:28:04 +00001215
Tim Northoverd403a3d2016-08-09 23:01:30 +00001216 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00001217}
1218
Tim Northover0d510442016-08-11 16:21:29 +00001219void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001220 // Release the memory used by the different maps we
1221 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00001222 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +00001223 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +00001224 FrameIndices.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00001225 MachinePreds.clear();
Aditya Nandakumarbe929932017-05-17 17:41:55 +00001226 // MachineIRBuilder::DebugLoc can outlive the DILocation it holds. Clear it
1227 // to avoid accessing free’d memory (in runOnMachineFunction) and to avoid
1228 // destroying it twice (in ~IRTranslator() and ~LLVMContext())
1229 EntryBuilder = MachineIRBuilder();
1230 CurBuilder = MachineIRBuilder();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001231}
1232
Tim Northover50db7f412016-12-07 21:17:47 +00001233bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
1234 MF = &CurMF;
1235 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001236 if (F.empty())
1237 return false;
Tim Northover50db7f412016-12-07 21:17:47 +00001238 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +00001239 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00001240 EntryBuilder.setMF(*MF);
1241 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00001242 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001243 TPC = &getAnalysis<TargetPassConfig>();
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001244 ORE = llvm::make_unique<OptimizationRemarkEmitter>(&F);
Tim Northoverbd505462016-07-22 16:59:52 +00001245
Tim Northover14e7f732016-08-05 17:50:36 +00001246 assert(PendingPHIs.empty() && "stale PHIs");
1247
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +00001248 // Release the per-function state when we return, whether we succeeded or not.
1249 auto FinalizeOnReturn = make_scope_exit([this]() { finalizeFunction(); });
1250
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001251 // Setup a separate basic-block for the arguments and constants
Tim Northover50db7f412016-12-07 21:17:47 +00001252 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
1253 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00001254 EntryBuilder.setMBB(*EntryBB);
1255
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001256 // Create all blocks, in IR order, to preserve the layout.
1257 for (const BasicBlock &BB: F) {
1258 auto *&MBB = BBToMBB[&BB];
1259
1260 MBB = MF->CreateMachineBasicBlock(&BB);
1261 MF->push_back(MBB);
1262
1263 if (BB.hasAddressTaken())
1264 MBB->setHasAddressTaken();
1265 }
1266
1267 // Make our arguments/constants entry block fallthrough to the IR entry block.
1268 EntryBB->addSuccessor(&getMBB(F.front()));
1269
Tim Northover05cc4852016-12-07 21:05:38 +00001270 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001271 SmallVector<unsigned, 8> VRegArgs;
1272 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +00001273 VRegArgs.push_back(getOrCreateVReg(Arg));
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001274 if (!CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs)) {
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +00001275 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
1276 MF->getFunction()->getSubprogram(),
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001277 &MF->getFunction()->getEntryBlock());
1278 R << "unable to lower arguments: " << ore::NV("Prototype", F.getType());
1279 reportTranslationError(*MF, *TPC, *ORE, R);
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001280 return false;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001281 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001282
Tim Northover05cc4852016-12-07 21:05:38 +00001283 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001284 for (const BasicBlock &BB: F) {
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001285 MachineBasicBlock &MBB = getMBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +00001286 // Set the insertion point of all the following translations to
1287 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +00001288 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001289
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001290 for (const Instruction &Inst: BB) {
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001291 if (translate(Inst))
1292 continue;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001293
Ahmed Bougacha7daaf882017-02-24 00:34:47 +00001294 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
1295 Inst.getDebugLoc(), &BB);
Ahmed Bougachad630a922017-09-18 18:50:09 +00001296 R << "unable to translate instruction: " << ore::NV("Opcode", &Inst);
1297
1298 if (ORE->allowExtraAnalysis("gisel-irtranslator")) {
1299 std::string InstStrStorage;
1300 raw_string_ostream InstStr(InstStrStorage);
1301 InstStr << Inst;
1302
1303 R << ": '" << InstStr.str() << "'";
1304 }
1305
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001306 reportTranslationError(*MF, *TPC, *ORE, R);
1307 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001308 }
1309 }
Tim Northover72eebfa2016-07-12 22:23:42 +00001310
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001311 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00001312
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001313 // Merge the argument lowering and constants block with its single
1314 // successor, the LLVM-IR entry block. We want the basic block to
1315 // be maximal.
1316 assert(EntryBB->succ_size() == 1 &&
1317 "Custom BB used for lowering should have only one successor");
1318 // Get the successor of the current entry block.
1319 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
1320 assert(NewEntryBB.pred_size() == 1 &&
1321 "LLVM-IR entry block has a predecessor!?");
1322 // Move all the instruction from the current entry block to the
1323 // new entry block.
1324 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
1325 EntryBB->end());
Quentin Colombet327f9422016-12-15 23:32:25 +00001326
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001327 // Update the live-in information for the new entry block.
1328 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
1329 NewEntryBB.addLiveIn(LiveIn);
1330 NewEntryBB.sortUniqueLiveIns();
Quentin Colombet327f9422016-12-15 23:32:25 +00001331
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001332 // Get rid of the now empty basic block.
1333 EntryBB->removeSuccessor(&NewEntryBB);
1334 MF->remove(EntryBB);
1335 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00001336
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001337 assert(&MF->front() == &NewEntryBB &&
1338 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00001339
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001340 return false;
1341}