blob: c67a25b888bff1034c88425531d9441771c90e44 [file] [log] [blame]
Chris Lattnercab0b442003-01-13 20:01:16 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnercab0b442003-01-13 20:01:16 +00009//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "PHIEliminationUtils.h"
17#include "llvm/ADT/STLExtras.h"
18#include "llvm/ADT/SmallPtrSet.h"
19#include "llvm/ADT/Statistic.h"
Cameron Zwarich16b64cb2013-02-10 06:42:36 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen15ca0092009-11-14 00:38:06 +000022#include "llvm/CodeGen/MachineDominators.h"
Chris Lattnercab0b442003-01-13 20:01:16 +000023#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng33281862008-04-11 17:54:45 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengf259efd2010-08-17 01:20:36 +000025#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000027#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/Function.h"
Cameron Zwarich79304072011-03-10 05:59:17 +000029#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +000030#include "llvm/Support/Debug.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000031#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000033#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner57b21f92005-10-03 07:22:07 +000034#include <algorithm>
Chris Lattner43df6c22004-02-23 18:38:20 +000035using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000036
Chandler Carruth1b9dde02014-04-22 02:02:50 +000037#define DEBUG_TYPE "phielim"
38
Cameron Zwarich79304072011-03-10 05:59:17 +000039static cl::opt<bool>
40DisableEdgeSplitting("disable-phi-elim-edge-splitting", cl::init(false),
41 cl::Hidden, cl::desc("Disable critical edge splitting "
42 "during PHI elimination"));
43
Cameron Zwarich15eb9252013-02-12 03:49:25 +000044static cl::opt<bool>
45SplitAllCriticalEdges("phi-elim-split-all-critical-edges", cl::init(false),
46 cl::Hidden, cl::desc("Split all critical edges during "
47 "PHI elimination"));
48
Daniel Jasper8f239f82015-03-03 10:23:11 +000049static cl::opt<bool> NoPhiElimLiveOutEarlyExit(
50 "no-phi-elim-live-out-early-exit", cl::init(false), cl::Hidden,
51 cl::desc("Do not use an early exit if isLiveOutPastPHIs returns true."));
52
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000053namespace {
54 class PHIElimination : public MachineFunctionPass {
55 MachineRegisterInfo *MRI; // Machine register information
Cameron Zwariche0966732013-02-10 06:42:30 +000056 LiveVariables *LV;
Cameron Zwarich16b64cb2013-02-10 06:42:36 +000057 LiveIntervals *LIS;
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000058
59 public:
60 static char ID; // Pass identification, replacement for typeid
61 PHIElimination() : MachineFunctionPass(ID) {
62 initializePHIEliminationPass(*PassRegistry::getPassRegistry());
63 }
64
Craig Topper4584cd52014-03-07 09:26:03 +000065 bool runOnMachineFunction(MachineFunction &Fn) override;
66 void getAnalysisUsage(AnalysisUsage &AU) const override;
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000067
68 private:
69 /// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions
70 /// in predecessor basic blocks.
71 ///
72 bool EliminatePHINodes(MachineFunction &MF, MachineBasicBlock &MBB);
Cameron Zwaricha158d392013-02-10 06:42:32 +000073 void LowerPHINode(MachineBasicBlock &MBB,
Cameron Zwarich867bfcd2013-07-01 19:42:46 +000074 MachineBasicBlock::iterator LastPHIIt);
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000075
76 /// analyzePHINodes - Gather information about the PHI nodes in
77 /// here. In particular, we want to map the number of uses of a virtual
78 /// register which is used in a PHI node. We map that to the BB the
79 /// vreg is coming from. This is used later to determine when the vreg
80 /// is killed in the BB.
81 ///
82 void analyzePHINodes(const MachineFunction& Fn);
83
84 /// Split critical edges where necessary for good coalescer performance.
85 bool SplitPHIEdges(MachineFunction &MF, MachineBasicBlock &MBB,
Cameron Zwariche0966732013-02-10 06:42:30 +000086 MachineLoopInfo *MLI);
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000087
Cameron Zwarichbb9ad312013-02-10 23:29:49 +000088 // These functions are temporary abstractions around LiveVariables and
89 // LiveIntervals, so they can go away when LiveVariables does.
Arnaud A. de Grandmaison2e8ffa32015-06-11 07:45:05 +000090 bool isLiveIn(unsigned Reg, const MachineBasicBlock *MBB);
91 bool isLiveOutPastPHIs(unsigned Reg, const MachineBasicBlock *MBB);
Cameron Zwarichbb9ad312013-02-10 23:29:49 +000092
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000093 typedef std::pair<unsigned, unsigned> BBVRegPair;
94 typedef DenseMap<BBVRegPair, unsigned> VRegPHIUse;
95
96 VRegPHIUse VRegPHIUseCount;
97
98 // Defs of PHI sources which are implicit_def.
99 SmallPtrSet<MachineInstr*, 4> ImpDefs;
100
101 // Map reusable lowered PHI node -> incoming join register.
102 typedef DenseMap<MachineInstr*, unsigned,
103 MachineInstrExpressionTrait> LoweredPHIMap;
104 LoweredPHIMap LoweredPHIs;
105 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000106}
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000107
Cameron Zwaricha158d392013-02-10 06:42:32 +0000108STATISTIC(NumLowered, "Number of phis lowered");
Cameron Zwarich87903962011-02-14 02:09:11 +0000109STATISTIC(NumCriticalEdgesSplit, "Number of critical edges split");
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000110STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000111
Lang Hamesaa037752009-07-21 23:47:33 +0000112char PHIElimination::ID = 0;
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000113char& llvm::PHIEliminationID = PHIElimination::ID;
Chris Lattnercab0b442003-01-13 20:01:16 +0000114
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000115INITIALIZE_PASS_BEGIN(PHIElimination, "phi-node-elimination",
116 "Eliminate PHI nodes for register allocation",
117 false, false)
118INITIALIZE_PASS_DEPENDENCY(LiveVariables)
119INITIALIZE_PASS_END(PHIElimination, "phi-node-elimination",
120 "Eliminate PHI nodes for register allocation", false, false)
121
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000122void PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Matthias Braunf84547c2016-04-28 23:42:51 +0000123 AU.addUsedIfAvailable<LiveVariables>();
Dan Gohman04023152009-07-31 23:37:33 +0000124 AU.addPreserved<LiveVariables>();
Cameron Zwarich37ca2e82013-02-20 06:46:28 +0000125 AU.addPreserved<SlotIndexes>();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000126 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen15ca0092009-11-14 00:38:06 +0000127 AU.addPreserved<MachineDominatorTree>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +0000128 AU.addPreserved<MachineLoopInfo>();
Dan Gohman04023152009-07-31 23:37:33 +0000129 MachineFunctionPass::getAnalysisUsage(AU);
130}
Lang Hamesaa037752009-07-21 23:47:33 +0000131
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000132bool PHIElimination::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga5c0cc32010-05-04 17:12:26 +0000133 MRI = &MF.getRegInfo();
Cameron Zwariche0966732013-02-10 06:42:30 +0000134 LV = getAnalysisIfAvailable<LiveVariables>();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000135 LIS = getAnalysisIfAvailable<LiveIntervals>();
Evan Chengaacf4f12008-04-03 16:38:20 +0000136
Evan Chengaacf4f12008-04-03 16:38:20 +0000137 bool Changed = false;
138
Jakob Stoklund Olesen9760f042011-07-29 22:51:22 +0000139 // This pass takes the function out of SSA form.
140 MRI->leaveSSA();
141
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000142 // Split critical edges to help the coalescer. This does not yet support
143 // updating LiveIntervals, so we disable it.
Cameron Zwarichb47fb382013-02-11 09:24:47 +0000144 if (!DisableEdgeSplitting && (LV || LIS)) {
Cameron Zwariche0966732013-02-10 06:42:30 +0000145 MachineLoopInfo *MLI = getAnalysisIfAvailable<MachineLoopInfo>();
Arnaud A. de Grandmaison2e8ffa32015-06-11 07:45:05 +0000146 for (auto &MBB : MF)
147 Changed |= SplitPHIEdges(MF, MBB, MLI);
Evan Cheng16bfe5b2010-08-17 21:00:37 +0000148 }
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000149
150 // Populate VRegPHIUseCount
Evan Chenga5c0cc32010-05-04 17:12:26 +0000151 analyzePHINodes(MF);
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000152
Evan Chengaacf4f12008-04-03 16:38:20 +0000153 // Eliminate PHI instructions by inserting copies into predecessor blocks.
Arnaud A. de Grandmaison2e8ffa32015-06-11 07:45:05 +0000154 for (auto &MBB : MF)
155 Changed |= EliminatePHINodes(MF, MBB);
Evan Chengaacf4f12008-04-03 16:38:20 +0000156
157 // Remove dead IMPLICIT_DEF instructions.
Craig Topper46276792014-08-24 23:23:06 +0000158 for (MachineInstr *DefMI : ImpDefs) {
Evan Chengaacf4f12008-04-03 16:38:20 +0000159 unsigned DefReg = DefMI->getOperand(0).getReg();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000160 if (MRI->use_nodbg_empty(DefReg)) {
161 if (LIS)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000162 LIS->RemoveMachineInstrFromMaps(*DefMI);
Evan Chengaacf4f12008-04-03 16:38:20 +0000163 DefMI->eraseFromParent();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000164 }
Evan Chengaacf4f12008-04-03 16:38:20 +0000165 }
166
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000167 // Clean up the lowered PHI instructions.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000168 for (auto &I : LoweredPHIs) {
Cameron Zwarich4ee9aef2013-02-12 05:48:56 +0000169 if (LIS)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000170 LIS->RemoveMachineInstrFromMaps(*I.first);
171 MF.DeleteMachineInstr(I.first);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000172 }
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000173
Bill Wendling819c3562009-12-17 23:42:32 +0000174 LoweredPHIs.clear();
Evan Chengaacf4f12008-04-03 16:38:20 +0000175 ImpDefs.clear();
176 VRegPHIUseCount.clear();
Evan Chenga5c0cc32010-05-04 17:12:26 +0000177
Matthias Braun90799ce2016-08-23 21:19:49 +0000178 MF.getProperties().set(MachineFunctionProperties::Property::NoPHIs);
179
Evan Chengaacf4f12008-04-03 16:38:20 +0000180 return Changed;
181}
182
Chris Lattnercab0b442003-01-13 20:01:16 +0000183/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
184/// predecessor basic blocks.
185///
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000186bool PHIElimination::EliminatePHINodes(MachineFunction &MF,
Lang Hamesaa037752009-07-21 23:47:33 +0000187 MachineBasicBlock &MBB) {
Chris Lattnerb06015a2010-02-09 19:54:29 +0000188 if (MBB.empty() || !MBB.front().isPHI())
Chris Lattner5f096e22005-10-03 04:47:08 +0000189 return false; // Quick exit for basic blocks without PHIs.
Chris Lattnercab0b442003-01-13 20:01:16 +0000190
Chris Lattnera2f7b9b2004-05-10 18:47:18 +0000191 // Get an iterator to the first instruction after the last PHI node (this may
Chris Lattner5f096e22005-10-03 04:47:08 +0000192 // also be the end of the basic block).
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000193 MachineBasicBlock::iterator LastPHIIt =
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000194 std::prev(MBB.SkipPHIsAndLabels(MBB.begin()));
Chris Lattnera2f7b9b2004-05-10 18:47:18 +0000195
Chris Lattnerb06015a2010-02-09 19:54:29 +0000196 while (MBB.front().isPHI())
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000197 LowerPHINode(MBB, LastPHIIt);
Bill Wendling5d409822006-09-28 07:10:24 +0000198
Chris Lattner5f096e22005-10-03 04:47:08 +0000199 return true;
200}
Misha Brukman835702a2005-04-21 22:36:52 +0000201
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000202/// isImplicitlyDefined - Return true if all defs of VirtReg are implicit-defs.
203/// This includes registers with no defs.
204static bool isImplicitlyDefined(unsigned VirtReg,
205 const MachineRegisterInfo *MRI) {
Owen Andersonb36376e2014-03-17 19:36:09 +0000206 for (MachineInstr &DI : MRI->def_instructions(VirtReg))
207 if (!DI.isImplicitDef())
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000208 return false;
209 return true;
210}
211
Evan Cheng18e46d42008-06-19 01:21:26 +0000212/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
213/// are implicit_def's.
Bill Wendling6b8bd512008-05-12 22:15:05 +0000214static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Cheng18e46d42008-06-19 01:21:26 +0000215 const MachineRegisterInfo *MRI) {
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000216 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
217 if (!isImplicitlyDefined(MPhi->getOperand(i).getReg(), MRI))
Evan Chengbec201f2008-05-10 00:17:50 +0000218 return false;
Evan Chengbec201f2008-05-10 00:17:50 +0000219 return true;
Evan Cheng33281862008-04-11 17:54:45 +0000220}
221
Evan Cheng94419d62009-03-13 22:59:14 +0000222
Cameron Zwaricha158d392013-02-10 06:42:32 +0000223/// LowerPHINode - Lower the PHI node at the top of the specified block,
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000224///
Cameron Zwaricha158d392013-02-10 06:42:32 +0000225void PHIElimination::LowerPHINode(MachineBasicBlock &MBB,
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000226 MachineBasicBlock::iterator LastPHIIt) {
Cameron Zwaricha158d392013-02-10 06:42:32 +0000227 ++NumLowered;
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000228
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000229 MachineBasicBlock::iterator AfterPHIsIt = std::next(LastPHIIt);
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000230
Chris Lattner5f096e22005-10-03 04:47:08 +0000231 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
Duncan P. N. Exon Smith1df1d1d2016-07-01 01:27:19 +0000232 MachineInstr *MPhi = MBB.remove(&*MBB.begin());
Chris Lattnercab0b442003-01-13 20:01:16 +0000233
Evan Cheng33281862008-04-11 17:54:45 +0000234 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Chris Lattner5f096e22005-10-03 04:47:08 +0000235 unsigned DestReg = MPhi->getOperand(0).getReg();
Jakob Stoklund Olesen952a6212010-08-18 16:09:47 +0000236 assert(MPhi->getOperand(0).getSubReg() == 0 && "Can't handle sub-reg PHIs");
Evan Cheng7d98a482008-07-03 09:09:37 +0000237 bool isDead = MPhi->getOperand(0).isDead();
Misha Brukman835702a2005-04-21 22:36:52 +0000238
Bill Wendling5d409822006-09-28 07:10:24 +0000239 // Create a new register for the incoming PHI arguments.
Chris Lattner5f096e22005-10-03 04:47:08 +0000240 MachineFunction &MF = *MBB.getParent();
Evan Cheng7d98a482008-07-03 09:09:37 +0000241 unsigned IncomingReg = 0;
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000242 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Chris Lattnercab0b442003-01-13 20:01:16 +0000243
Bill Wendling6b8bd512008-05-12 22:15:05 +0000244 // Insert a register to register copy at the top of the current block (but
Chris Lattner5f096e22005-10-03 04:47:08 +0000245 // after any remaining phi nodes) which copies the new incoming register
246 // into the phi node destination.
Eric Christopherfc6de422014-08-05 02:39:49 +0000247 const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
Evan Chengbec201f2008-05-10 00:17:50 +0000248 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Cheng7d98a482008-07-03 09:09:37 +0000249 // If all sources of a PHI node are implicit_def, just emit an
250 // implicit_def instead of a copy.
Bill Wendling67cd3952009-02-03 02:29:34 +0000251 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattnerb06015a2010-02-09 19:54:29 +0000252 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Cheng7d98a482008-07-03 09:09:37 +0000253 else {
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000254 // Can we reuse an earlier PHI node? This only happens for critical edges,
255 // typically those created by tail duplication.
256 unsigned &entry = LoweredPHIs[MPhi];
257 if (entry) {
258 // An identical PHI node was already lowered. Reuse the incoming register.
259 IncomingReg = entry;
260 reusedIncoming = true;
261 ++NumReused;
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000262 DEBUG(dbgs() << "Reusing " << PrintReg(IncomingReg) << " for " << *MPhi);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000263 } else {
Jakob Stoklund Olesene50d30d2010-07-10 19:08:25 +0000264 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000265 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
266 }
Jakob Stoklund Olesene50d30d2010-07-10 19:08:25 +0000267 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
268 TII->get(TargetOpcode::COPY), DestReg)
269 .addReg(IncomingReg);
Evan Cheng7d98a482008-07-03 09:09:37 +0000270 }
Chris Lattner5f096e22005-10-03 04:47:08 +0000271
Bill Wendling6b8bd512008-05-12 22:15:05 +0000272 // Update live variable information if there is any.
Chris Lattner5f096e22005-10-03 04:47:08 +0000273 if (LV) {
Duncan P. N. Exon Smith1df1d1d2016-07-01 01:27:19 +0000274 MachineInstr &PHICopy = *std::prev(AfterPHIsIt);
Chris Lattner5f096e22005-10-03 04:47:08 +0000275
Evan Cheng7d98a482008-07-03 09:09:37 +0000276 if (IncomingReg) {
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000277 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
278
Evan Cheng7d98a482008-07-03 09:09:37 +0000279 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000280 LV->setPHIJoin(IncomingReg);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000281
282 // When we are reusing the incoming register, it may already have been
283 // killed in this block. The old kill will also have been inserted at
284 // AfterPHIsIt, so it appears before the current PHICopy.
285 if (reusedIncoming)
286 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greene25552922010-01-05 01:24:24 +0000287 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +0000288 LV->removeVirtualRegisterKilled(IncomingReg, *OldKill);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000289 DEBUG(MBB.dump());
290 }
Evan Chenga5a0c7c2007-04-18 00:36:11 +0000291
Evan Cheng7d98a482008-07-03 09:09:37 +0000292 // Add information to LiveVariables to know that the incoming value is
293 // killed. Note that because the value is defined in several places (once
294 // each for each incoming block), the "def" block and instruction fields
295 // for the VarInfo is not filled in.
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +0000296 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Cheng7d98a482008-07-03 09:09:37 +0000297 }
Misha Brukman835702a2005-04-21 22:36:52 +0000298
Bill Wendling6b8bd512008-05-12 22:15:05 +0000299 // Since we are going to be deleting the PHI node, if it is the last use of
300 // any registers, or if the value itself is dead, we need to move this
Chris Lattner5f096e22005-10-03 04:47:08 +0000301 // information over to the new copy we just inserted.
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +0000302 LV->removeVirtualRegistersKilled(*MPhi);
Chris Lattnercab0b442003-01-13 20:01:16 +0000303
Chris Lattner57b21f92005-10-03 07:22:07 +0000304 // If the result is dead, update LV.
Evan Cheng7d98a482008-07-03 09:09:37 +0000305 if (isDead) {
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +0000306 LV->addVirtualRegisterDead(DestReg, PHICopy);
307 LV->removeVirtualRegisterDead(DestReg, *MPhi);
Chris Lattner5f096e22005-10-03 04:47:08 +0000308 }
309 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000310
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000311 // Update LiveIntervals for the new copy or implicit def.
312 if (LIS) {
Duncan P. N. Exon Smith1df1d1d2016-07-01 01:27:19 +0000313 SlotIndex DestCopyIndex =
314 LIS->InsertMachineInstrInMaps(*std::prev(AfterPHIsIt));
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000315
316 SlotIndex MBBStartIndex = LIS->getMBBStartIdx(&MBB);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000317 if (IncomingReg) {
318 // Add the region from the beginning of MBB to the copy instruction to
319 // IncomingReg's live interval.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000320 LiveInterval &IncomingLI = LIS->createEmptyInterval(IncomingReg);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000321 VNInfo *IncomingVNI = IncomingLI.getVNInfoAt(MBBStartIndex);
322 if (!IncomingVNI)
323 IncomingVNI = IncomingLI.getNextValue(MBBStartIndex,
324 LIS->getVNInfoAllocator());
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000325 IncomingLI.addSegment(LiveInterval::Segment(MBBStartIndex,
326 DestCopyIndex.getRegSlot(),
327 IncomingVNI));
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000328 }
329
Cameron Zwarichd1132922013-02-21 08:51:55 +0000330 LiveInterval &DestLI = LIS->getInterval(DestReg);
Cameron Zwarich3ab4c4b2013-02-21 08:51:58 +0000331 assert(DestLI.begin() != DestLI.end() &&
332 "PHIs should have nonempty LiveIntervals.");
333 if (DestLI.endIndex().isDead()) {
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000334 // A dead PHI's live range begins and ends at the start of the MBB, but
335 // the lowered copy, which will still be dead, needs to begin and end at
336 // the copy instruction.
337 VNInfo *OrigDestVNI = DestLI.getVNInfoAt(MBBStartIndex);
338 assert(OrigDestVNI && "PHI destination should be live at block entry.");
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000339 DestLI.removeSegment(MBBStartIndex, MBBStartIndex.getDeadSlot());
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000340 DestLI.createDeadDef(DestCopyIndex.getRegSlot(),
341 LIS->getVNInfoAllocator());
342 DestLI.removeValNo(OrigDestVNI);
343 } else {
344 // Otherwise, remove the region from the beginning of MBB to the copy
345 // instruction from DestReg's live interval.
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000346 DestLI.removeSegment(MBBStartIndex, DestCopyIndex.getRegSlot());
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000347 VNInfo *DestVNI = DestLI.getVNInfoAt(DestCopyIndex.getRegSlot());
348 assert(DestVNI && "PHI destination should be live at its definition.");
349 DestVNI->def = DestCopyIndex.getRegSlot();
350 }
351 }
352
Bill Wendling6b8bd512008-05-12 22:15:05 +0000353 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Chris Lattner5f096e22005-10-03 04:47:08 +0000354 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000355 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattnera5bb3702007-12-30 23:10:15 +0000356 MPhi->getOperand(i).getReg())];
Chris Lattner51ae8172003-05-12 14:28:28 +0000357
Bill Wendling6b8bd512008-05-12 22:15:05 +0000358 // Now loop over all of the incoming arguments, changing them to copy into the
359 // IncomingReg register in the corresponding predecessor basic block.
Evan Chengaacf4f12008-04-03 16:38:20 +0000360 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Cheng33281862008-04-11 17:54:45 +0000361 for (int i = NumSrcs - 1; i >= 0; --i) {
362 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Jakob Stoklund Olesen952a6212010-08-18 16:09:47 +0000363 unsigned SrcSubReg = MPhi->getOperand(i*2+1).getSubReg();
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000364 bool SrcUndef = MPhi->getOperand(i*2+1).isUndef() ||
365 isImplicitlyDefined(SrcReg, MRI);
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000366 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Chris Lattner57b21f92005-10-03 07:22:07 +0000367 "Machine PHI Operands must all be virtual registers!");
Chris Lattner5f096e22005-10-03 04:47:08 +0000368
Lang Hamesa77a3c32009-07-23 04:34:03 +0000369 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
370 // path the PHI.
371 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
372
Chris Lattner5f096e22005-10-03 04:47:08 +0000373 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendling6b8bd512008-05-12 22:15:05 +0000374 // This can happen because PHI nodes may have multiple entries for the same
375 // basic block.
David Blaikie70573dc2014-11-19 07:49:26 +0000376 if (!MBBsInsertedInto.insert(&opBlock).second)
Chris Lattner57b21f92005-10-03 07:22:07 +0000377 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000378
Bill Wendling6b8bd512008-05-12 22:15:05 +0000379 // Find a safe location to insert the copy, this may be the first terminator
380 // in the block (or end()).
Jakob Stoklund Olesenad205d62009-11-13 21:56:15 +0000381 MachineBasicBlock::iterator InsertPos =
Cameron Zwarichda592a9e2010-12-05 19:51:05 +0000382 findPHICopyInsertPoint(&opBlock, &MBB, SrcReg);
Evan Cheng94419d62009-03-13 22:59:14 +0000383
Chris Lattner57b21f92005-10-03 07:22:07 +0000384 // Insert the copy.
Craig Topperc0196b12014-04-14 00:51:57 +0000385 MachineInstr *NewSrcInstr = nullptr;
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000386 if (!reusedIncoming && IncomingReg) {
387 if (SrcUndef) {
388 // The source register is undefined, so there is no need for a real
389 // COPY, but we still need to ensure joint dominance by defs.
390 // Insert an IMPLICIT_DEF instruction.
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000391 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
392 TII->get(TargetOpcode::IMPLICIT_DEF),
393 IncomingReg);
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000394
395 // Clean up the old implicit-def, if there even was one.
396 if (MachineInstr *DefMI = MRI->getVRegDef(SrcReg))
397 if (DefMI->isImplicitDef())
398 ImpDefs.insert(DefMI);
399 } else {
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000400 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
401 TII->get(TargetOpcode::COPY), IncomingReg)
402 .addReg(SrcReg, 0, SrcSubReg);
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000403 }
404 }
Chris Lattner5f096e22005-10-03 04:47:08 +0000405
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000406 // We only need to update the LiveVariables kill of SrcReg if this was the
407 // last PHI use of SrcReg to be lowered on this CFG edge and it is not live
408 // out of the predecessor. We can also ignore undef sources.
409 if (LV && !SrcUndef &&
410 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)] &&
411 !LV->isLiveOut(SrcReg, opBlock)) {
412 // We want to be able to insert a kill of the register if this PHI (aka,
413 // the copy we just inserted) is the last use of the source value. Live
414 // variable analysis conservatively handles this by saying that the value
415 // is live until the end of the block the PHI entry lives in. If the value
416 // really is dead at the PHI copy, there will be no successor blocks which
417 // have the value live-in.
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000418
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000419 // Okay, if we now know that the value is not live out of the block, we
420 // can add a kill marker in this block saying that it kills the incoming
421 // value!
Chris Lattner57b21f92005-10-03 07:22:07 +0000422
Chris Lattner227e9362006-01-04 07:12:21 +0000423 // In our final twist, we have to decide which instruction kills the
Jakob Stoklund Olesen2d827d62012-07-04 19:52:05 +0000424 // register. In most cases this is the copy, however, terminator
425 // instructions at the end of the block may also use the value. In this
426 // case, we should mark the last such terminator as being the killing
427 // block, not the copy.
428 MachineBasicBlock::iterator KillInst = opBlock.end();
429 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
430 for (MachineBasicBlock::iterator Term = FirstTerm;
431 Term != opBlock.end(); ++Term) {
432 if (Term->readsRegister(SrcReg))
433 KillInst = Term;
434 }
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000435
Jakob Stoklund Olesen2d827d62012-07-04 19:52:05 +0000436 if (KillInst == opBlock.end()) {
437 // No terminator uses the register.
438
439 if (reusedIncoming || !IncomingReg) {
440 // We may have to rewind a bit if we didn't insert a copy this time.
441 KillInst = FirstTerm;
442 while (KillInst != opBlock.begin()) {
443 --KillInst;
444 if (KillInst->isDebugValue())
445 continue;
446 if (KillInst->readsRegister(SrcReg))
447 break;
448 }
449 } else {
450 // We just inserted this copy.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000451 KillInst = std::prev(InsertPos);
Chris Lattner227e9362006-01-04 07:12:21 +0000452 }
Chris Lattner227e9362006-01-04 07:12:21 +0000453 }
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000454 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000455
Chris Lattner227e9362006-01-04 07:12:21 +0000456 // Finally, mark it killed.
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +0000457 LV->addVirtualRegisterKilled(SrcReg, *KillInst);
Chris Lattner57b21f92005-10-03 07:22:07 +0000458
459 // This vreg no longer lives all of the way through opBlock.
460 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000461 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Chris Lattnercab0b442003-01-13 20:01:16 +0000462 }
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000463
464 if (LIS) {
465 if (NewSrcInstr) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000466 LIS->InsertMachineInstrInMaps(*NewSrcInstr);
467 LIS->addSegmentToEndOfBlock(IncomingReg, *NewSrcInstr);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000468 }
469
470 if (!SrcUndef &&
471 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)]) {
472 LiveInterval &SrcLI = LIS->getInterval(SrcReg);
473
474 bool isLiveOut = false;
475 for (MachineBasicBlock::succ_iterator SI = opBlock.succ_begin(),
476 SE = opBlock.succ_end(); SI != SE; ++SI) {
Cameron Zwarich7c85c942013-02-12 05:48:58 +0000477 SlotIndex startIdx = LIS->getMBBStartIdx(*SI);
478 VNInfo *VNI = SrcLI.getVNInfoAt(startIdx);
479
480 // Definitions by other PHIs are not truly live-in for our purposes.
481 if (VNI && VNI->def != startIdx) {
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000482 isLiveOut = true;
483 break;
484 }
485 }
486
487 if (!isLiveOut) {
488 MachineBasicBlock::iterator KillInst = opBlock.end();
489 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
490 for (MachineBasicBlock::iterator Term = FirstTerm;
491 Term != opBlock.end(); ++Term) {
492 if (Term->readsRegister(SrcReg))
493 KillInst = Term;
494 }
495
496 if (KillInst == opBlock.end()) {
497 // No terminator uses the register.
498
499 if (reusedIncoming || !IncomingReg) {
500 // We may have to rewind a bit if we didn't just insert a copy.
501 KillInst = FirstTerm;
502 while (KillInst != opBlock.begin()) {
503 --KillInst;
504 if (KillInst->isDebugValue())
505 continue;
506 if (KillInst->readsRegister(SrcReg))
507 break;
508 }
509 } else {
510 // We just inserted this copy.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000511 KillInst = std::prev(InsertPos);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000512 }
513 }
514 assert(KillInst->readsRegister(SrcReg) &&
515 "Cannot find kill instruction");
516
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000517 SlotIndex LastUseIndex = LIS->getInstructionIndex(*KillInst);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000518 SrcLI.removeSegment(LastUseIndex.getRegSlot(),
519 LIS->getMBBEndIdx(&opBlock));
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000520 }
521 }
522 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000523 }
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000524
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000525 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000526 if (reusedIncoming || !IncomingReg) {
527 if (LIS)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000528 LIS->RemoveMachineInstrFromMaps(*MPhi);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000529 MF.DeleteMachineInstr(MPhi);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000530 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000531}
Bill Wendling5d409822006-09-28 07:10:24 +0000532
533/// analyzePHINodes - Gather information about the PHI nodes in here. In
534/// particular, we want to map the number of uses of a virtual register which is
535/// used in a PHI node. We map that to the BB the vreg is coming from. This is
536/// used later to determine when the vreg is killed in the BB.
537///
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000538void PHIElimination::analyzePHINodes(const MachineFunction& MF) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000539 for (const auto &MBB : MF)
Alexey Samsonovf74bde62014-04-30 22:17:38 +0000540 for (const auto &BBI : MBB) {
541 if (!BBI.isPHI())
542 break;
543 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2)
544 ++VRegPHIUseCount[BBVRegPair(BBI.getOperand(i+1).getMBB()->getNumber(),
545 BBI.getOperand(i).getReg())];
546 }
Bill Wendling5d409822006-09-28 07:10:24 +0000547}
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000548
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000549bool PHIElimination::SplitPHIEdges(MachineFunction &MF,
Cameron Zwarichecd44922011-02-17 06:13:46 +0000550 MachineBasicBlock &MBB,
Cameron Zwarichecd44922011-02-17 06:13:46 +0000551 MachineLoopInfo *MLI) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000552 if (MBB.empty() || !MBB.front().isPHI() || MBB.isEHPad())
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000553 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesen736888f2009-11-18 18:01:35 +0000554
Craig Topperc0196b12014-04-14 00:51:57 +0000555 const MachineLoop *CurLoop = MLI ? MLI->getLoopFor(&MBB) : nullptr;
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000556 bool IsLoopHeader = CurLoop && &MBB == CurLoop->getHeader();
557
Evan Chengf259efd2010-08-17 01:20:36 +0000558 bool Changed = false;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000559 for (MachineBasicBlock::iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattnerb06015a2010-02-09 19:54:29 +0000560 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000561 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
562 unsigned Reg = BBI->getOperand(i).getReg();
563 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000564 // Is there a critical edge from PreMBB to MBB?
565 if (PreMBB->succ_size() == 1)
566 continue;
567
Evan Cheng647c5592010-08-17 17:43:50 +0000568 // Avoid splitting backedges of loops. It would introduce small
569 // out-of-line blocks into the loop which is very bad for code placement.
Cameron Zwarich15eb9252013-02-12 03:49:25 +0000570 if (PreMBB == &MBB && !SplitAllCriticalEdges)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000571 continue;
Craig Topperc0196b12014-04-14 00:51:57 +0000572 const MachineLoop *PreLoop = MLI ? MLI->getLoopFor(PreMBB) : nullptr;
Cameron Zwarich15eb9252013-02-12 03:49:25 +0000573 if (IsLoopHeader && PreLoop == CurLoop && !SplitAllCriticalEdges)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000574 continue;
575
576 // LV doesn't consider a phi use live-out, so isLiveOut only returns true
577 // when the source register is live-out for some other reason than a phi
578 // use. That means the copy we will insert in PreMBB won't be a kill, and
579 // there is a risk it may not be coalesced away.
580 //
581 // If the copy would be a kill, there is no need to split the edge.
Daniel Jasper8f239f82015-03-03 10:23:11 +0000582 bool ShouldSplit = isLiveOutPastPHIs(Reg, PreMBB);
583 if (!ShouldSplit && !NoPhiElimLiveOutEarlyExit)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000584 continue;
Daniel Jasper8f239f82015-03-03 10:23:11 +0000585 if (ShouldSplit) {
586 DEBUG(dbgs() << PrintReg(Reg) << " live-out before critical edge BB#"
587 << PreMBB->getNumber() << " -> BB#" << MBB.getNumber()
588 << ": " << *BBI);
589 }
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000590
591 // If Reg is not live-in to MBB, it means it must be live-in to some
592 // other PreMBB successor, and we can avoid the interference by splitting
593 // the edge.
594 //
595 // If Reg *is* live-in to MBB, the interference is inevitable and a copy
596 // is likely to be left after coalescing. If we are looking at a loop
597 // exiting edge, split it so we won't insert code in the loop, otherwise
598 // don't bother.
Daniel Jasper8f239f82015-03-03 10:23:11 +0000599 ShouldSplit = ShouldSplit && !isLiveIn(Reg, &MBB);
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000600
601 // Check for a loop exiting edge.
602 if (!ShouldSplit && CurLoop != PreLoop) {
603 DEBUG({
604 dbgs() << "Split wouldn't help, maybe avoid loop copies?\n";
605 if (PreLoop) dbgs() << "PreLoop: " << *PreLoop;
606 if (CurLoop) dbgs() << "CurLoop: " << *CurLoop;
607 });
608 // This edge could be entering a loop, exiting a loop, or it could be
609 // both: Jumping directly form one loop to the header of a sibling
610 // loop.
611 // Split unless this edge is entering CurLoop from an outer loop.
612 ShouldSplit = PreLoop && !PreLoop->contains(CurLoop);
Evan Cheng647c5592010-08-17 17:43:50 +0000613 }
Daniel Jasper8f239f82015-03-03 10:23:11 +0000614 if (!ShouldSplit && !SplitAllCriticalEdges)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000615 continue;
Quentin Colombet23341a82016-04-21 21:01:13 +0000616 if (!PreMBB->SplitCriticalEdge(&MBB, *this)) {
Matt Arsenaultd850a062014-01-22 02:38:23 +0000617 DEBUG(dbgs() << "Failed to split critical edge.\n");
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000618 continue;
619 }
620 Changed = true;
621 ++NumCriticalEdgesSplit;
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000622 }
623 }
Cameron Zwarich0b0cc4d2011-02-17 06:13:43 +0000624 return Changed;
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000625}
Cameron Zwarichbb9ad312013-02-10 23:29:49 +0000626
Arnaud A. de Grandmaison2e8ffa32015-06-11 07:45:05 +0000627bool PHIElimination::isLiveIn(unsigned Reg, const MachineBasicBlock *MBB) {
Cameron Zwarichbb9ad312013-02-10 23:29:49 +0000628 assert((LV || LIS) &&
629 "isLiveIn() requires either LiveVariables or LiveIntervals");
630 if (LIS)
631 return LIS->isLiveInToMBB(LIS->getInterval(Reg), MBB);
632 else
633 return LV->isLiveIn(Reg, *MBB);
634}
635
Arnaud A. de Grandmaison2e8ffa32015-06-11 07:45:05 +0000636bool PHIElimination::isLiveOutPastPHIs(unsigned Reg,
637 const MachineBasicBlock *MBB) {
Cameron Zwarichbb9ad312013-02-10 23:29:49 +0000638 assert((LV || LIS) &&
639 "isLiveOutPastPHIs() requires either LiveVariables or LiveIntervals");
640 // LiveVariables considers uses in PHIs to be in the predecessor basic block,
641 // so that a register used only in a PHI is not live out of the block. In
642 // contrast, LiveIntervals considers uses in PHIs to be on the edge rather than
643 // in the predecessor basic block, so that a register used only in a PHI is live
644 // out of the block.
645 if (LIS) {
646 const LiveInterval &LI = LIS->getInterval(Reg);
Arnaud A. de Grandmaison2e8ffa32015-06-11 07:45:05 +0000647 for (const MachineBasicBlock *SI : MBB->successors())
648 if (LI.liveAt(LIS->getMBBStartIdx(SI)))
Cameron Zwarichbb9ad312013-02-10 23:29:49 +0000649 return true;
Cameron Zwarichbb9ad312013-02-10 23:29:49 +0000650 return false;
651 } else {
652 return LV->isLiveOut(Reg, *MBB);
653 }
654}